qca8k.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034
  1. /*
  2. * Copyright (C) 2009 Felix Fietkau <nbd@nbd.name>
  3. * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
  4. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  5. * Copyright (c) 2016 John Crispin <john@phrozen.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 and
  9. * only version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/phy.h>
  18. #include <linux/netdevice.h>
  19. #include <net/dsa.h>
  20. #include <linux/of_net.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/if_bridge.h>
  23. #include <linux/mdio.h>
  24. #include <linux/etherdevice.h>
  25. #include "qca8k.h"
  26. #define MIB_DESC(_s, _o, _n) \
  27. { \
  28. .size = (_s), \
  29. .offset = (_o), \
  30. .name = (_n), \
  31. }
  32. static const struct qca8k_mib_desc ar8327_mib[] = {
  33. MIB_DESC(1, 0x00, "RxBroad"),
  34. MIB_DESC(1, 0x04, "RxPause"),
  35. MIB_DESC(1, 0x08, "RxMulti"),
  36. MIB_DESC(1, 0x0c, "RxFcsErr"),
  37. MIB_DESC(1, 0x10, "RxAlignErr"),
  38. MIB_DESC(1, 0x14, "RxRunt"),
  39. MIB_DESC(1, 0x18, "RxFragment"),
  40. MIB_DESC(1, 0x1c, "Rx64Byte"),
  41. MIB_DESC(1, 0x20, "Rx128Byte"),
  42. MIB_DESC(1, 0x24, "Rx256Byte"),
  43. MIB_DESC(1, 0x28, "Rx512Byte"),
  44. MIB_DESC(1, 0x2c, "Rx1024Byte"),
  45. MIB_DESC(1, 0x30, "Rx1518Byte"),
  46. MIB_DESC(1, 0x34, "RxMaxByte"),
  47. MIB_DESC(1, 0x38, "RxTooLong"),
  48. MIB_DESC(2, 0x3c, "RxGoodByte"),
  49. MIB_DESC(2, 0x44, "RxBadByte"),
  50. MIB_DESC(1, 0x4c, "RxOverFlow"),
  51. MIB_DESC(1, 0x50, "Filtered"),
  52. MIB_DESC(1, 0x54, "TxBroad"),
  53. MIB_DESC(1, 0x58, "TxPause"),
  54. MIB_DESC(1, 0x5c, "TxMulti"),
  55. MIB_DESC(1, 0x60, "TxUnderRun"),
  56. MIB_DESC(1, 0x64, "Tx64Byte"),
  57. MIB_DESC(1, 0x68, "Tx128Byte"),
  58. MIB_DESC(1, 0x6c, "Tx256Byte"),
  59. MIB_DESC(1, 0x70, "Tx512Byte"),
  60. MIB_DESC(1, 0x74, "Tx1024Byte"),
  61. MIB_DESC(1, 0x78, "Tx1518Byte"),
  62. MIB_DESC(1, 0x7c, "TxMaxByte"),
  63. MIB_DESC(1, 0x80, "TxOverSize"),
  64. MIB_DESC(2, 0x84, "TxByte"),
  65. MIB_DESC(1, 0x8c, "TxCollision"),
  66. MIB_DESC(1, 0x90, "TxAbortCol"),
  67. MIB_DESC(1, 0x94, "TxMultiCol"),
  68. MIB_DESC(1, 0x98, "TxSingleCol"),
  69. MIB_DESC(1, 0x9c, "TxExcDefer"),
  70. MIB_DESC(1, 0xa0, "TxDefer"),
  71. MIB_DESC(1, 0xa4, "TxLateCol"),
  72. };
  73. /* The 32bit switch registers are accessed indirectly. To achieve this we need
  74. * to set the page of the register. Track the last page that was set to reduce
  75. * mdio writes
  76. */
  77. static u16 qca8k_current_page = 0xffff;
  78. static void
  79. qca8k_split_addr(u32 regaddr, u16 *r1, u16 *r2, u16 *page)
  80. {
  81. regaddr >>= 1;
  82. *r1 = regaddr & 0x1e;
  83. regaddr >>= 5;
  84. *r2 = regaddr & 0x7;
  85. regaddr >>= 3;
  86. *page = regaddr & 0x3ff;
  87. }
  88. static u32
  89. qca8k_mii_read32(struct mii_bus *bus, int phy_id, u32 regnum)
  90. {
  91. u32 val;
  92. int ret;
  93. ret = bus->read(bus, phy_id, regnum);
  94. if (ret >= 0) {
  95. val = ret;
  96. ret = bus->read(bus, phy_id, regnum + 1);
  97. val |= ret << 16;
  98. }
  99. if (ret < 0) {
  100. dev_err_ratelimited(&bus->dev,
  101. "failed to read qca8k 32bit register\n");
  102. return ret;
  103. }
  104. return val;
  105. }
  106. static void
  107. qca8k_mii_write32(struct mii_bus *bus, int phy_id, u32 regnum, u32 val)
  108. {
  109. u16 lo, hi;
  110. int ret;
  111. lo = val & 0xffff;
  112. hi = (u16)(val >> 16);
  113. ret = bus->write(bus, phy_id, regnum, lo);
  114. if (ret >= 0)
  115. ret = bus->write(bus, phy_id, regnum + 1, hi);
  116. if (ret < 0)
  117. dev_err_ratelimited(&bus->dev,
  118. "failed to write qca8k 32bit register\n");
  119. }
  120. static void
  121. qca8k_set_page(struct mii_bus *bus, u16 page)
  122. {
  123. if (page == qca8k_current_page)
  124. return;
  125. if (bus->write(bus, 0x18, 0, page) < 0)
  126. dev_err_ratelimited(&bus->dev,
  127. "failed to set qca8k page\n");
  128. qca8k_current_page = page;
  129. }
  130. static u32
  131. qca8k_read(struct qca8k_priv *priv, u32 reg)
  132. {
  133. u16 r1, r2, page;
  134. u32 val;
  135. qca8k_split_addr(reg, &r1, &r2, &page);
  136. mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
  137. qca8k_set_page(priv->bus, page);
  138. val = qca8k_mii_read32(priv->bus, 0x10 | r2, r1);
  139. mutex_unlock(&priv->bus->mdio_lock);
  140. return val;
  141. }
  142. static void
  143. qca8k_write(struct qca8k_priv *priv, u32 reg, u32 val)
  144. {
  145. u16 r1, r2, page;
  146. qca8k_split_addr(reg, &r1, &r2, &page);
  147. mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
  148. qca8k_set_page(priv->bus, page);
  149. qca8k_mii_write32(priv->bus, 0x10 | r2, r1, val);
  150. mutex_unlock(&priv->bus->mdio_lock);
  151. }
  152. static u32
  153. qca8k_rmw(struct qca8k_priv *priv, u32 reg, u32 mask, u32 val)
  154. {
  155. u16 r1, r2, page;
  156. u32 ret;
  157. qca8k_split_addr(reg, &r1, &r2, &page);
  158. mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
  159. qca8k_set_page(priv->bus, page);
  160. ret = qca8k_mii_read32(priv->bus, 0x10 | r2, r1);
  161. ret &= ~mask;
  162. ret |= val;
  163. qca8k_mii_write32(priv->bus, 0x10 | r2, r1, ret);
  164. mutex_unlock(&priv->bus->mdio_lock);
  165. return ret;
  166. }
  167. static void
  168. qca8k_reg_set(struct qca8k_priv *priv, u32 reg, u32 val)
  169. {
  170. qca8k_rmw(priv, reg, 0, val);
  171. }
  172. static void
  173. qca8k_reg_clear(struct qca8k_priv *priv, u32 reg, u32 val)
  174. {
  175. qca8k_rmw(priv, reg, val, 0);
  176. }
  177. static int
  178. qca8k_regmap_read(void *ctx, uint32_t reg, uint32_t *val)
  179. {
  180. struct qca8k_priv *priv = (struct qca8k_priv *)ctx;
  181. *val = qca8k_read(priv, reg);
  182. return 0;
  183. }
  184. static int
  185. qca8k_regmap_write(void *ctx, uint32_t reg, uint32_t val)
  186. {
  187. struct qca8k_priv *priv = (struct qca8k_priv *)ctx;
  188. qca8k_write(priv, reg, val);
  189. return 0;
  190. }
  191. static const struct regmap_range qca8k_readable_ranges[] = {
  192. regmap_reg_range(0x0000, 0x00e4), /* Global control */
  193. regmap_reg_range(0x0100, 0x0168), /* EEE control */
  194. regmap_reg_range(0x0200, 0x0270), /* Parser control */
  195. regmap_reg_range(0x0400, 0x0454), /* ACL */
  196. regmap_reg_range(0x0600, 0x0718), /* Lookup */
  197. regmap_reg_range(0x0800, 0x0b70), /* QM */
  198. regmap_reg_range(0x0c00, 0x0c80), /* PKT */
  199. regmap_reg_range(0x0e00, 0x0e98), /* L3 */
  200. regmap_reg_range(0x1000, 0x10ac), /* MIB - Port0 */
  201. regmap_reg_range(0x1100, 0x11ac), /* MIB - Port1 */
  202. regmap_reg_range(0x1200, 0x12ac), /* MIB - Port2 */
  203. regmap_reg_range(0x1300, 0x13ac), /* MIB - Port3 */
  204. regmap_reg_range(0x1400, 0x14ac), /* MIB - Port4 */
  205. regmap_reg_range(0x1500, 0x15ac), /* MIB - Port5 */
  206. regmap_reg_range(0x1600, 0x16ac), /* MIB - Port6 */
  207. };
  208. static struct regmap_access_table qca8k_readable_table = {
  209. .yes_ranges = qca8k_readable_ranges,
  210. .n_yes_ranges = ARRAY_SIZE(qca8k_readable_ranges),
  211. };
  212. static struct regmap_config qca8k_regmap_config = {
  213. .reg_bits = 16,
  214. .val_bits = 32,
  215. .reg_stride = 4,
  216. .max_register = 0x16ac, /* end MIB - Port6 range */
  217. .reg_read = qca8k_regmap_read,
  218. .reg_write = qca8k_regmap_write,
  219. .rd_table = &qca8k_readable_table,
  220. };
  221. static int
  222. qca8k_busy_wait(struct qca8k_priv *priv, u32 reg, u32 mask)
  223. {
  224. unsigned long timeout;
  225. timeout = jiffies + msecs_to_jiffies(20);
  226. /* loop until the busy flag has cleared */
  227. do {
  228. u32 val = qca8k_read(priv, reg);
  229. int busy = val & mask;
  230. if (!busy)
  231. break;
  232. cond_resched();
  233. } while (!time_after_eq(jiffies, timeout));
  234. return time_after_eq(jiffies, timeout);
  235. }
  236. static void
  237. qca8k_fdb_read(struct qca8k_priv *priv, struct qca8k_fdb *fdb)
  238. {
  239. u32 reg[4];
  240. int i;
  241. /* load the ARL table into an array */
  242. for (i = 0; i < 4; i++)
  243. reg[i] = qca8k_read(priv, QCA8K_REG_ATU_DATA0 + (i * 4));
  244. /* vid - 83:72 */
  245. fdb->vid = (reg[2] >> QCA8K_ATU_VID_S) & QCA8K_ATU_VID_M;
  246. /* aging - 67:64 */
  247. fdb->aging = reg[2] & QCA8K_ATU_STATUS_M;
  248. /* portmask - 54:48 */
  249. fdb->port_mask = (reg[1] >> QCA8K_ATU_PORT_S) & QCA8K_ATU_PORT_M;
  250. /* mac - 47:0 */
  251. fdb->mac[0] = (reg[1] >> QCA8K_ATU_ADDR0_S) & 0xff;
  252. fdb->mac[1] = reg[1] & 0xff;
  253. fdb->mac[2] = (reg[0] >> QCA8K_ATU_ADDR2_S) & 0xff;
  254. fdb->mac[3] = (reg[0] >> QCA8K_ATU_ADDR3_S) & 0xff;
  255. fdb->mac[4] = (reg[0] >> QCA8K_ATU_ADDR4_S) & 0xff;
  256. fdb->mac[5] = reg[0] & 0xff;
  257. }
  258. static void
  259. qca8k_fdb_write(struct qca8k_priv *priv, u16 vid, u8 port_mask, const u8 *mac,
  260. u8 aging)
  261. {
  262. u32 reg[3] = { 0 };
  263. int i;
  264. /* vid - 83:72 */
  265. reg[2] = (vid & QCA8K_ATU_VID_M) << QCA8K_ATU_VID_S;
  266. /* aging - 67:64 */
  267. reg[2] |= aging & QCA8K_ATU_STATUS_M;
  268. /* portmask - 54:48 */
  269. reg[1] = (port_mask & QCA8K_ATU_PORT_M) << QCA8K_ATU_PORT_S;
  270. /* mac - 47:0 */
  271. reg[1] |= mac[0] << QCA8K_ATU_ADDR0_S;
  272. reg[1] |= mac[1];
  273. reg[0] |= mac[2] << QCA8K_ATU_ADDR2_S;
  274. reg[0] |= mac[3] << QCA8K_ATU_ADDR3_S;
  275. reg[0] |= mac[4] << QCA8K_ATU_ADDR4_S;
  276. reg[0] |= mac[5];
  277. /* load the array into the ARL table */
  278. for (i = 0; i < 3; i++)
  279. qca8k_write(priv, QCA8K_REG_ATU_DATA0 + (i * 4), reg[i]);
  280. }
  281. static int
  282. qca8k_fdb_access(struct qca8k_priv *priv, enum qca8k_fdb_cmd cmd, int port)
  283. {
  284. u32 reg;
  285. /* Set the command and FDB index */
  286. reg = QCA8K_ATU_FUNC_BUSY;
  287. reg |= cmd;
  288. if (port >= 0) {
  289. reg |= QCA8K_ATU_FUNC_PORT_EN;
  290. reg |= (port & QCA8K_ATU_FUNC_PORT_M) << QCA8K_ATU_FUNC_PORT_S;
  291. }
  292. /* Write the function register triggering the table access */
  293. qca8k_write(priv, QCA8K_REG_ATU_FUNC, reg);
  294. /* wait for completion */
  295. if (qca8k_busy_wait(priv, QCA8K_REG_ATU_FUNC, QCA8K_ATU_FUNC_BUSY))
  296. return -1;
  297. /* Check for table full violation when adding an entry */
  298. if (cmd == QCA8K_FDB_LOAD) {
  299. reg = qca8k_read(priv, QCA8K_REG_ATU_FUNC);
  300. if (reg & QCA8K_ATU_FUNC_FULL)
  301. return -1;
  302. }
  303. return 0;
  304. }
  305. static int
  306. qca8k_fdb_next(struct qca8k_priv *priv, struct qca8k_fdb *fdb, int port)
  307. {
  308. int ret;
  309. qca8k_fdb_write(priv, fdb->vid, fdb->port_mask, fdb->mac, fdb->aging);
  310. ret = qca8k_fdb_access(priv, QCA8K_FDB_NEXT, port);
  311. if (ret >= 0)
  312. qca8k_fdb_read(priv, fdb);
  313. return ret;
  314. }
  315. static int
  316. qca8k_fdb_add(struct qca8k_priv *priv, const u8 *mac, u16 port_mask,
  317. u16 vid, u8 aging)
  318. {
  319. int ret;
  320. mutex_lock(&priv->reg_mutex);
  321. qca8k_fdb_write(priv, vid, port_mask, mac, aging);
  322. ret = qca8k_fdb_access(priv, QCA8K_FDB_LOAD, -1);
  323. mutex_unlock(&priv->reg_mutex);
  324. return ret;
  325. }
  326. static int
  327. qca8k_fdb_del(struct qca8k_priv *priv, const u8 *mac, u16 port_mask, u16 vid)
  328. {
  329. int ret;
  330. mutex_lock(&priv->reg_mutex);
  331. qca8k_fdb_write(priv, vid, port_mask, mac, 0);
  332. ret = qca8k_fdb_access(priv, QCA8K_FDB_PURGE, -1);
  333. mutex_unlock(&priv->reg_mutex);
  334. return ret;
  335. }
  336. static void
  337. qca8k_fdb_flush(struct qca8k_priv *priv)
  338. {
  339. mutex_lock(&priv->reg_mutex);
  340. qca8k_fdb_access(priv, QCA8K_FDB_FLUSH, -1);
  341. mutex_unlock(&priv->reg_mutex);
  342. }
  343. static void
  344. qca8k_mib_init(struct qca8k_priv *priv)
  345. {
  346. mutex_lock(&priv->reg_mutex);
  347. qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_FLUSH | QCA8K_MIB_BUSY);
  348. qca8k_busy_wait(priv, QCA8K_REG_MIB, QCA8K_MIB_BUSY);
  349. qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_CPU_KEEP);
  350. qca8k_write(priv, QCA8K_REG_MODULE_EN, QCA8K_MODULE_EN_MIB);
  351. mutex_unlock(&priv->reg_mutex);
  352. }
  353. static int
  354. qca8k_set_pad_ctrl(struct qca8k_priv *priv, int port, int mode)
  355. {
  356. u32 reg;
  357. switch (port) {
  358. case 0:
  359. reg = QCA8K_REG_PORT0_PAD_CTRL;
  360. break;
  361. case 6:
  362. reg = QCA8K_REG_PORT6_PAD_CTRL;
  363. break;
  364. default:
  365. pr_err("Can't set PAD_CTRL on port %d\n", port);
  366. return -EINVAL;
  367. }
  368. /* Configure a port to be directly connected to an external
  369. * PHY or MAC.
  370. */
  371. switch (mode) {
  372. case PHY_INTERFACE_MODE_RGMII:
  373. qca8k_write(priv, reg,
  374. QCA8K_PORT_PAD_RGMII_EN |
  375. QCA8K_PORT_PAD_RGMII_TX_DELAY(3) |
  376. QCA8K_PORT_PAD_RGMII_RX_DELAY(3));
  377. /* According to the datasheet, RGMII delay is enabled through
  378. * PORT5_PAD_CTRL for all ports, rather than individual port
  379. * registers
  380. */
  381. qca8k_write(priv, QCA8K_REG_PORT5_PAD_CTRL,
  382. QCA8K_PORT_PAD_RGMII_RX_DELAY_EN);
  383. break;
  384. case PHY_INTERFACE_MODE_SGMII:
  385. qca8k_write(priv, reg, QCA8K_PORT_PAD_SGMII_EN);
  386. break;
  387. default:
  388. pr_err("xMII mode %d not supported\n", mode);
  389. return -EINVAL;
  390. }
  391. return 0;
  392. }
  393. static void
  394. qca8k_port_set_status(struct qca8k_priv *priv, int port, int enable)
  395. {
  396. u32 mask = QCA8K_PORT_STATUS_TXMAC;
  397. /* Port 0 and 6 have no internal PHY */
  398. if ((port > 0) && (port < 6))
  399. mask |= QCA8K_PORT_STATUS_LINK_AUTO;
  400. if (enable)
  401. qca8k_reg_set(priv, QCA8K_REG_PORT_STATUS(port), mask);
  402. else
  403. qca8k_reg_clear(priv, QCA8K_REG_PORT_STATUS(port), mask);
  404. }
  405. static int
  406. qca8k_setup(struct dsa_switch *ds)
  407. {
  408. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  409. int ret, i, phy_mode = -1;
  410. /* Make sure that port 0 is the cpu port */
  411. if (!dsa_is_cpu_port(ds, 0)) {
  412. pr_err("port 0 is not the CPU port\n");
  413. return -EINVAL;
  414. }
  415. mutex_init(&priv->reg_mutex);
  416. /* Start by setting up the register mapping */
  417. priv->regmap = devm_regmap_init(ds->dev, NULL, priv,
  418. &qca8k_regmap_config);
  419. if (IS_ERR(priv->regmap))
  420. pr_warn("regmap initialization failed");
  421. /* Initialize CPU port pad mode (xMII type, delays...) */
  422. phy_mode = of_get_phy_mode(ds->dst->cpu_dp->dn);
  423. if (phy_mode < 0) {
  424. pr_err("Can't find phy-mode for master device\n");
  425. return phy_mode;
  426. }
  427. ret = qca8k_set_pad_ctrl(priv, QCA8K_CPU_PORT, phy_mode);
  428. if (ret < 0)
  429. return ret;
  430. /* Enable CPU Port */
  431. qca8k_reg_set(priv, QCA8K_REG_GLOBAL_FW_CTRL0,
  432. QCA8K_GLOBAL_FW_CTRL0_CPU_PORT_EN);
  433. qca8k_port_set_status(priv, QCA8K_CPU_PORT, 1);
  434. priv->port_sts[QCA8K_CPU_PORT].enabled = 1;
  435. /* Enable MIB counters */
  436. qca8k_mib_init(priv);
  437. /* Enable QCA header mode on the cpu port */
  438. qca8k_write(priv, QCA8K_REG_PORT_HDR_CTRL(QCA8K_CPU_PORT),
  439. QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_TX_S |
  440. QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_RX_S);
  441. /* Disable forwarding by default on all ports */
  442. for (i = 0; i < QCA8K_NUM_PORTS; i++)
  443. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i),
  444. QCA8K_PORT_LOOKUP_MEMBER, 0);
  445. /* Disable MAC by default on all user ports */
  446. for (i = 1; i < QCA8K_NUM_PORTS; i++)
  447. if (ds->enabled_port_mask & BIT(i))
  448. qca8k_port_set_status(priv, i, 0);
  449. /* Forward all unknown frames to CPU port for Linux processing */
  450. qca8k_write(priv, QCA8K_REG_GLOBAL_FW_CTRL1,
  451. BIT(0) << QCA8K_GLOBAL_FW_CTRL1_IGMP_DP_S |
  452. BIT(0) << QCA8K_GLOBAL_FW_CTRL1_BC_DP_S |
  453. BIT(0) << QCA8K_GLOBAL_FW_CTRL1_MC_DP_S |
  454. BIT(0) << QCA8K_GLOBAL_FW_CTRL1_UC_DP_S);
  455. /* Setup connection between CPU port & user ports */
  456. for (i = 0; i < DSA_MAX_PORTS; i++) {
  457. /* CPU port gets connected to all user ports of the switch */
  458. if (dsa_is_cpu_port(ds, i)) {
  459. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(QCA8K_CPU_PORT),
  460. QCA8K_PORT_LOOKUP_MEMBER,
  461. ds->enabled_port_mask);
  462. }
  463. /* Invividual user ports get connected to CPU port only */
  464. if (ds->enabled_port_mask & BIT(i)) {
  465. int shift = 16 * (i % 2);
  466. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i),
  467. QCA8K_PORT_LOOKUP_MEMBER,
  468. BIT(QCA8K_CPU_PORT));
  469. /* Enable ARP Auto-learning by default */
  470. qca8k_reg_set(priv, QCA8K_PORT_LOOKUP_CTRL(i),
  471. QCA8K_PORT_LOOKUP_LEARN);
  472. /* For port based vlans to work we need to set the
  473. * default egress vid
  474. */
  475. qca8k_rmw(priv, QCA8K_EGRESS_VLAN(i),
  476. 0xffff << shift, 1 << shift);
  477. qca8k_write(priv, QCA8K_REG_PORT_VLAN_CTRL0(i),
  478. QCA8K_PORT_VLAN_CVID(1) |
  479. QCA8K_PORT_VLAN_SVID(1));
  480. }
  481. }
  482. /* Flush the FDB table */
  483. qca8k_fdb_flush(priv);
  484. return 0;
  485. }
  486. static int
  487. qca8k_phy_read(struct dsa_switch *ds, int phy, int regnum)
  488. {
  489. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  490. return mdiobus_read(priv->bus, phy, regnum);
  491. }
  492. static int
  493. qca8k_phy_write(struct dsa_switch *ds, int phy, int regnum, u16 val)
  494. {
  495. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  496. return mdiobus_write(priv->bus, phy, regnum, val);
  497. }
  498. static void
  499. qca8k_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
  500. {
  501. int i;
  502. for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++)
  503. strncpy(data + i * ETH_GSTRING_LEN, ar8327_mib[i].name,
  504. ETH_GSTRING_LEN);
  505. }
  506. static void
  507. qca8k_get_ethtool_stats(struct dsa_switch *ds, int port,
  508. uint64_t *data)
  509. {
  510. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  511. const struct qca8k_mib_desc *mib;
  512. u32 reg, i;
  513. u64 hi;
  514. for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++) {
  515. mib = &ar8327_mib[i];
  516. reg = QCA8K_PORT_MIB_COUNTER(port) + mib->offset;
  517. data[i] = qca8k_read(priv, reg);
  518. if (mib->size == 2) {
  519. hi = qca8k_read(priv, reg + 4);
  520. data[i] |= hi << 32;
  521. }
  522. }
  523. }
  524. static int
  525. qca8k_get_sset_count(struct dsa_switch *ds)
  526. {
  527. return ARRAY_SIZE(ar8327_mib);
  528. }
  529. static void
  530. qca8k_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
  531. {
  532. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  533. u32 lpi_en = QCA8K_REG_EEE_CTRL_LPI_EN(port);
  534. u32 reg;
  535. mutex_lock(&priv->reg_mutex);
  536. reg = qca8k_read(priv, QCA8K_REG_EEE_CTRL);
  537. if (enable)
  538. reg |= lpi_en;
  539. else
  540. reg &= ~lpi_en;
  541. qca8k_write(priv, QCA8K_REG_EEE_CTRL, reg);
  542. mutex_unlock(&priv->reg_mutex);
  543. }
  544. static int
  545. qca8k_eee_init(struct dsa_switch *ds, int port,
  546. struct phy_device *phy)
  547. {
  548. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  549. struct ethtool_eee *p = &priv->port_sts[port].eee;
  550. int ret;
  551. p->supported = (SUPPORTED_1000baseT_Full | SUPPORTED_100baseT_Full);
  552. ret = phy_init_eee(phy, 0);
  553. if (ret)
  554. return ret;
  555. qca8k_eee_enable_set(ds, port, true);
  556. return 0;
  557. }
  558. static int
  559. qca8k_set_eee(struct dsa_switch *ds, int port,
  560. struct phy_device *phydev,
  561. struct ethtool_eee *e)
  562. {
  563. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  564. struct ethtool_eee *p = &priv->port_sts[port].eee;
  565. int ret = 0;
  566. p->eee_enabled = e->eee_enabled;
  567. if (e->eee_enabled) {
  568. p->eee_enabled = qca8k_eee_init(ds, port, phydev);
  569. if (!p->eee_enabled)
  570. ret = -EOPNOTSUPP;
  571. }
  572. qca8k_eee_enable_set(ds, port, p->eee_enabled);
  573. return ret;
  574. }
  575. static int
  576. qca8k_get_eee(struct dsa_switch *ds, int port,
  577. struct ethtool_eee *e)
  578. {
  579. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  580. struct ethtool_eee *p = &priv->port_sts[port].eee;
  581. struct net_device *netdev = ds->ports[port].netdev;
  582. int ret;
  583. ret = phy_ethtool_get_eee(netdev->phydev, p);
  584. if (!ret)
  585. e->eee_active =
  586. !!(p->supported & p->advertised & p->lp_advertised);
  587. else
  588. e->eee_active = 0;
  589. e->eee_enabled = p->eee_enabled;
  590. return ret;
  591. }
  592. static void
  593. qca8k_port_stp_state_set(struct dsa_switch *ds, int port, u8 state)
  594. {
  595. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  596. u32 stp_state;
  597. switch (state) {
  598. case BR_STATE_DISABLED:
  599. stp_state = QCA8K_PORT_LOOKUP_STATE_DISABLED;
  600. break;
  601. case BR_STATE_BLOCKING:
  602. stp_state = QCA8K_PORT_LOOKUP_STATE_BLOCKING;
  603. break;
  604. case BR_STATE_LISTENING:
  605. stp_state = QCA8K_PORT_LOOKUP_STATE_LISTENING;
  606. break;
  607. case BR_STATE_LEARNING:
  608. stp_state = QCA8K_PORT_LOOKUP_STATE_LEARNING;
  609. break;
  610. case BR_STATE_FORWARDING:
  611. default:
  612. stp_state = QCA8K_PORT_LOOKUP_STATE_FORWARD;
  613. break;
  614. }
  615. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
  616. QCA8K_PORT_LOOKUP_STATE_MASK, stp_state);
  617. }
  618. static int
  619. qca8k_port_bridge_join(struct dsa_switch *ds, int port, struct net_device *br)
  620. {
  621. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  622. int port_mask = BIT(QCA8K_CPU_PORT);
  623. int i;
  624. for (i = 1; i < QCA8K_NUM_PORTS; i++) {
  625. if (ds->ports[i].bridge_dev != br)
  626. continue;
  627. /* Add this port to the portvlan mask of the other ports
  628. * in the bridge
  629. */
  630. qca8k_reg_set(priv,
  631. QCA8K_PORT_LOOKUP_CTRL(i),
  632. BIT(port));
  633. if (i != port)
  634. port_mask |= BIT(i);
  635. }
  636. /* Add all other ports to this ports portvlan mask */
  637. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
  638. QCA8K_PORT_LOOKUP_MEMBER, port_mask);
  639. return 0;
  640. }
  641. static void
  642. qca8k_port_bridge_leave(struct dsa_switch *ds, int port, struct net_device *br)
  643. {
  644. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  645. int i;
  646. for (i = 1; i < QCA8K_NUM_PORTS; i++) {
  647. if (ds->ports[i].bridge_dev != br)
  648. continue;
  649. /* Remove this port to the portvlan mask of the other ports
  650. * in the bridge
  651. */
  652. qca8k_reg_clear(priv,
  653. QCA8K_PORT_LOOKUP_CTRL(i),
  654. BIT(port));
  655. }
  656. /* Set the cpu port to be the only one in the portvlan mask of
  657. * this port
  658. */
  659. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
  660. QCA8K_PORT_LOOKUP_MEMBER, BIT(QCA8K_CPU_PORT));
  661. }
  662. static int
  663. qca8k_port_enable(struct dsa_switch *ds, int port,
  664. struct phy_device *phy)
  665. {
  666. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  667. qca8k_port_set_status(priv, port, 1);
  668. priv->port_sts[port].enabled = 1;
  669. return 0;
  670. }
  671. static void
  672. qca8k_port_disable(struct dsa_switch *ds, int port,
  673. struct phy_device *phy)
  674. {
  675. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  676. qca8k_port_set_status(priv, port, 0);
  677. priv->port_sts[port].enabled = 0;
  678. }
  679. static int
  680. qca8k_port_fdb_insert(struct qca8k_priv *priv, const u8 *addr,
  681. u16 port_mask, u16 vid)
  682. {
  683. /* Set the vid to the port vlan id if no vid is set */
  684. if (!vid)
  685. vid = 1;
  686. return qca8k_fdb_add(priv, addr, port_mask, vid,
  687. QCA8K_ATU_STATUS_STATIC);
  688. }
  689. static int
  690. qca8k_port_fdb_prepare(struct dsa_switch *ds, int port,
  691. const struct switchdev_obj_port_fdb *fdb,
  692. struct switchdev_trans *trans)
  693. {
  694. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  695. /* The FDB table for static and auto learned entries is the same. We
  696. * need to reserve an entry with no port_mask set to make sure that
  697. * when port_fdb_add is called an entry is still available. Otherwise
  698. * the last free entry might have been used up by auto learning
  699. */
  700. return qca8k_port_fdb_insert(priv, fdb->addr, 0, fdb->vid);
  701. }
  702. static void
  703. qca8k_port_fdb_add(struct dsa_switch *ds, int port,
  704. const struct switchdev_obj_port_fdb *fdb,
  705. struct switchdev_trans *trans)
  706. {
  707. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  708. u16 port_mask = BIT(port);
  709. /* Update the FDB entry adding the port_mask */
  710. qca8k_port_fdb_insert(priv, fdb->addr, port_mask, fdb->vid);
  711. }
  712. static int
  713. qca8k_port_fdb_del(struct dsa_switch *ds, int port,
  714. const struct switchdev_obj_port_fdb *fdb)
  715. {
  716. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  717. u16 port_mask = BIT(port);
  718. u16 vid = fdb->vid;
  719. if (!vid)
  720. vid = 1;
  721. return qca8k_fdb_del(priv, fdb->addr, port_mask, vid);
  722. }
  723. static int
  724. qca8k_port_fdb_dump(struct dsa_switch *ds, int port,
  725. struct switchdev_obj_port_fdb *fdb,
  726. switchdev_obj_dump_cb_t *cb)
  727. {
  728. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  729. struct qca8k_fdb _fdb = { 0 };
  730. int cnt = QCA8K_NUM_FDB_RECORDS;
  731. int ret = 0;
  732. mutex_lock(&priv->reg_mutex);
  733. while (cnt-- && !qca8k_fdb_next(priv, &_fdb, port)) {
  734. if (!_fdb.aging)
  735. break;
  736. ether_addr_copy(fdb->addr, _fdb.mac);
  737. fdb->vid = _fdb.vid;
  738. if (_fdb.aging == QCA8K_ATU_STATUS_STATIC)
  739. fdb->ndm_state = NUD_NOARP;
  740. else
  741. fdb->ndm_state = NUD_REACHABLE;
  742. ret = cb(&fdb->obj);
  743. if (ret)
  744. break;
  745. }
  746. mutex_unlock(&priv->reg_mutex);
  747. return 0;
  748. }
  749. static enum dsa_tag_protocol
  750. qca8k_get_tag_protocol(struct dsa_switch *ds)
  751. {
  752. return DSA_TAG_PROTO_QCA;
  753. }
  754. static const struct dsa_switch_ops qca8k_switch_ops = {
  755. .get_tag_protocol = qca8k_get_tag_protocol,
  756. .setup = qca8k_setup,
  757. .get_strings = qca8k_get_strings,
  758. .phy_read = qca8k_phy_read,
  759. .phy_write = qca8k_phy_write,
  760. .get_ethtool_stats = qca8k_get_ethtool_stats,
  761. .get_sset_count = qca8k_get_sset_count,
  762. .get_eee = qca8k_get_eee,
  763. .set_eee = qca8k_set_eee,
  764. .port_enable = qca8k_port_enable,
  765. .port_disable = qca8k_port_disable,
  766. .port_stp_state_set = qca8k_port_stp_state_set,
  767. .port_bridge_join = qca8k_port_bridge_join,
  768. .port_bridge_leave = qca8k_port_bridge_leave,
  769. .port_fdb_prepare = qca8k_port_fdb_prepare,
  770. .port_fdb_add = qca8k_port_fdb_add,
  771. .port_fdb_del = qca8k_port_fdb_del,
  772. .port_fdb_dump = qca8k_port_fdb_dump,
  773. };
  774. static int
  775. qca8k_sw_probe(struct mdio_device *mdiodev)
  776. {
  777. struct qca8k_priv *priv;
  778. u32 id;
  779. /* allocate the private data struct so that we can probe the switches
  780. * ID register
  781. */
  782. priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL);
  783. if (!priv)
  784. return -ENOMEM;
  785. priv->bus = mdiodev->bus;
  786. /* read the switches ID register */
  787. id = qca8k_read(priv, QCA8K_REG_MASK_CTRL);
  788. id >>= QCA8K_MASK_CTRL_ID_S;
  789. id &= QCA8K_MASK_CTRL_ID_M;
  790. if (id != QCA8K_ID_QCA8337)
  791. return -ENODEV;
  792. priv->ds = dsa_switch_alloc(&mdiodev->dev, DSA_MAX_PORTS);
  793. if (!priv->ds)
  794. return -ENOMEM;
  795. priv->ds->priv = priv;
  796. priv->ds->ops = &qca8k_switch_ops;
  797. mutex_init(&priv->reg_mutex);
  798. dev_set_drvdata(&mdiodev->dev, priv);
  799. return dsa_register_switch(priv->ds);
  800. }
  801. static void
  802. qca8k_sw_remove(struct mdio_device *mdiodev)
  803. {
  804. struct qca8k_priv *priv = dev_get_drvdata(&mdiodev->dev);
  805. int i;
  806. for (i = 0; i < QCA8K_NUM_PORTS; i++)
  807. qca8k_port_set_status(priv, i, 0);
  808. dsa_unregister_switch(priv->ds);
  809. }
  810. #ifdef CONFIG_PM_SLEEP
  811. static void
  812. qca8k_set_pm(struct qca8k_priv *priv, int enable)
  813. {
  814. int i;
  815. for (i = 0; i < QCA8K_NUM_PORTS; i++) {
  816. if (!priv->port_sts[i].enabled)
  817. continue;
  818. qca8k_port_set_status(priv, i, enable);
  819. }
  820. }
  821. static int qca8k_suspend(struct device *dev)
  822. {
  823. struct platform_device *pdev = to_platform_device(dev);
  824. struct qca8k_priv *priv = platform_get_drvdata(pdev);
  825. qca8k_set_pm(priv, 0);
  826. return dsa_switch_suspend(priv->ds);
  827. }
  828. static int qca8k_resume(struct device *dev)
  829. {
  830. struct platform_device *pdev = to_platform_device(dev);
  831. struct qca8k_priv *priv = platform_get_drvdata(pdev);
  832. qca8k_set_pm(priv, 1);
  833. return dsa_switch_resume(priv->ds);
  834. }
  835. #endif /* CONFIG_PM_SLEEP */
  836. static SIMPLE_DEV_PM_OPS(qca8k_pm_ops,
  837. qca8k_suspend, qca8k_resume);
  838. static const struct of_device_id qca8k_of_match[] = {
  839. { .compatible = "qca,qca8337" },
  840. { /* sentinel */ },
  841. };
  842. static struct mdio_driver qca8kmdio_driver = {
  843. .probe = qca8k_sw_probe,
  844. .remove = qca8k_sw_remove,
  845. .mdiodrv.driver = {
  846. .name = "qca8k",
  847. .of_match_table = qca8k_of_match,
  848. .pm = &qca8k_pm_ops,
  849. },
  850. };
  851. mdio_module_driver(qca8kmdio_driver);
  852. MODULE_AUTHOR("Mathieu Olivari, John Crispin <john@phrozen.org>");
  853. MODULE_DESCRIPTION("Driver for QCA8K ethernet switch family");
  854. MODULE_LICENSE("GPL v2");
  855. MODULE_ALIAS("platform:qca8k");