cik_sdma.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  51. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  53. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  55. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  57. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  59. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  60. static void cik_sdma_free_microcode(struct amdgpu_device *adev)
  61. {
  62. int i;
  63. for (i = 0; i < adev->sdma.num_instances; i++) {
  64. release_firmware(adev->sdma.instance[i].fw);
  65. adev->sdma.instance[i].fw = NULL;
  66. }
  67. }
  68. /*
  69. * sDMA - System DMA
  70. * Starting with CIK, the GPU has new asynchronous
  71. * DMA engines. These engines are used for compute
  72. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  73. * and each one supports 1 ring buffer used for gfx
  74. * and 2 queues used for compute.
  75. *
  76. * The programming model is very similar to the CP
  77. * (ring buffer, IBs, etc.), but sDMA has it's own
  78. * packet format that is different from the PM4 format
  79. * used by the CP. sDMA supports copying data, writing
  80. * embedded data, solid fills, and a number of other
  81. * things. It also has support for tiling/detiling of
  82. * buffers.
  83. */
  84. /**
  85. * cik_sdma_init_microcode - load ucode images from disk
  86. *
  87. * @adev: amdgpu_device pointer
  88. *
  89. * Use the firmware interface to load the ucode images into
  90. * the driver (not loaded into hw).
  91. * Returns 0 on success, error on failure.
  92. */
  93. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  94. {
  95. const char *chip_name;
  96. char fw_name[30];
  97. int err = 0, i;
  98. DRM_DEBUG("\n");
  99. switch (adev->asic_type) {
  100. case CHIP_BONAIRE:
  101. chip_name = "bonaire";
  102. break;
  103. case CHIP_HAWAII:
  104. chip_name = "hawaii";
  105. break;
  106. case CHIP_KAVERI:
  107. chip_name = "kaveri";
  108. break;
  109. case CHIP_KABINI:
  110. chip_name = "kabini";
  111. break;
  112. case CHIP_MULLINS:
  113. chip_name = "mullins";
  114. break;
  115. default: BUG();
  116. }
  117. for (i = 0; i < adev->sdma.num_instances; i++) {
  118. if (i == 0)
  119. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  120. else
  121. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  122. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  123. if (err)
  124. goto out;
  125. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  126. }
  127. out:
  128. if (err) {
  129. printk(KERN_ERR
  130. "cik_sdma: Failed to load firmware \"%s\"\n",
  131. fw_name);
  132. for (i = 0; i < adev->sdma.num_instances; i++) {
  133. release_firmware(adev->sdma.instance[i].fw);
  134. adev->sdma.instance[i].fw = NULL;
  135. }
  136. }
  137. return err;
  138. }
  139. /**
  140. * cik_sdma_ring_get_rptr - get the current read pointer
  141. *
  142. * @ring: amdgpu ring pointer
  143. *
  144. * Get the current rptr from the hardware (CIK+).
  145. */
  146. static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  147. {
  148. u32 rptr;
  149. rptr = ring->adev->wb.wb[ring->rptr_offs];
  150. return (rptr & 0x3fffc) >> 2;
  151. }
  152. /**
  153. * cik_sdma_ring_get_wptr - get the current write pointer
  154. *
  155. * @ring: amdgpu ring pointer
  156. *
  157. * Get the current wptr from the hardware (CIK+).
  158. */
  159. static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  160. {
  161. struct amdgpu_device *adev = ring->adev;
  162. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  163. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  164. }
  165. /**
  166. * cik_sdma_ring_set_wptr - commit the write pointer
  167. *
  168. * @ring: amdgpu ring pointer
  169. *
  170. * Write the wptr back to the hardware (CIK+).
  171. */
  172. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  173. {
  174. struct amdgpu_device *adev = ring->adev;
  175. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  176. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  177. }
  178. static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  179. {
  180. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  181. int i;
  182. for (i = 0; i < count; i++)
  183. if (sdma && sdma->burst_nop && (i == 0))
  184. amdgpu_ring_write(ring, ring->nop |
  185. SDMA_NOP_COUNT(count - 1));
  186. else
  187. amdgpu_ring_write(ring, ring->nop);
  188. }
  189. /**
  190. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  191. *
  192. * @ring: amdgpu ring pointer
  193. * @ib: IB object to schedule
  194. *
  195. * Schedule an IB in the DMA ring (CIK).
  196. */
  197. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  198. struct amdgpu_ib *ib,
  199. unsigned vm_id, bool ctx_switch)
  200. {
  201. u32 extra_bits = vm_id & 0xf;
  202. /* IB packet must end on a 8 DW boundary */
  203. cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8);
  204. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  205. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  206. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  207. amdgpu_ring_write(ring, ib->length_dw);
  208. }
  209. /**
  210. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  211. *
  212. * @ring: amdgpu ring pointer
  213. *
  214. * Emit an hdp flush packet on the requested DMA ring.
  215. */
  216. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  217. {
  218. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  219. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  220. u32 ref_and_mask;
  221. if (ring == &ring->adev->sdma.instance[0].ring)
  222. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  223. else
  224. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  225. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  226. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  227. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  228. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  229. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  230. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  231. }
  232. static void cik_sdma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  233. {
  234. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  235. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  236. amdgpu_ring_write(ring, 1);
  237. }
  238. /**
  239. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  240. *
  241. * @ring: amdgpu ring pointer
  242. * @fence: amdgpu fence object
  243. *
  244. * Add a DMA fence packet to the ring to write
  245. * the fence seq number and DMA trap packet to generate
  246. * an interrupt if needed (CIK).
  247. */
  248. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  249. unsigned flags)
  250. {
  251. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  252. /* write the fence */
  253. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  254. amdgpu_ring_write(ring, lower_32_bits(addr));
  255. amdgpu_ring_write(ring, upper_32_bits(addr));
  256. amdgpu_ring_write(ring, lower_32_bits(seq));
  257. /* optionally write high bits as well */
  258. if (write64bit) {
  259. addr += 4;
  260. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  261. amdgpu_ring_write(ring, lower_32_bits(addr));
  262. amdgpu_ring_write(ring, upper_32_bits(addr));
  263. amdgpu_ring_write(ring, upper_32_bits(seq));
  264. }
  265. /* generate an interrupt */
  266. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  267. }
  268. /**
  269. * cik_sdma_gfx_stop - stop the gfx async dma engines
  270. *
  271. * @adev: amdgpu_device pointer
  272. *
  273. * Stop the gfx async dma ring buffers (CIK).
  274. */
  275. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  276. {
  277. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  278. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  279. u32 rb_cntl;
  280. int i;
  281. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  282. (adev->mman.buffer_funcs_ring == sdma1))
  283. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  284. for (i = 0; i < adev->sdma.num_instances; i++) {
  285. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  286. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  287. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  288. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  289. }
  290. sdma0->ready = false;
  291. sdma1->ready = false;
  292. }
  293. /**
  294. * cik_sdma_rlc_stop - stop the compute async dma engines
  295. *
  296. * @adev: amdgpu_device pointer
  297. *
  298. * Stop the compute async dma queues (CIK).
  299. */
  300. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  301. {
  302. /* XXX todo */
  303. }
  304. /**
  305. * cik_sdma_enable - stop the async dma engines
  306. *
  307. * @adev: amdgpu_device pointer
  308. * @enable: enable/disable the DMA MEs.
  309. *
  310. * Halt or unhalt the async dma engines (CIK).
  311. */
  312. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  313. {
  314. u32 me_cntl;
  315. int i;
  316. if (enable == false) {
  317. cik_sdma_gfx_stop(adev);
  318. cik_sdma_rlc_stop(adev);
  319. }
  320. for (i = 0; i < adev->sdma.num_instances; i++) {
  321. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  322. if (enable)
  323. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  324. else
  325. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  326. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  327. }
  328. }
  329. /**
  330. * cik_sdma_gfx_resume - setup and start the async dma engines
  331. *
  332. * @adev: amdgpu_device pointer
  333. *
  334. * Set up the gfx DMA ring buffers and enable them (CIK).
  335. * Returns 0 for success, error for failure.
  336. */
  337. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  338. {
  339. struct amdgpu_ring *ring;
  340. u32 rb_cntl, ib_cntl;
  341. u32 rb_bufsz;
  342. u32 wb_offset;
  343. int i, j, r;
  344. for (i = 0; i < adev->sdma.num_instances; i++) {
  345. ring = &adev->sdma.instance[i].ring;
  346. wb_offset = (ring->rptr_offs * 4);
  347. mutex_lock(&adev->srbm_mutex);
  348. for (j = 0; j < 16; j++) {
  349. cik_srbm_select(adev, 0, 0, 0, j);
  350. /* SDMA GFX */
  351. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  352. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  353. /* XXX SDMA RLC - todo */
  354. }
  355. cik_srbm_select(adev, 0, 0, 0, 0);
  356. mutex_unlock(&adev->srbm_mutex);
  357. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  358. adev->gfx.config.gb_addr_config & 0x70);
  359. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  360. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  361. /* Set ring buffer size in dwords */
  362. rb_bufsz = order_base_2(ring->ring_size / 4);
  363. rb_cntl = rb_bufsz << 1;
  364. #ifdef __BIG_ENDIAN
  365. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  366. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  367. #endif
  368. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  369. /* Initialize the ring buffer's read and write pointers */
  370. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  371. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  372. WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
  373. WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
  374. /* set the wb address whether it's enabled or not */
  375. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  376. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  377. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  378. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  379. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  380. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  381. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  382. ring->wptr = 0;
  383. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  384. /* enable DMA RB */
  385. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  386. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  387. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  388. #ifdef __BIG_ENDIAN
  389. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  390. #endif
  391. /* enable DMA IBs */
  392. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  393. ring->ready = true;
  394. }
  395. cik_sdma_enable(adev, true);
  396. for (i = 0; i < adev->sdma.num_instances; i++) {
  397. ring = &adev->sdma.instance[i].ring;
  398. r = amdgpu_ring_test_ring(ring);
  399. if (r) {
  400. ring->ready = false;
  401. return r;
  402. }
  403. if (adev->mman.buffer_funcs_ring == ring)
  404. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  405. }
  406. return 0;
  407. }
  408. /**
  409. * cik_sdma_rlc_resume - setup and start the async dma engines
  410. *
  411. * @adev: amdgpu_device pointer
  412. *
  413. * Set up the compute DMA queues and enable them (CIK).
  414. * Returns 0 for success, error for failure.
  415. */
  416. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  417. {
  418. /* XXX todo */
  419. return 0;
  420. }
  421. /**
  422. * cik_sdma_load_microcode - load the sDMA ME ucode
  423. *
  424. * @adev: amdgpu_device pointer
  425. *
  426. * Loads the sDMA0/1 ucode.
  427. * Returns 0 for success, -EINVAL if the ucode is not available.
  428. */
  429. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  430. {
  431. const struct sdma_firmware_header_v1_0 *hdr;
  432. const __le32 *fw_data;
  433. u32 fw_size;
  434. int i, j;
  435. /* halt the MEs */
  436. cik_sdma_enable(adev, false);
  437. for (i = 0; i < adev->sdma.num_instances; i++) {
  438. if (!adev->sdma.instance[i].fw)
  439. return -EINVAL;
  440. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  441. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  442. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  443. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  444. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  445. if (adev->sdma.instance[i].feature_version >= 20)
  446. adev->sdma.instance[i].burst_nop = true;
  447. fw_data = (const __le32 *)
  448. (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  449. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  450. for (j = 0; j < fw_size; j++)
  451. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  452. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  453. }
  454. return 0;
  455. }
  456. /**
  457. * cik_sdma_start - setup and start the async dma engines
  458. *
  459. * @adev: amdgpu_device pointer
  460. *
  461. * Set up the DMA engines and enable them (CIK).
  462. * Returns 0 for success, error for failure.
  463. */
  464. static int cik_sdma_start(struct amdgpu_device *adev)
  465. {
  466. int r;
  467. r = cik_sdma_load_microcode(adev);
  468. if (r)
  469. return r;
  470. /* halt the engine before programing */
  471. cik_sdma_enable(adev, false);
  472. /* start the gfx rings and rlc compute queues */
  473. r = cik_sdma_gfx_resume(adev);
  474. if (r)
  475. return r;
  476. r = cik_sdma_rlc_resume(adev);
  477. if (r)
  478. return r;
  479. return 0;
  480. }
  481. /**
  482. * cik_sdma_ring_test_ring - simple async dma engine test
  483. *
  484. * @ring: amdgpu_ring structure holding ring information
  485. *
  486. * Test the DMA engine by writing using it to write an
  487. * value to memory. (CIK).
  488. * Returns 0 for success, error for failure.
  489. */
  490. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  491. {
  492. struct amdgpu_device *adev = ring->adev;
  493. unsigned i;
  494. unsigned index;
  495. int r;
  496. u32 tmp;
  497. u64 gpu_addr;
  498. r = amdgpu_wb_get(adev, &index);
  499. if (r) {
  500. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  501. return r;
  502. }
  503. gpu_addr = adev->wb.gpu_addr + (index * 4);
  504. tmp = 0xCAFEDEAD;
  505. adev->wb.wb[index] = cpu_to_le32(tmp);
  506. r = amdgpu_ring_alloc(ring, 5);
  507. if (r) {
  508. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  509. amdgpu_wb_free(adev, index);
  510. return r;
  511. }
  512. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  513. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  514. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  515. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  516. amdgpu_ring_write(ring, 0xDEADBEEF);
  517. amdgpu_ring_commit(ring);
  518. for (i = 0; i < adev->usec_timeout; i++) {
  519. tmp = le32_to_cpu(adev->wb.wb[index]);
  520. if (tmp == 0xDEADBEEF)
  521. break;
  522. DRM_UDELAY(1);
  523. }
  524. if (i < adev->usec_timeout) {
  525. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  526. } else {
  527. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  528. ring->idx, tmp);
  529. r = -EINVAL;
  530. }
  531. amdgpu_wb_free(adev, index);
  532. return r;
  533. }
  534. /**
  535. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  536. *
  537. * @ring: amdgpu_ring structure holding ring information
  538. *
  539. * Test a simple IB in the DMA ring (CIK).
  540. * Returns 0 on success, error on failure.
  541. */
  542. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
  543. {
  544. struct amdgpu_device *adev = ring->adev;
  545. struct amdgpu_ib ib;
  546. struct fence *f = NULL;
  547. unsigned i;
  548. unsigned index;
  549. int r;
  550. u32 tmp = 0;
  551. u64 gpu_addr;
  552. r = amdgpu_wb_get(adev, &index);
  553. if (r) {
  554. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  555. return r;
  556. }
  557. gpu_addr = adev->wb.gpu_addr + (index * 4);
  558. tmp = 0xCAFEDEAD;
  559. adev->wb.wb[index] = cpu_to_le32(tmp);
  560. memset(&ib, 0, sizeof(ib));
  561. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  562. if (r) {
  563. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  564. goto err0;
  565. }
  566. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  567. ib.ptr[1] = lower_32_bits(gpu_addr);
  568. ib.ptr[2] = upper_32_bits(gpu_addr);
  569. ib.ptr[3] = 1;
  570. ib.ptr[4] = 0xDEADBEEF;
  571. ib.length_dw = 5;
  572. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  573. if (r)
  574. goto err1;
  575. r = fence_wait(f, false);
  576. if (r) {
  577. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  578. goto err1;
  579. }
  580. for (i = 0; i < adev->usec_timeout; i++) {
  581. tmp = le32_to_cpu(adev->wb.wb[index]);
  582. if (tmp == 0xDEADBEEF)
  583. break;
  584. DRM_UDELAY(1);
  585. }
  586. if (i < adev->usec_timeout) {
  587. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  588. ring->idx, i);
  589. goto err1;
  590. } else {
  591. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  592. r = -EINVAL;
  593. }
  594. err1:
  595. amdgpu_ib_free(adev, &ib, NULL);
  596. fence_put(f);
  597. err0:
  598. amdgpu_wb_free(adev, index);
  599. return r;
  600. }
  601. /**
  602. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  603. *
  604. * @ib: indirect buffer to fill with commands
  605. * @pe: addr of the page entry
  606. * @src: src addr to copy from
  607. * @count: number of page entries to update
  608. *
  609. * Update PTEs by copying them from the GART using sDMA (CIK).
  610. */
  611. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  612. uint64_t pe, uint64_t src,
  613. unsigned count)
  614. {
  615. while (count) {
  616. unsigned bytes = count * 8;
  617. if (bytes > 0x1FFFF8)
  618. bytes = 0x1FFFF8;
  619. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  620. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  621. ib->ptr[ib->length_dw++] = bytes;
  622. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  623. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  624. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  625. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  626. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  627. pe += bytes;
  628. src += bytes;
  629. count -= bytes / 8;
  630. }
  631. }
  632. /**
  633. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  634. *
  635. * @ib: indirect buffer to fill with commands
  636. * @pe: addr of the page entry
  637. * @addr: dst addr to write into pe
  638. * @count: number of page entries to update
  639. * @incr: increase next addr by incr bytes
  640. * @flags: access flags
  641. *
  642. * Update PTEs by writing them manually using sDMA (CIK).
  643. */
  644. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
  645. const dma_addr_t *pages_addr, uint64_t pe,
  646. uint64_t addr, unsigned count,
  647. uint32_t incr, uint32_t flags)
  648. {
  649. uint64_t value;
  650. unsigned ndw;
  651. while (count) {
  652. ndw = count * 2;
  653. if (ndw > 0xFFFFE)
  654. ndw = 0xFFFFE;
  655. /* for non-physically contiguous pages (system) */
  656. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  657. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  658. ib->ptr[ib->length_dw++] = pe;
  659. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  660. ib->ptr[ib->length_dw++] = ndw;
  661. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  662. value = amdgpu_vm_map_gart(pages_addr, addr);
  663. addr += incr;
  664. value |= flags;
  665. ib->ptr[ib->length_dw++] = value;
  666. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  667. }
  668. }
  669. }
  670. /**
  671. * cik_sdma_vm_set_pages - update the page tables using sDMA
  672. *
  673. * @ib: indirect buffer to fill with commands
  674. * @pe: addr of the page entry
  675. * @addr: dst addr to write into pe
  676. * @count: number of page entries to update
  677. * @incr: increase next addr by incr bytes
  678. * @flags: access flags
  679. *
  680. * Update the page tables using sDMA (CIK).
  681. */
  682. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
  683. uint64_t pe,
  684. uint64_t addr, unsigned count,
  685. uint32_t incr, uint32_t flags)
  686. {
  687. uint64_t value;
  688. unsigned ndw;
  689. while (count) {
  690. ndw = count;
  691. if (ndw > 0x7FFFF)
  692. ndw = 0x7FFFF;
  693. if (flags & AMDGPU_PTE_VALID)
  694. value = addr;
  695. else
  696. value = 0;
  697. /* for physically contiguous pages (vram) */
  698. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  699. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  700. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  701. ib->ptr[ib->length_dw++] = flags; /* mask */
  702. ib->ptr[ib->length_dw++] = 0;
  703. ib->ptr[ib->length_dw++] = value; /* value */
  704. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  705. ib->ptr[ib->length_dw++] = incr; /* increment size */
  706. ib->ptr[ib->length_dw++] = 0;
  707. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  708. pe += ndw * 8;
  709. addr += ndw * incr;
  710. count -= ndw;
  711. }
  712. }
  713. /**
  714. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  715. *
  716. * @ib: indirect buffer to fill with padding
  717. *
  718. */
  719. static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  720. {
  721. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  722. u32 pad_count;
  723. int i;
  724. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  725. for (i = 0; i < pad_count; i++)
  726. if (sdma && sdma->burst_nop && (i == 0))
  727. ib->ptr[ib->length_dw++] =
  728. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
  729. SDMA_NOP_COUNT(pad_count - 1);
  730. else
  731. ib->ptr[ib->length_dw++] =
  732. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  733. }
  734. /**
  735. * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
  736. *
  737. * @ring: amdgpu_ring pointer
  738. *
  739. * Make sure all previous operations are completed (CIK).
  740. */
  741. static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  742. {
  743. uint32_t seq = ring->fence_drv.sync_seq;
  744. uint64_t addr = ring->fence_drv.gpu_addr;
  745. /* wait for idle */
  746. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
  747. SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  748. SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
  749. SDMA_POLL_REG_MEM_EXTRA_M));
  750. amdgpu_ring_write(ring, addr & 0xfffffffc);
  751. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  752. amdgpu_ring_write(ring, seq); /* reference */
  753. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  754. amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
  755. }
  756. /**
  757. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  758. *
  759. * @ring: amdgpu_ring pointer
  760. * @vm: amdgpu_vm pointer
  761. *
  762. * Update the page table base and flush the VM TLB
  763. * using sDMA (CIK).
  764. */
  765. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  766. unsigned vm_id, uint64_t pd_addr)
  767. {
  768. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  769. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  770. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  771. if (vm_id < 8) {
  772. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  773. } else {
  774. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  775. }
  776. amdgpu_ring_write(ring, pd_addr >> 12);
  777. /* flush TLB */
  778. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  779. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  780. amdgpu_ring_write(ring, 1 << vm_id);
  781. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  782. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  783. amdgpu_ring_write(ring, 0);
  784. amdgpu_ring_write(ring, 0); /* reference */
  785. amdgpu_ring_write(ring, 0); /* mask */
  786. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  787. }
  788. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  789. bool enable)
  790. {
  791. u32 orig, data;
  792. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  793. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  794. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  795. } else {
  796. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  797. data |= 0xff000000;
  798. if (data != orig)
  799. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  800. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  801. data |= 0xff000000;
  802. if (data != orig)
  803. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  804. }
  805. }
  806. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  807. bool enable)
  808. {
  809. u32 orig, data;
  810. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  811. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  812. data |= 0x100;
  813. if (orig != data)
  814. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  815. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  816. data |= 0x100;
  817. if (orig != data)
  818. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  819. } else {
  820. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  821. data &= ~0x100;
  822. if (orig != data)
  823. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  824. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  825. data &= ~0x100;
  826. if (orig != data)
  827. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  828. }
  829. }
  830. static int cik_sdma_early_init(void *handle)
  831. {
  832. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  833. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  834. cik_sdma_set_ring_funcs(adev);
  835. cik_sdma_set_irq_funcs(adev);
  836. cik_sdma_set_buffer_funcs(adev);
  837. cik_sdma_set_vm_pte_funcs(adev);
  838. return 0;
  839. }
  840. static int cik_sdma_sw_init(void *handle)
  841. {
  842. struct amdgpu_ring *ring;
  843. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  844. int r, i;
  845. r = cik_sdma_init_microcode(adev);
  846. if (r) {
  847. DRM_ERROR("Failed to load sdma firmware!\n");
  848. return r;
  849. }
  850. /* SDMA trap event */
  851. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  852. if (r)
  853. return r;
  854. /* SDMA Privileged inst */
  855. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  856. if (r)
  857. return r;
  858. /* SDMA Privileged inst */
  859. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  860. if (r)
  861. return r;
  862. for (i = 0; i < adev->sdma.num_instances; i++) {
  863. ring = &adev->sdma.instance[i].ring;
  864. ring->ring_obj = NULL;
  865. sprintf(ring->name, "sdma%d", i);
  866. r = amdgpu_ring_init(adev, ring, 1024,
  867. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  868. &adev->sdma.trap_irq,
  869. (i == 0) ?
  870. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  871. AMDGPU_RING_TYPE_SDMA);
  872. if (r)
  873. return r;
  874. }
  875. return r;
  876. }
  877. static int cik_sdma_sw_fini(void *handle)
  878. {
  879. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  880. int i;
  881. for (i = 0; i < adev->sdma.num_instances; i++)
  882. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  883. cik_sdma_free_microcode(adev);
  884. return 0;
  885. }
  886. static int cik_sdma_hw_init(void *handle)
  887. {
  888. int r;
  889. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  890. r = cik_sdma_start(adev);
  891. if (r)
  892. return r;
  893. return r;
  894. }
  895. static int cik_sdma_hw_fini(void *handle)
  896. {
  897. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  898. cik_sdma_enable(adev, false);
  899. return 0;
  900. }
  901. static int cik_sdma_suspend(void *handle)
  902. {
  903. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  904. return cik_sdma_hw_fini(adev);
  905. }
  906. static int cik_sdma_resume(void *handle)
  907. {
  908. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  909. return cik_sdma_hw_init(adev);
  910. }
  911. static bool cik_sdma_is_idle(void *handle)
  912. {
  913. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  914. u32 tmp = RREG32(mmSRBM_STATUS2);
  915. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  916. SRBM_STATUS2__SDMA1_BUSY_MASK))
  917. return false;
  918. return true;
  919. }
  920. static int cik_sdma_wait_for_idle(void *handle)
  921. {
  922. unsigned i;
  923. u32 tmp;
  924. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  925. for (i = 0; i < adev->usec_timeout; i++) {
  926. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  927. SRBM_STATUS2__SDMA1_BUSY_MASK);
  928. if (!tmp)
  929. return 0;
  930. udelay(1);
  931. }
  932. return -ETIMEDOUT;
  933. }
  934. static int cik_sdma_soft_reset(void *handle)
  935. {
  936. u32 srbm_soft_reset = 0;
  937. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  938. u32 tmp = RREG32(mmSRBM_STATUS2);
  939. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  940. /* sdma0 */
  941. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  942. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  943. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  944. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  945. }
  946. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  947. /* sdma1 */
  948. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  949. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  950. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  951. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  952. }
  953. if (srbm_soft_reset) {
  954. tmp = RREG32(mmSRBM_SOFT_RESET);
  955. tmp |= srbm_soft_reset;
  956. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  957. WREG32(mmSRBM_SOFT_RESET, tmp);
  958. tmp = RREG32(mmSRBM_SOFT_RESET);
  959. udelay(50);
  960. tmp &= ~srbm_soft_reset;
  961. WREG32(mmSRBM_SOFT_RESET, tmp);
  962. tmp = RREG32(mmSRBM_SOFT_RESET);
  963. /* Wait a little for things to settle down */
  964. udelay(50);
  965. }
  966. return 0;
  967. }
  968. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  969. struct amdgpu_irq_src *src,
  970. unsigned type,
  971. enum amdgpu_interrupt_state state)
  972. {
  973. u32 sdma_cntl;
  974. switch (type) {
  975. case AMDGPU_SDMA_IRQ_TRAP0:
  976. switch (state) {
  977. case AMDGPU_IRQ_STATE_DISABLE:
  978. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  979. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  980. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  981. break;
  982. case AMDGPU_IRQ_STATE_ENABLE:
  983. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  984. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  985. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  986. break;
  987. default:
  988. break;
  989. }
  990. break;
  991. case AMDGPU_SDMA_IRQ_TRAP1:
  992. switch (state) {
  993. case AMDGPU_IRQ_STATE_DISABLE:
  994. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  995. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  996. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  997. break;
  998. case AMDGPU_IRQ_STATE_ENABLE:
  999. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1000. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1001. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1002. break;
  1003. default:
  1004. break;
  1005. }
  1006. break;
  1007. default:
  1008. break;
  1009. }
  1010. return 0;
  1011. }
  1012. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1013. struct amdgpu_irq_src *source,
  1014. struct amdgpu_iv_entry *entry)
  1015. {
  1016. u8 instance_id, queue_id;
  1017. instance_id = (entry->ring_id & 0x3) >> 0;
  1018. queue_id = (entry->ring_id & 0xc) >> 2;
  1019. DRM_DEBUG("IH: SDMA trap\n");
  1020. switch (instance_id) {
  1021. case 0:
  1022. switch (queue_id) {
  1023. case 0:
  1024. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1025. break;
  1026. case 1:
  1027. /* XXX compute */
  1028. break;
  1029. case 2:
  1030. /* XXX compute */
  1031. break;
  1032. }
  1033. break;
  1034. case 1:
  1035. switch (queue_id) {
  1036. case 0:
  1037. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1038. break;
  1039. case 1:
  1040. /* XXX compute */
  1041. break;
  1042. case 2:
  1043. /* XXX compute */
  1044. break;
  1045. }
  1046. break;
  1047. }
  1048. return 0;
  1049. }
  1050. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1051. struct amdgpu_irq_src *source,
  1052. struct amdgpu_iv_entry *entry)
  1053. {
  1054. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1055. schedule_work(&adev->reset_work);
  1056. return 0;
  1057. }
  1058. static int cik_sdma_set_clockgating_state(void *handle,
  1059. enum amd_clockgating_state state)
  1060. {
  1061. bool gate = false;
  1062. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1063. if (state == AMD_CG_STATE_GATE)
  1064. gate = true;
  1065. cik_enable_sdma_mgcg(adev, gate);
  1066. cik_enable_sdma_mgls(adev, gate);
  1067. return 0;
  1068. }
  1069. static int cik_sdma_set_powergating_state(void *handle,
  1070. enum amd_powergating_state state)
  1071. {
  1072. return 0;
  1073. }
  1074. const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1075. .name = "cik_sdma",
  1076. .early_init = cik_sdma_early_init,
  1077. .late_init = NULL,
  1078. .sw_init = cik_sdma_sw_init,
  1079. .sw_fini = cik_sdma_sw_fini,
  1080. .hw_init = cik_sdma_hw_init,
  1081. .hw_fini = cik_sdma_hw_fini,
  1082. .suspend = cik_sdma_suspend,
  1083. .resume = cik_sdma_resume,
  1084. .is_idle = cik_sdma_is_idle,
  1085. .wait_for_idle = cik_sdma_wait_for_idle,
  1086. .soft_reset = cik_sdma_soft_reset,
  1087. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1088. .set_powergating_state = cik_sdma_set_powergating_state,
  1089. };
  1090. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1091. .get_rptr = cik_sdma_ring_get_rptr,
  1092. .get_wptr = cik_sdma_ring_get_wptr,
  1093. .set_wptr = cik_sdma_ring_set_wptr,
  1094. .parse_cs = NULL,
  1095. .emit_ib = cik_sdma_ring_emit_ib,
  1096. .emit_fence = cik_sdma_ring_emit_fence,
  1097. .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
  1098. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1099. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1100. .emit_hdp_invalidate = cik_sdma_ring_emit_hdp_invalidate,
  1101. .test_ring = cik_sdma_ring_test_ring,
  1102. .test_ib = cik_sdma_ring_test_ib,
  1103. .insert_nop = cik_sdma_ring_insert_nop,
  1104. .pad_ib = cik_sdma_ring_pad_ib,
  1105. };
  1106. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1107. {
  1108. int i;
  1109. for (i = 0; i < adev->sdma.num_instances; i++)
  1110. adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
  1111. }
  1112. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1113. .set = cik_sdma_set_trap_irq_state,
  1114. .process = cik_sdma_process_trap_irq,
  1115. };
  1116. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1117. .process = cik_sdma_process_illegal_inst_irq,
  1118. };
  1119. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1120. {
  1121. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1122. adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1123. adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1124. }
  1125. /**
  1126. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1127. *
  1128. * @ring: amdgpu_ring structure holding ring information
  1129. * @src_offset: src GPU address
  1130. * @dst_offset: dst GPU address
  1131. * @byte_count: number of bytes to xfer
  1132. *
  1133. * Copy GPU buffers using the DMA engine (CIK).
  1134. * Used by the amdgpu ttm implementation to move pages if
  1135. * registered as the asic copy callback.
  1136. */
  1137. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1138. uint64_t src_offset,
  1139. uint64_t dst_offset,
  1140. uint32_t byte_count)
  1141. {
  1142. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1143. ib->ptr[ib->length_dw++] = byte_count;
  1144. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1145. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1146. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1147. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1148. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1149. }
  1150. /**
  1151. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1152. *
  1153. * @ring: amdgpu_ring structure holding ring information
  1154. * @src_data: value to write to buffer
  1155. * @dst_offset: dst GPU address
  1156. * @byte_count: number of bytes to xfer
  1157. *
  1158. * Fill GPU buffers using the DMA engine (CIK).
  1159. */
  1160. static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
  1161. uint32_t src_data,
  1162. uint64_t dst_offset,
  1163. uint32_t byte_count)
  1164. {
  1165. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
  1166. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1167. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1168. ib->ptr[ib->length_dw++] = src_data;
  1169. ib->ptr[ib->length_dw++] = byte_count;
  1170. }
  1171. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1172. .copy_max_bytes = 0x1fffff,
  1173. .copy_num_dw = 7,
  1174. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1175. .fill_max_bytes = 0x1fffff,
  1176. .fill_num_dw = 5,
  1177. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1178. };
  1179. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1180. {
  1181. if (adev->mman.buffer_funcs == NULL) {
  1182. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1183. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1184. }
  1185. }
  1186. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1187. .copy_pte = cik_sdma_vm_copy_pte,
  1188. .write_pte = cik_sdma_vm_write_pte,
  1189. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1190. };
  1191. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1192. {
  1193. unsigned i;
  1194. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1195. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1196. for (i = 0; i < adev->sdma.num_instances; i++)
  1197. adev->vm_manager.vm_pte_rings[i] =
  1198. &adev->sdma.instance[i].ring;
  1199. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1200. }
  1201. }