amdgpu_device.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  59. #define AMDGPU_RESUME_MS 2000
  60. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  61. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  62. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  63. static const char *amdgpu_asic_name[] = {
  64. "TAHITI",
  65. "PITCAIRN",
  66. "VERDE",
  67. "OLAND",
  68. "HAINAN",
  69. "BONAIRE",
  70. "KAVERI",
  71. "KABINI",
  72. "HAWAII",
  73. "MULLINS",
  74. "TOPAZ",
  75. "TONGA",
  76. "FIJI",
  77. "CARRIZO",
  78. "STONEY",
  79. "POLARIS10",
  80. "POLARIS11",
  81. "POLARIS12",
  82. "VEGA10",
  83. "RAVEN",
  84. "LAST",
  85. };
  86. bool amdgpu_device_is_px(struct drm_device *dev)
  87. {
  88. struct amdgpu_device *adev = dev->dev_private;
  89. if (adev->flags & AMD_IS_PX)
  90. return true;
  91. return false;
  92. }
  93. /*
  94. * MMIO register access helper functions.
  95. */
  96. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  97. uint32_t acc_flags)
  98. {
  99. uint32_t ret;
  100. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  101. BUG_ON(in_interrupt());
  102. return amdgpu_virt_kiq_rreg(adev, reg);
  103. }
  104. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  105. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  106. else {
  107. unsigned long flags;
  108. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  109. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  110. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  111. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  112. }
  113. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  114. return ret;
  115. }
  116. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  117. uint32_t acc_flags)
  118. {
  119. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  120. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  121. adev->last_mm_index = v;
  122. }
  123. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  124. BUG_ON(in_interrupt());
  125. return amdgpu_virt_kiq_wreg(adev, reg, v);
  126. }
  127. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  128. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  129. else {
  130. unsigned long flags;
  131. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  132. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  133. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  134. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  135. }
  136. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  137. udelay(500);
  138. }
  139. }
  140. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  141. {
  142. if ((reg * 4) < adev->rio_mem_size)
  143. return ioread32(adev->rio_mem + (reg * 4));
  144. else {
  145. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  146. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  147. }
  148. }
  149. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  150. {
  151. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  152. adev->last_mm_index = v;
  153. }
  154. if ((reg * 4) < adev->rio_mem_size)
  155. iowrite32(v, adev->rio_mem + (reg * 4));
  156. else {
  157. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  158. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  159. }
  160. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  161. udelay(500);
  162. }
  163. }
  164. /**
  165. * amdgpu_mm_rdoorbell - read a doorbell dword
  166. *
  167. * @adev: amdgpu_device pointer
  168. * @index: doorbell index
  169. *
  170. * Returns the value in the doorbell aperture at the
  171. * requested doorbell index (CIK).
  172. */
  173. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  174. {
  175. if (index < adev->doorbell.num_doorbells) {
  176. return readl(adev->doorbell.ptr + index);
  177. } else {
  178. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  179. return 0;
  180. }
  181. }
  182. /**
  183. * amdgpu_mm_wdoorbell - write a doorbell dword
  184. *
  185. * @adev: amdgpu_device pointer
  186. * @index: doorbell index
  187. * @v: value to write
  188. *
  189. * Writes @v to the doorbell aperture at the
  190. * requested doorbell index (CIK).
  191. */
  192. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  193. {
  194. if (index < adev->doorbell.num_doorbells) {
  195. writel(v, adev->doorbell.ptr + index);
  196. } else {
  197. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  198. }
  199. }
  200. /**
  201. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  202. *
  203. * @adev: amdgpu_device pointer
  204. * @index: doorbell index
  205. *
  206. * Returns the value in the doorbell aperture at the
  207. * requested doorbell index (VEGA10+).
  208. */
  209. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  210. {
  211. if (index < adev->doorbell.num_doorbells) {
  212. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  213. } else {
  214. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  215. return 0;
  216. }
  217. }
  218. /**
  219. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  220. *
  221. * @adev: amdgpu_device pointer
  222. * @index: doorbell index
  223. * @v: value to write
  224. *
  225. * Writes @v to the doorbell aperture at the
  226. * requested doorbell index (VEGA10+).
  227. */
  228. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  229. {
  230. if (index < adev->doorbell.num_doorbells) {
  231. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  232. } else {
  233. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  234. }
  235. }
  236. /**
  237. * amdgpu_invalid_rreg - dummy reg read function
  238. *
  239. * @adev: amdgpu device pointer
  240. * @reg: offset of register
  241. *
  242. * Dummy register read function. Used for register blocks
  243. * that certain asics don't have (all asics).
  244. * Returns the value in the register.
  245. */
  246. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  247. {
  248. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  249. BUG();
  250. return 0;
  251. }
  252. /**
  253. * amdgpu_invalid_wreg - dummy reg write function
  254. *
  255. * @adev: amdgpu device pointer
  256. * @reg: offset of register
  257. * @v: value to write to the register
  258. *
  259. * Dummy register read function. Used for register blocks
  260. * that certain asics don't have (all asics).
  261. */
  262. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  263. {
  264. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  265. reg, v);
  266. BUG();
  267. }
  268. /**
  269. * amdgpu_block_invalid_rreg - dummy reg read function
  270. *
  271. * @adev: amdgpu device pointer
  272. * @block: offset of instance
  273. * @reg: offset of register
  274. *
  275. * Dummy register read function. Used for register blocks
  276. * that certain asics don't have (all asics).
  277. * Returns the value in the register.
  278. */
  279. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  280. uint32_t block, uint32_t reg)
  281. {
  282. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  283. reg, block);
  284. BUG();
  285. return 0;
  286. }
  287. /**
  288. * amdgpu_block_invalid_wreg - dummy reg write function
  289. *
  290. * @adev: amdgpu device pointer
  291. * @block: offset of instance
  292. * @reg: offset of register
  293. * @v: value to write to the register
  294. *
  295. * Dummy register read function. Used for register blocks
  296. * that certain asics don't have (all asics).
  297. */
  298. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  299. uint32_t block,
  300. uint32_t reg, uint32_t v)
  301. {
  302. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  303. reg, block, v);
  304. BUG();
  305. }
  306. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  307. {
  308. int r;
  309. if (adev->vram_scratch.robj == NULL) {
  310. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  311. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  312. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  313. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  314. NULL, NULL, &adev->vram_scratch.robj);
  315. if (r) {
  316. return r;
  317. }
  318. }
  319. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  320. if (unlikely(r != 0))
  321. return r;
  322. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  323. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  324. if (r) {
  325. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  326. return r;
  327. }
  328. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  329. (void **)&adev->vram_scratch.ptr);
  330. if (r)
  331. amdgpu_bo_unpin(adev->vram_scratch.robj);
  332. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  333. return r;
  334. }
  335. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  336. {
  337. int r;
  338. if (adev->vram_scratch.robj == NULL) {
  339. return;
  340. }
  341. r = amdgpu_bo_reserve(adev->vram_scratch.robj, true);
  342. if (likely(r == 0)) {
  343. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  344. amdgpu_bo_unpin(adev->vram_scratch.robj);
  345. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  346. }
  347. amdgpu_bo_unref(&adev->vram_scratch.robj);
  348. }
  349. /**
  350. * amdgpu_program_register_sequence - program an array of registers.
  351. *
  352. * @adev: amdgpu_device pointer
  353. * @registers: pointer to the register array
  354. * @array_size: size of the register array
  355. *
  356. * Programs an array or registers with and and or masks.
  357. * This is a helper for setting golden registers.
  358. */
  359. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  360. const u32 *registers,
  361. const u32 array_size)
  362. {
  363. u32 tmp, reg, and_mask, or_mask;
  364. int i;
  365. if (array_size % 3)
  366. return;
  367. for (i = 0; i < array_size; i +=3) {
  368. reg = registers[i + 0];
  369. and_mask = registers[i + 1];
  370. or_mask = registers[i + 2];
  371. if (and_mask == 0xffffffff) {
  372. tmp = or_mask;
  373. } else {
  374. tmp = RREG32(reg);
  375. tmp &= ~and_mask;
  376. tmp |= or_mask;
  377. }
  378. WREG32(reg, tmp);
  379. }
  380. }
  381. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  382. {
  383. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  384. }
  385. /*
  386. * GPU doorbell aperture helpers function.
  387. */
  388. /**
  389. * amdgpu_doorbell_init - Init doorbell driver information.
  390. *
  391. * @adev: amdgpu_device pointer
  392. *
  393. * Init doorbell driver information (CIK)
  394. * Returns 0 on success, error on failure.
  395. */
  396. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  397. {
  398. /* doorbell bar mapping */
  399. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  400. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  401. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  402. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  403. if (adev->doorbell.num_doorbells == 0)
  404. return -EINVAL;
  405. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  406. adev->doorbell.num_doorbells *
  407. sizeof(u32));
  408. if (adev->doorbell.ptr == NULL)
  409. return -ENOMEM;
  410. return 0;
  411. }
  412. /**
  413. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  414. *
  415. * @adev: amdgpu_device pointer
  416. *
  417. * Tear down doorbell driver information (CIK)
  418. */
  419. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  420. {
  421. iounmap(adev->doorbell.ptr);
  422. adev->doorbell.ptr = NULL;
  423. }
  424. /**
  425. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  426. * setup amdkfd
  427. *
  428. * @adev: amdgpu_device pointer
  429. * @aperture_base: output returning doorbell aperture base physical address
  430. * @aperture_size: output returning doorbell aperture size in bytes
  431. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  432. *
  433. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  434. * takes doorbells required for its own rings and reports the setup to amdkfd.
  435. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  436. */
  437. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  438. phys_addr_t *aperture_base,
  439. size_t *aperture_size,
  440. size_t *start_offset)
  441. {
  442. /*
  443. * The first num_doorbells are used by amdgpu.
  444. * amdkfd takes whatever's left in the aperture.
  445. */
  446. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  447. *aperture_base = adev->doorbell.base;
  448. *aperture_size = adev->doorbell.size;
  449. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  450. } else {
  451. *aperture_base = 0;
  452. *aperture_size = 0;
  453. *start_offset = 0;
  454. }
  455. }
  456. /*
  457. * amdgpu_wb_*()
  458. * Writeback is the method by which the GPU updates special pages in memory
  459. * with the status of certain GPU events (fences, ring pointers,etc.).
  460. */
  461. /**
  462. * amdgpu_wb_fini - Disable Writeback and free memory
  463. *
  464. * @adev: amdgpu_device pointer
  465. *
  466. * Disables Writeback and frees the Writeback memory (all asics).
  467. * Used at driver shutdown.
  468. */
  469. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  470. {
  471. if (adev->wb.wb_obj) {
  472. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  473. &adev->wb.gpu_addr,
  474. (void **)&adev->wb.wb);
  475. adev->wb.wb_obj = NULL;
  476. }
  477. }
  478. /**
  479. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  480. *
  481. * @adev: amdgpu_device pointer
  482. *
  483. * Initializes writeback and allocates writeback memory (all asics).
  484. * Used at driver startup.
  485. * Returns 0 on success or an -error on failure.
  486. */
  487. static int amdgpu_wb_init(struct amdgpu_device *adev)
  488. {
  489. int r;
  490. if (adev->wb.wb_obj == NULL) {
  491. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  492. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  493. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  494. (void **)&adev->wb.wb);
  495. if (r) {
  496. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  497. return r;
  498. }
  499. adev->wb.num_wb = AMDGPU_MAX_WB;
  500. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  501. /* clear wb memory */
  502. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  503. }
  504. return 0;
  505. }
  506. /**
  507. * amdgpu_wb_get - Allocate a wb entry
  508. *
  509. * @adev: amdgpu_device pointer
  510. * @wb: wb index
  511. *
  512. * Allocate a wb slot for use by the driver (all asics).
  513. * Returns 0 on success or -EINVAL on failure.
  514. */
  515. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  516. {
  517. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  518. if (offset < adev->wb.num_wb) {
  519. __set_bit(offset, adev->wb.used);
  520. *wb = offset;
  521. return 0;
  522. } else {
  523. return -EINVAL;
  524. }
  525. }
  526. /**
  527. * amdgpu_wb_get_64bit - Allocate a wb entry
  528. *
  529. * @adev: amdgpu_device pointer
  530. * @wb: wb index
  531. *
  532. * Allocate a wb slot for use by the driver (all asics).
  533. * Returns 0 on success or -EINVAL on failure.
  534. */
  535. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
  536. {
  537. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  538. adev->wb.num_wb, 0, 2, 7, 0);
  539. if ((offset + 1) < adev->wb.num_wb) {
  540. __set_bit(offset, adev->wb.used);
  541. __set_bit(offset + 1, adev->wb.used);
  542. *wb = offset;
  543. return 0;
  544. } else {
  545. return -EINVAL;
  546. }
  547. }
  548. /**
  549. * amdgpu_wb_free - Free a wb entry
  550. *
  551. * @adev: amdgpu_device pointer
  552. * @wb: wb index
  553. *
  554. * Free a wb slot allocated for use by the driver (all asics)
  555. */
  556. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  557. {
  558. if (wb < adev->wb.num_wb)
  559. __clear_bit(wb, adev->wb.used);
  560. }
  561. /**
  562. * amdgpu_wb_free_64bit - Free a wb entry
  563. *
  564. * @adev: amdgpu_device pointer
  565. * @wb: wb index
  566. *
  567. * Free a wb slot allocated for use by the driver (all asics)
  568. */
  569. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
  570. {
  571. if ((wb + 1) < adev->wb.num_wb) {
  572. __clear_bit(wb, adev->wb.used);
  573. __clear_bit(wb + 1, adev->wb.used);
  574. }
  575. }
  576. /**
  577. * amdgpu_vram_location - try to find VRAM location
  578. * @adev: amdgpu device structure holding all necessary informations
  579. * @mc: memory controller structure holding memory informations
  580. * @base: base address at which to put VRAM
  581. *
  582. * Function will try to place VRAM at base address provided
  583. * as parameter (which is so far either PCI aperture address or
  584. * for IGP TOM base address).
  585. *
  586. * If there is not enough space to fit the unvisible VRAM in the 32bits
  587. * address space then we limit the VRAM size to the aperture.
  588. *
  589. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  590. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  591. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  592. * not IGP.
  593. *
  594. * Note: we use mc_vram_size as on some board we need to program the mc to
  595. * cover the whole aperture even if VRAM size is inferior to aperture size
  596. * Novell bug 204882 + along with lots of ubuntu ones
  597. *
  598. * Note: when limiting vram it's safe to overwritte real_vram_size because
  599. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  600. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  601. * ones)
  602. *
  603. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  604. * explicitly check for that though.
  605. *
  606. * FIXME: when reducing VRAM size align new size on power of 2.
  607. */
  608. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  609. {
  610. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  611. mc->vram_start = base;
  612. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  613. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  614. mc->real_vram_size = mc->aper_size;
  615. mc->mc_vram_size = mc->aper_size;
  616. }
  617. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  618. if (limit && limit < mc->real_vram_size)
  619. mc->real_vram_size = limit;
  620. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  621. mc->mc_vram_size >> 20, mc->vram_start,
  622. mc->vram_end, mc->real_vram_size >> 20);
  623. }
  624. /**
  625. * amdgpu_gtt_location - try to find GTT location
  626. * @adev: amdgpu device structure holding all necessary informations
  627. * @mc: memory controller structure holding memory informations
  628. *
  629. * Function will place try to place GTT before or after VRAM.
  630. *
  631. * If GTT size is bigger than space left then we ajust GTT size.
  632. * Thus function will never fails.
  633. *
  634. * FIXME: when reducing GTT size align new size on power of 2.
  635. */
  636. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  637. {
  638. u64 size_af, size_bf;
  639. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  640. size_bf = mc->vram_start & ~mc->gtt_base_align;
  641. if (size_bf > size_af) {
  642. if (mc->gtt_size > size_bf) {
  643. dev_warn(adev->dev, "limiting GTT\n");
  644. mc->gtt_size = size_bf;
  645. }
  646. mc->gtt_start = 0;
  647. } else {
  648. if (mc->gtt_size > size_af) {
  649. dev_warn(adev->dev, "limiting GTT\n");
  650. mc->gtt_size = size_af;
  651. }
  652. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  653. }
  654. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  655. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  656. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  657. }
  658. /*
  659. * GPU helpers function.
  660. */
  661. /**
  662. * amdgpu_need_post - check if the hw need post or not
  663. *
  664. * @adev: amdgpu_device pointer
  665. *
  666. * Check if the asic has been initialized (all asics) at driver startup
  667. * or post is needed if hw reset is performed.
  668. * Returns true if need or false if not.
  669. */
  670. bool amdgpu_need_post(struct amdgpu_device *adev)
  671. {
  672. uint32_t reg;
  673. if (adev->has_hw_reset) {
  674. adev->has_hw_reset = false;
  675. return true;
  676. }
  677. /* then check MEM_SIZE, in case the crtcs are off */
  678. reg = amdgpu_asic_get_config_memsize(adev);
  679. if ((reg != 0) && (reg != 0xffffffff))
  680. return false;
  681. return true;
  682. }
  683. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  684. {
  685. if (amdgpu_sriov_vf(adev))
  686. return false;
  687. if (amdgpu_passthrough(adev)) {
  688. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  689. * some old smc fw still need driver do vPost otherwise gpu hang, while
  690. * those smc fw version above 22.15 doesn't have this flaw, so we force
  691. * vpost executed for smc version below 22.15
  692. */
  693. if (adev->asic_type == CHIP_FIJI) {
  694. int err;
  695. uint32_t fw_ver;
  696. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  697. /* force vPost if error occured */
  698. if (err)
  699. return true;
  700. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  701. if (fw_ver < 0x00160e00)
  702. return true;
  703. }
  704. }
  705. return amdgpu_need_post(adev);
  706. }
  707. /**
  708. * amdgpu_dummy_page_init - init dummy page used by the driver
  709. *
  710. * @adev: amdgpu_device pointer
  711. *
  712. * Allocate the dummy page used by the driver (all asics).
  713. * This dummy page is used by the driver as a filler for gart entries
  714. * when pages are taken out of the GART
  715. * Returns 0 on sucess, -ENOMEM on failure.
  716. */
  717. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  718. {
  719. if (adev->dummy_page.page)
  720. return 0;
  721. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  722. if (adev->dummy_page.page == NULL)
  723. return -ENOMEM;
  724. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  725. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  726. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  727. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  728. __free_page(adev->dummy_page.page);
  729. adev->dummy_page.page = NULL;
  730. return -ENOMEM;
  731. }
  732. return 0;
  733. }
  734. /**
  735. * amdgpu_dummy_page_fini - free dummy page used by the driver
  736. *
  737. * @adev: amdgpu_device pointer
  738. *
  739. * Frees the dummy page used by the driver (all asics).
  740. */
  741. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  742. {
  743. if (adev->dummy_page.page == NULL)
  744. return;
  745. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  746. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  747. __free_page(adev->dummy_page.page);
  748. adev->dummy_page.page = NULL;
  749. }
  750. /* ATOM accessor methods */
  751. /*
  752. * ATOM is an interpreted byte code stored in tables in the vbios. The
  753. * driver registers callbacks to access registers and the interpreter
  754. * in the driver parses the tables and executes then to program specific
  755. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  756. * atombios.h, and atom.c
  757. */
  758. /**
  759. * cail_pll_read - read PLL register
  760. *
  761. * @info: atom card_info pointer
  762. * @reg: PLL register offset
  763. *
  764. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  765. * Returns the value of the PLL register.
  766. */
  767. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  768. {
  769. return 0;
  770. }
  771. /**
  772. * cail_pll_write - write PLL register
  773. *
  774. * @info: atom card_info pointer
  775. * @reg: PLL register offset
  776. * @val: value to write to the pll register
  777. *
  778. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  779. */
  780. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  781. {
  782. }
  783. /**
  784. * cail_mc_read - read MC (Memory Controller) register
  785. *
  786. * @info: atom card_info pointer
  787. * @reg: MC register offset
  788. *
  789. * Provides an MC register accessor for the atom interpreter (r4xx+).
  790. * Returns the value of the MC register.
  791. */
  792. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  793. {
  794. return 0;
  795. }
  796. /**
  797. * cail_mc_write - write MC (Memory Controller) register
  798. *
  799. * @info: atom card_info pointer
  800. * @reg: MC register offset
  801. * @val: value to write to the pll register
  802. *
  803. * Provides a MC register accessor for the atom interpreter (r4xx+).
  804. */
  805. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  806. {
  807. }
  808. /**
  809. * cail_reg_write - write MMIO register
  810. *
  811. * @info: atom card_info pointer
  812. * @reg: MMIO register offset
  813. * @val: value to write to the pll register
  814. *
  815. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  816. */
  817. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  818. {
  819. struct amdgpu_device *adev = info->dev->dev_private;
  820. WREG32(reg, val);
  821. }
  822. /**
  823. * cail_reg_read - read MMIO register
  824. *
  825. * @info: atom card_info pointer
  826. * @reg: MMIO register offset
  827. *
  828. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  829. * Returns the value of the MMIO register.
  830. */
  831. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  832. {
  833. struct amdgpu_device *adev = info->dev->dev_private;
  834. uint32_t r;
  835. r = RREG32(reg);
  836. return r;
  837. }
  838. /**
  839. * cail_ioreg_write - write IO register
  840. *
  841. * @info: atom card_info pointer
  842. * @reg: IO register offset
  843. * @val: value to write to the pll register
  844. *
  845. * Provides a IO register accessor for the atom interpreter (r4xx+).
  846. */
  847. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  848. {
  849. struct amdgpu_device *adev = info->dev->dev_private;
  850. WREG32_IO(reg, val);
  851. }
  852. /**
  853. * cail_ioreg_read - read IO register
  854. *
  855. * @info: atom card_info pointer
  856. * @reg: IO register offset
  857. *
  858. * Provides an IO register accessor for the atom interpreter (r4xx+).
  859. * Returns the value of the IO register.
  860. */
  861. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  862. {
  863. struct amdgpu_device *adev = info->dev->dev_private;
  864. uint32_t r;
  865. r = RREG32_IO(reg);
  866. return r;
  867. }
  868. /**
  869. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  870. *
  871. * @adev: amdgpu_device pointer
  872. *
  873. * Frees the driver info and register access callbacks for the ATOM
  874. * interpreter (r4xx+).
  875. * Called at driver shutdown.
  876. */
  877. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  878. {
  879. if (adev->mode_info.atom_context) {
  880. kfree(adev->mode_info.atom_context->scratch);
  881. kfree(adev->mode_info.atom_context->iio);
  882. }
  883. kfree(adev->mode_info.atom_context);
  884. adev->mode_info.atom_context = NULL;
  885. kfree(adev->mode_info.atom_card_info);
  886. adev->mode_info.atom_card_info = NULL;
  887. }
  888. /**
  889. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  890. *
  891. * @adev: amdgpu_device pointer
  892. *
  893. * Initializes the driver info and register access callbacks for the
  894. * ATOM interpreter (r4xx+).
  895. * Returns 0 on sucess, -ENOMEM on failure.
  896. * Called at driver startup.
  897. */
  898. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  899. {
  900. struct card_info *atom_card_info =
  901. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  902. if (!atom_card_info)
  903. return -ENOMEM;
  904. adev->mode_info.atom_card_info = atom_card_info;
  905. atom_card_info->dev = adev->ddev;
  906. atom_card_info->reg_read = cail_reg_read;
  907. atom_card_info->reg_write = cail_reg_write;
  908. /* needed for iio ops */
  909. if (adev->rio_mem) {
  910. atom_card_info->ioreg_read = cail_ioreg_read;
  911. atom_card_info->ioreg_write = cail_ioreg_write;
  912. } else {
  913. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  914. atom_card_info->ioreg_read = cail_reg_read;
  915. atom_card_info->ioreg_write = cail_reg_write;
  916. }
  917. atom_card_info->mc_read = cail_mc_read;
  918. atom_card_info->mc_write = cail_mc_write;
  919. atom_card_info->pll_read = cail_pll_read;
  920. atom_card_info->pll_write = cail_pll_write;
  921. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  922. if (!adev->mode_info.atom_context) {
  923. amdgpu_atombios_fini(adev);
  924. return -ENOMEM;
  925. }
  926. mutex_init(&adev->mode_info.atom_context->mutex);
  927. if (adev->is_atom_fw) {
  928. amdgpu_atomfirmware_scratch_regs_init(adev);
  929. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  930. } else {
  931. amdgpu_atombios_scratch_regs_init(adev);
  932. amdgpu_atombios_allocate_fb_scratch(adev);
  933. }
  934. return 0;
  935. }
  936. /* if we get transitioned to only one device, take VGA back */
  937. /**
  938. * amdgpu_vga_set_decode - enable/disable vga decode
  939. *
  940. * @cookie: amdgpu_device pointer
  941. * @state: enable/disable vga decode
  942. *
  943. * Enable/disable vga decode (all asics).
  944. * Returns VGA resource flags.
  945. */
  946. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  947. {
  948. struct amdgpu_device *adev = cookie;
  949. amdgpu_asic_set_vga_state(adev, state);
  950. if (state)
  951. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  952. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  953. else
  954. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  955. }
  956. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  957. {
  958. /* defines number of bits in page table versus page directory,
  959. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  960. * page table and the remaining bits are in the page directory */
  961. if (amdgpu_vm_block_size == -1)
  962. return;
  963. if (amdgpu_vm_block_size < 9) {
  964. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  965. amdgpu_vm_block_size);
  966. goto def_value;
  967. }
  968. if (amdgpu_vm_block_size > 24 ||
  969. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  970. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  971. amdgpu_vm_block_size);
  972. goto def_value;
  973. }
  974. return;
  975. def_value:
  976. amdgpu_vm_block_size = -1;
  977. }
  978. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  979. {
  980. /* no need to check the default value */
  981. if (amdgpu_vm_size == -1)
  982. return;
  983. if (!is_power_of_2(amdgpu_vm_size)) {
  984. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  985. amdgpu_vm_size);
  986. goto def_value;
  987. }
  988. if (amdgpu_vm_size < 1) {
  989. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  990. amdgpu_vm_size);
  991. goto def_value;
  992. }
  993. /*
  994. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  995. */
  996. if (amdgpu_vm_size > 1024) {
  997. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  998. amdgpu_vm_size);
  999. goto def_value;
  1000. }
  1001. return;
  1002. def_value:
  1003. amdgpu_vm_size = -1;
  1004. }
  1005. /**
  1006. * amdgpu_check_arguments - validate module params
  1007. *
  1008. * @adev: amdgpu_device pointer
  1009. *
  1010. * Validates certain module parameters and updates
  1011. * the associated values used by the driver (all asics).
  1012. */
  1013. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1014. {
  1015. if (amdgpu_sched_jobs < 4) {
  1016. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1017. amdgpu_sched_jobs);
  1018. amdgpu_sched_jobs = 4;
  1019. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  1020. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1021. amdgpu_sched_jobs);
  1022. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1023. }
  1024. if (amdgpu_gart_size != -1) {
  1025. /* gtt size must be greater or equal to 32M */
  1026. if (amdgpu_gart_size < 32) {
  1027. dev_warn(adev->dev, "gart size (%d) too small\n",
  1028. amdgpu_gart_size);
  1029. amdgpu_gart_size = -1;
  1030. }
  1031. }
  1032. amdgpu_check_vm_size(adev);
  1033. amdgpu_check_block_size(adev);
  1034. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1035. !is_power_of_2(amdgpu_vram_page_split))) {
  1036. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1037. amdgpu_vram_page_split);
  1038. amdgpu_vram_page_split = 1024;
  1039. }
  1040. }
  1041. /**
  1042. * amdgpu_switcheroo_set_state - set switcheroo state
  1043. *
  1044. * @pdev: pci dev pointer
  1045. * @state: vga_switcheroo state
  1046. *
  1047. * Callback for the switcheroo driver. Suspends or resumes the
  1048. * the asics before or after it is powered up using ACPI methods.
  1049. */
  1050. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1051. {
  1052. struct drm_device *dev = pci_get_drvdata(pdev);
  1053. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1054. return;
  1055. if (state == VGA_SWITCHEROO_ON) {
  1056. unsigned d3_delay = dev->pdev->d3_delay;
  1057. pr_info("amdgpu: switched on\n");
  1058. /* don't suspend or resume card normally */
  1059. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1060. amdgpu_device_resume(dev, true, true);
  1061. dev->pdev->d3_delay = d3_delay;
  1062. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1063. drm_kms_helper_poll_enable(dev);
  1064. } else {
  1065. pr_info("amdgpu: switched off\n");
  1066. drm_kms_helper_poll_disable(dev);
  1067. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1068. amdgpu_device_suspend(dev, true, true);
  1069. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1070. }
  1071. }
  1072. /**
  1073. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1074. *
  1075. * @pdev: pci dev pointer
  1076. *
  1077. * Callback for the switcheroo driver. Check of the switcheroo
  1078. * state can be changed.
  1079. * Returns true if the state can be changed, false if not.
  1080. */
  1081. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1082. {
  1083. struct drm_device *dev = pci_get_drvdata(pdev);
  1084. /*
  1085. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1086. * locking inversion with the driver load path. And the access here is
  1087. * completely racy anyway. So don't bother with locking for now.
  1088. */
  1089. return dev->open_count == 0;
  1090. }
  1091. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1092. .set_gpu_state = amdgpu_switcheroo_set_state,
  1093. .reprobe = NULL,
  1094. .can_switch = amdgpu_switcheroo_can_switch,
  1095. };
  1096. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1097. enum amd_ip_block_type block_type,
  1098. enum amd_clockgating_state state)
  1099. {
  1100. int i, r = 0;
  1101. for (i = 0; i < adev->num_ip_blocks; i++) {
  1102. if (!adev->ip_blocks[i].status.valid)
  1103. continue;
  1104. if (adev->ip_blocks[i].version->type != block_type)
  1105. continue;
  1106. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1107. continue;
  1108. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1109. (void *)adev, state);
  1110. if (r)
  1111. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1112. adev->ip_blocks[i].version->funcs->name, r);
  1113. }
  1114. return r;
  1115. }
  1116. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1117. enum amd_ip_block_type block_type,
  1118. enum amd_powergating_state state)
  1119. {
  1120. int i, r = 0;
  1121. for (i = 0; i < adev->num_ip_blocks; i++) {
  1122. if (!adev->ip_blocks[i].status.valid)
  1123. continue;
  1124. if (adev->ip_blocks[i].version->type != block_type)
  1125. continue;
  1126. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1127. continue;
  1128. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1129. (void *)adev, state);
  1130. if (r)
  1131. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1132. adev->ip_blocks[i].version->funcs->name, r);
  1133. }
  1134. return r;
  1135. }
  1136. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1137. {
  1138. int i;
  1139. for (i = 0; i < adev->num_ip_blocks; i++) {
  1140. if (!adev->ip_blocks[i].status.valid)
  1141. continue;
  1142. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1143. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1144. }
  1145. }
  1146. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1147. enum amd_ip_block_type block_type)
  1148. {
  1149. int i, r;
  1150. for (i = 0; i < adev->num_ip_blocks; i++) {
  1151. if (!adev->ip_blocks[i].status.valid)
  1152. continue;
  1153. if (adev->ip_blocks[i].version->type == block_type) {
  1154. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1155. if (r)
  1156. return r;
  1157. break;
  1158. }
  1159. }
  1160. return 0;
  1161. }
  1162. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1163. enum amd_ip_block_type block_type)
  1164. {
  1165. int i;
  1166. for (i = 0; i < adev->num_ip_blocks; i++) {
  1167. if (!adev->ip_blocks[i].status.valid)
  1168. continue;
  1169. if (adev->ip_blocks[i].version->type == block_type)
  1170. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1171. }
  1172. return true;
  1173. }
  1174. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1175. enum amd_ip_block_type type)
  1176. {
  1177. int i;
  1178. for (i = 0; i < adev->num_ip_blocks; i++)
  1179. if (adev->ip_blocks[i].version->type == type)
  1180. return &adev->ip_blocks[i];
  1181. return NULL;
  1182. }
  1183. /**
  1184. * amdgpu_ip_block_version_cmp
  1185. *
  1186. * @adev: amdgpu_device pointer
  1187. * @type: enum amd_ip_block_type
  1188. * @major: major version
  1189. * @minor: minor version
  1190. *
  1191. * return 0 if equal or greater
  1192. * return 1 if smaller or the ip_block doesn't exist
  1193. */
  1194. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1195. enum amd_ip_block_type type,
  1196. u32 major, u32 minor)
  1197. {
  1198. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1199. if (ip_block && ((ip_block->version->major > major) ||
  1200. ((ip_block->version->major == major) &&
  1201. (ip_block->version->minor >= minor))))
  1202. return 0;
  1203. return 1;
  1204. }
  1205. /**
  1206. * amdgpu_ip_block_add
  1207. *
  1208. * @adev: amdgpu_device pointer
  1209. * @ip_block_version: pointer to the IP to add
  1210. *
  1211. * Adds the IP block driver information to the collection of IPs
  1212. * on the asic.
  1213. */
  1214. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1215. const struct amdgpu_ip_block_version *ip_block_version)
  1216. {
  1217. if (!ip_block_version)
  1218. return -EINVAL;
  1219. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1220. ip_block_version->funcs->name);
  1221. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1222. return 0;
  1223. }
  1224. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1225. {
  1226. adev->enable_virtual_display = false;
  1227. if (amdgpu_virtual_display) {
  1228. struct drm_device *ddev = adev->ddev;
  1229. const char *pci_address_name = pci_name(ddev->pdev);
  1230. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1231. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1232. pciaddstr_tmp = pciaddstr;
  1233. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1234. pciaddname = strsep(&pciaddname_tmp, ",");
  1235. if (!strcmp("all", pciaddname)
  1236. || !strcmp(pci_address_name, pciaddname)) {
  1237. long num_crtc;
  1238. int res = -1;
  1239. adev->enable_virtual_display = true;
  1240. if (pciaddname_tmp)
  1241. res = kstrtol(pciaddname_tmp, 10,
  1242. &num_crtc);
  1243. if (!res) {
  1244. if (num_crtc < 1)
  1245. num_crtc = 1;
  1246. if (num_crtc > 6)
  1247. num_crtc = 6;
  1248. adev->mode_info.num_crtc = num_crtc;
  1249. } else {
  1250. adev->mode_info.num_crtc = 1;
  1251. }
  1252. break;
  1253. }
  1254. }
  1255. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1256. amdgpu_virtual_display, pci_address_name,
  1257. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1258. kfree(pciaddstr);
  1259. }
  1260. }
  1261. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1262. {
  1263. const char *chip_name;
  1264. char fw_name[30];
  1265. int err;
  1266. const struct gpu_info_firmware_header_v1_0 *hdr;
  1267. adev->firmware.gpu_info_fw = NULL;
  1268. switch (adev->asic_type) {
  1269. case CHIP_TOPAZ:
  1270. case CHIP_TONGA:
  1271. case CHIP_FIJI:
  1272. case CHIP_POLARIS11:
  1273. case CHIP_POLARIS10:
  1274. case CHIP_POLARIS12:
  1275. case CHIP_CARRIZO:
  1276. case CHIP_STONEY:
  1277. #ifdef CONFIG_DRM_AMDGPU_SI
  1278. case CHIP_VERDE:
  1279. case CHIP_TAHITI:
  1280. case CHIP_PITCAIRN:
  1281. case CHIP_OLAND:
  1282. case CHIP_HAINAN:
  1283. #endif
  1284. #ifdef CONFIG_DRM_AMDGPU_CIK
  1285. case CHIP_BONAIRE:
  1286. case CHIP_HAWAII:
  1287. case CHIP_KAVERI:
  1288. case CHIP_KABINI:
  1289. case CHIP_MULLINS:
  1290. #endif
  1291. default:
  1292. return 0;
  1293. case CHIP_VEGA10:
  1294. chip_name = "vega10";
  1295. break;
  1296. case CHIP_RAVEN:
  1297. chip_name = "raven";
  1298. break;
  1299. }
  1300. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1301. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1302. if (err) {
  1303. dev_err(adev->dev,
  1304. "Failed to load gpu_info firmware \"%s\"\n",
  1305. fw_name);
  1306. goto out;
  1307. }
  1308. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1309. if (err) {
  1310. dev_err(adev->dev,
  1311. "Failed to validate gpu_info firmware \"%s\"\n",
  1312. fw_name);
  1313. goto out;
  1314. }
  1315. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1316. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1317. switch (hdr->version_major) {
  1318. case 1:
  1319. {
  1320. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1321. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1322. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1323. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1324. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1325. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1326. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1327. adev->gfx.config.max_texture_channel_caches =
  1328. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1329. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1330. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1331. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1332. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1333. adev->gfx.config.double_offchip_lds_buf =
  1334. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1335. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1336. adev->gfx.cu_info.max_waves_per_simd =
  1337. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1338. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1339. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1340. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1341. break;
  1342. }
  1343. default:
  1344. dev_err(adev->dev,
  1345. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1346. err = -EINVAL;
  1347. goto out;
  1348. }
  1349. out:
  1350. return err;
  1351. }
  1352. static int amdgpu_early_init(struct amdgpu_device *adev)
  1353. {
  1354. int i, r;
  1355. amdgpu_device_enable_virtual_display(adev);
  1356. switch (adev->asic_type) {
  1357. case CHIP_TOPAZ:
  1358. case CHIP_TONGA:
  1359. case CHIP_FIJI:
  1360. case CHIP_POLARIS11:
  1361. case CHIP_POLARIS10:
  1362. case CHIP_POLARIS12:
  1363. case CHIP_CARRIZO:
  1364. case CHIP_STONEY:
  1365. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1366. adev->family = AMDGPU_FAMILY_CZ;
  1367. else
  1368. adev->family = AMDGPU_FAMILY_VI;
  1369. r = vi_set_ip_blocks(adev);
  1370. if (r)
  1371. return r;
  1372. break;
  1373. #ifdef CONFIG_DRM_AMDGPU_SI
  1374. case CHIP_VERDE:
  1375. case CHIP_TAHITI:
  1376. case CHIP_PITCAIRN:
  1377. case CHIP_OLAND:
  1378. case CHIP_HAINAN:
  1379. adev->family = AMDGPU_FAMILY_SI;
  1380. r = si_set_ip_blocks(adev);
  1381. if (r)
  1382. return r;
  1383. break;
  1384. #endif
  1385. #ifdef CONFIG_DRM_AMDGPU_CIK
  1386. case CHIP_BONAIRE:
  1387. case CHIP_HAWAII:
  1388. case CHIP_KAVERI:
  1389. case CHIP_KABINI:
  1390. case CHIP_MULLINS:
  1391. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1392. adev->family = AMDGPU_FAMILY_CI;
  1393. else
  1394. adev->family = AMDGPU_FAMILY_KV;
  1395. r = cik_set_ip_blocks(adev);
  1396. if (r)
  1397. return r;
  1398. break;
  1399. #endif
  1400. case CHIP_VEGA10:
  1401. case CHIP_RAVEN:
  1402. if (adev->asic_type == CHIP_RAVEN)
  1403. adev->family = AMDGPU_FAMILY_RV;
  1404. else
  1405. adev->family = AMDGPU_FAMILY_AI;
  1406. r = soc15_set_ip_blocks(adev);
  1407. if (r)
  1408. return r;
  1409. break;
  1410. default:
  1411. /* FIXME: not supported yet */
  1412. return -EINVAL;
  1413. }
  1414. r = amdgpu_device_parse_gpu_info_fw(adev);
  1415. if (r)
  1416. return r;
  1417. if (amdgpu_sriov_vf(adev)) {
  1418. r = amdgpu_virt_request_full_gpu(adev, true);
  1419. if (r)
  1420. return r;
  1421. }
  1422. for (i = 0; i < adev->num_ip_blocks; i++) {
  1423. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1424. DRM_ERROR("disabled ip block: %d <%s>\n",
  1425. i, adev->ip_blocks[i].version->funcs->name);
  1426. adev->ip_blocks[i].status.valid = false;
  1427. } else {
  1428. if (adev->ip_blocks[i].version->funcs->early_init) {
  1429. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1430. if (r == -ENOENT) {
  1431. adev->ip_blocks[i].status.valid = false;
  1432. } else if (r) {
  1433. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1434. adev->ip_blocks[i].version->funcs->name, r);
  1435. return r;
  1436. } else {
  1437. adev->ip_blocks[i].status.valid = true;
  1438. }
  1439. } else {
  1440. adev->ip_blocks[i].status.valid = true;
  1441. }
  1442. }
  1443. }
  1444. adev->cg_flags &= amdgpu_cg_mask;
  1445. adev->pg_flags &= amdgpu_pg_mask;
  1446. return 0;
  1447. }
  1448. static int amdgpu_init(struct amdgpu_device *adev)
  1449. {
  1450. int i, r;
  1451. for (i = 0; i < adev->num_ip_blocks; i++) {
  1452. if (!adev->ip_blocks[i].status.valid)
  1453. continue;
  1454. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1455. if (r) {
  1456. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1457. adev->ip_blocks[i].version->funcs->name, r);
  1458. return r;
  1459. }
  1460. adev->ip_blocks[i].status.sw = true;
  1461. /* need to do gmc hw init early so we can allocate gpu mem */
  1462. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1463. r = amdgpu_vram_scratch_init(adev);
  1464. if (r) {
  1465. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1466. return r;
  1467. }
  1468. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1469. if (r) {
  1470. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1471. return r;
  1472. }
  1473. r = amdgpu_wb_init(adev);
  1474. if (r) {
  1475. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1476. return r;
  1477. }
  1478. adev->ip_blocks[i].status.hw = true;
  1479. /* right after GMC hw init, we create CSA */
  1480. if (amdgpu_sriov_vf(adev)) {
  1481. r = amdgpu_allocate_static_csa(adev);
  1482. if (r) {
  1483. DRM_ERROR("allocate CSA failed %d\n", r);
  1484. return r;
  1485. }
  1486. }
  1487. }
  1488. }
  1489. for (i = 0; i < adev->num_ip_blocks; i++) {
  1490. if (!adev->ip_blocks[i].status.sw)
  1491. continue;
  1492. /* gmc hw init is done early */
  1493. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1494. continue;
  1495. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1496. if (r) {
  1497. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1498. adev->ip_blocks[i].version->funcs->name, r);
  1499. return r;
  1500. }
  1501. adev->ip_blocks[i].status.hw = true;
  1502. }
  1503. return 0;
  1504. }
  1505. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1506. {
  1507. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1508. }
  1509. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1510. {
  1511. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1512. AMDGPU_RESET_MAGIC_NUM);
  1513. }
  1514. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1515. {
  1516. int i = 0, r;
  1517. for (i = 0; i < adev->num_ip_blocks; i++) {
  1518. if (!adev->ip_blocks[i].status.valid)
  1519. continue;
  1520. /* skip CG for VCE/UVD, it's handled specially */
  1521. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1522. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1523. /* enable clockgating to save power */
  1524. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1525. AMD_CG_STATE_GATE);
  1526. if (r) {
  1527. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1528. adev->ip_blocks[i].version->funcs->name, r);
  1529. return r;
  1530. }
  1531. }
  1532. }
  1533. return 0;
  1534. }
  1535. static int amdgpu_late_init(struct amdgpu_device *adev)
  1536. {
  1537. int i = 0, r;
  1538. for (i = 0; i < adev->num_ip_blocks; i++) {
  1539. if (!adev->ip_blocks[i].status.valid)
  1540. continue;
  1541. if (adev->ip_blocks[i].version->funcs->late_init) {
  1542. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1543. if (r) {
  1544. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1545. adev->ip_blocks[i].version->funcs->name, r);
  1546. return r;
  1547. }
  1548. adev->ip_blocks[i].status.late_initialized = true;
  1549. }
  1550. }
  1551. mod_delayed_work(system_wq, &adev->late_init_work,
  1552. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1553. amdgpu_fill_reset_magic(adev);
  1554. return 0;
  1555. }
  1556. static int amdgpu_fini(struct amdgpu_device *adev)
  1557. {
  1558. int i, r;
  1559. /* need to disable SMC first */
  1560. for (i = 0; i < adev->num_ip_blocks; i++) {
  1561. if (!adev->ip_blocks[i].status.hw)
  1562. continue;
  1563. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1564. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1565. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1566. AMD_CG_STATE_UNGATE);
  1567. if (r) {
  1568. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1569. adev->ip_blocks[i].version->funcs->name, r);
  1570. return r;
  1571. }
  1572. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1573. /* XXX handle errors */
  1574. if (r) {
  1575. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1576. adev->ip_blocks[i].version->funcs->name, r);
  1577. }
  1578. adev->ip_blocks[i].status.hw = false;
  1579. break;
  1580. }
  1581. }
  1582. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1583. if (!adev->ip_blocks[i].status.hw)
  1584. continue;
  1585. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1586. amdgpu_wb_fini(adev);
  1587. amdgpu_vram_scratch_fini(adev);
  1588. }
  1589. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1590. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1591. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1592. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1593. AMD_CG_STATE_UNGATE);
  1594. if (r) {
  1595. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1596. adev->ip_blocks[i].version->funcs->name, r);
  1597. return r;
  1598. }
  1599. }
  1600. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1601. /* XXX handle errors */
  1602. if (r) {
  1603. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1604. adev->ip_blocks[i].version->funcs->name, r);
  1605. }
  1606. adev->ip_blocks[i].status.hw = false;
  1607. }
  1608. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1609. if (!adev->ip_blocks[i].status.sw)
  1610. continue;
  1611. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1612. /* XXX handle errors */
  1613. if (r) {
  1614. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1615. adev->ip_blocks[i].version->funcs->name, r);
  1616. }
  1617. adev->ip_blocks[i].status.sw = false;
  1618. adev->ip_blocks[i].status.valid = false;
  1619. }
  1620. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1621. if (!adev->ip_blocks[i].status.late_initialized)
  1622. continue;
  1623. if (adev->ip_blocks[i].version->funcs->late_fini)
  1624. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1625. adev->ip_blocks[i].status.late_initialized = false;
  1626. }
  1627. if (amdgpu_sriov_vf(adev)) {
  1628. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1629. amdgpu_virt_release_full_gpu(adev, false);
  1630. }
  1631. return 0;
  1632. }
  1633. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1634. {
  1635. struct amdgpu_device *adev =
  1636. container_of(work, struct amdgpu_device, late_init_work.work);
  1637. amdgpu_late_set_cg_state(adev);
  1638. }
  1639. int amdgpu_suspend(struct amdgpu_device *adev)
  1640. {
  1641. int i, r;
  1642. if (amdgpu_sriov_vf(adev))
  1643. amdgpu_virt_request_full_gpu(adev, false);
  1644. /* ungate SMC block first */
  1645. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1646. AMD_CG_STATE_UNGATE);
  1647. if (r) {
  1648. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1649. }
  1650. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1651. if (!adev->ip_blocks[i].status.valid)
  1652. continue;
  1653. /* ungate blocks so that suspend can properly shut them down */
  1654. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1655. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1656. AMD_CG_STATE_UNGATE);
  1657. if (r) {
  1658. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1659. adev->ip_blocks[i].version->funcs->name, r);
  1660. }
  1661. }
  1662. /* XXX handle errors */
  1663. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1664. /* XXX handle errors */
  1665. if (r) {
  1666. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1667. adev->ip_blocks[i].version->funcs->name, r);
  1668. }
  1669. }
  1670. if (amdgpu_sriov_vf(adev))
  1671. amdgpu_virt_release_full_gpu(adev, false);
  1672. return 0;
  1673. }
  1674. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1675. {
  1676. int i, r;
  1677. static enum amd_ip_block_type ip_order[] = {
  1678. AMD_IP_BLOCK_TYPE_GMC,
  1679. AMD_IP_BLOCK_TYPE_COMMON,
  1680. AMD_IP_BLOCK_TYPE_IH,
  1681. };
  1682. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1683. int j;
  1684. struct amdgpu_ip_block *block;
  1685. for (j = 0; j < adev->num_ip_blocks; j++) {
  1686. block = &adev->ip_blocks[j];
  1687. if (block->version->type != ip_order[i] ||
  1688. !block->status.valid)
  1689. continue;
  1690. r = block->version->funcs->hw_init(adev);
  1691. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1692. }
  1693. }
  1694. return 0;
  1695. }
  1696. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1697. {
  1698. int i, r;
  1699. static enum amd_ip_block_type ip_order[] = {
  1700. AMD_IP_BLOCK_TYPE_SMC,
  1701. AMD_IP_BLOCK_TYPE_DCE,
  1702. AMD_IP_BLOCK_TYPE_GFX,
  1703. AMD_IP_BLOCK_TYPE_SDMA,
  1704. AMD_IP_BLOCK_TYPE_VCE,
  1705. };
  1706. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1707. int j;
  1708. struct amdgpu_ip_block *block;
  1709. for (j = 0; j < adev->num_ip_blocks; j++) {
  1710. block = &adev->ip_blocks[j];
  1711. if (block->version->type != ip_order[i] ||
  1712. !block->status.valid)
  1713. continue;
  1714. r = block->version->funcs->hw_init(adev);
  1715. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1716. }
  1717. }
  1718. return 0;
  1719. }
  1720. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1721. {
  1722. int i, r;
  1723. for (i = 0; i < adev->num_ip_blocks; i++) {
  1724. if (!adev->ip_blocks[i].status.valid)
  1725. continue;
  1726. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1727. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1728. adev->ip_blocks[i].version->type ==
  1729. AMD_IP_BLOCK_TYPE_IH) {
  1730. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1731. if (r) {
  1732. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1733. adev->ip_blocks[i].version->funcs->name, r);
  1734. return r;
  1735. }
  1736. }
  1737. }
  1738. return 0;
  1739. }
  1740. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1741. {
  1742. int i, r;
  1743. for (i = 0; i < adev->num_ip_blocks; i++) {
  1744. if (!adev->ip_blocks[i].status.valid)
  1745. continue;
  1746. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1747. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1748. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1749. continue;
  1750. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1751. if (r) {
  1752. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1753. adev->ip_blocks[i].version->funcs->name, r);
  1754. return r;
  1755. }
  1756. }
  1757. return 0;
  1758. }
  1759. static int amdgpu_resume(struct amdgpu_device *adev)
  1760. {
  1761. int r;
  1762. r = amdgpu_resume_phase1(adev);
  1763. if (r)
  1764. return r;
  1765. r = amdgpu_resume_phase2(adev);
  1766. return r;
  1767. }
  1768. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1769. {
  1770. if (adev->is_atom_fw) {
  1771. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1772. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1773. } else {
  1774. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1775. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1776. }
  1777. }
  1778. /**
  1779. * amdgpu_device_init - initialize the driver
  1780. *
  1781. * @adev: amdgpu_device pointer
  1782. * @pdev: drm dev pointer
  1783. * @pdev: pci dev pointer
  1784. * @flags: driver flags
  1785. *
  1786. * Initializes the driver info and hw (all asics).
  1787. * Returns 0 for success or an error on failure.
  1788. * Called at driver startup.
  1789. */
  1790. int amdgpu_device_init(struct amdgpu_device *adev,
  1791. struct drm_device *ddev,
  1792. struct pci_dev *pdev,
  1793. uint32_t flags)
  1794. {
  1795. int r, i;
  1796. bool runtime = false;
  1797. u32 max_MBps;
  1798. adev->shutdown = false;
  1799. adev->dev = &pdev->dev;
  1800. adev->ddev = ddev;
  1801. adev->pdev = pdev;
  1802. adev->flags = flags;
  1803. adev->asic_type = flags & AMD_ASIC_MASK;
  1804. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1805. adev->mc.gtt_size = 512 * 1024 * 1024;
  1806. adev->accel_working = false;
  1807. adev->num_rings = 0;
  1808. adev->mman.buffer_funcs = NULL;
  1809. adev->mman.buffer_funcs_ring = NULL;
  1810. adev->vm_manager.vm_pte_funcs = NULL;
  1811. adev->vm_manager.vm_pte_num_rings = 0;
  1812. adev->gart.gart_funcs = NULL;
  1813. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1814. adev->smc_rreg = &amdgpu_invalid_rreg;
  1815. adev->smc_wreg = &amdgpu_invalid_wreg;
  1816. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1817. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1818. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1819. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1820. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1821. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1822. adev->didt_rreg = &amdgpu_invalid_rreg;
  1823. adev->didt_wreg = &amdgpu_invalid_wreg;
  1824. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1825. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1826. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1827. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1828. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1829. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1830. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1831. /* mutex initialization are all done here so we
  1832. * can recall function without having locking issues */
  1833. atomic_set(&adev->irq.ih.lock, 0);
  1834. mutex_init(&adev->firmware.mutex);
  1835. mutex_init(&adev->pm.mutex);
  1836. mutex_init(&adev->gfx.gpu_clock_mutex);
  1837. mutex_init(&adev->srbm_mutex);
  1838. mutex_init(&adev->grbm_idx_mutex);
  1839. mutex_init(&adev->mn_lock);
  1840. hash_init(adev->mn_hash);
  1841. amdgpu_check_arguments(adev);
  1842. spin_lock_init(&adev->mmio_idx_lock);
  1843. spin_lock_init(&adev->smc_idx_lock);
  1844. spin_lock_init(&adev->pcie_idx_lock);
  1845. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1846. spin_lock_init(&adev->didt_idx_lock);
  1847. spin_lock_init(&adev->gc_cac_idx_lock);
  1848. spin_lock_init(&adev->audio_endpt_idx_lock);
  1849. spin_lock_init(&adev->mm_stats.lock);
  1850. INIT_LIST_HEAD(&adev->shadow_list);
  1851. mutex_init(&adev->shadow_list_lock);
  1852. INIT_LIST_HEAD(&adev->gtt_list);
  1853. spin_lock_init(&adev->gtt_list_lock);
  1854. INIT_LIST_HEAD(&adev->ring_lru_list);
  1855. spin_lock_init(&adev->ring_lru_list_lock);
  1856. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1857. /* Registers mapping */
  1858. /* TODO: block userspace mapping of io register */
  1859. if (adev->asic_type >= CHIP_BONAIRE) {
  1860. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1861. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1862. } else {
  1863. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1864. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1865. }
  1866. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1867. if (adev->rmmio == NULL) {
  1868. return -ENOMEM;
  1869. }
  1870. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1871. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1872. if (adev->asic_type >= CHIP_BONAIRE)
  1873. /* doorbell bar mapping */
  1874. amdgpu_doorbell_init(adev);
  1875. /* io port mapping */
  1876. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1877. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1878. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1879. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1880. break;
  1881. }
  1882. }
  1883. if (adev->rio_mem == NULL)
  1884. DRM_INFO("PCI I/O BAR is not found.\n");
  1885. /* early init functions */
  1886. r = amdgpu_early_init(adev);
  1887. if (r)
  1888. return r;
  1889. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1890. /* this will fail for cards that aren't VGA class devices, just
  1891. * ignore it */
  1892. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1893. if (amdgpu_runtime_pm == 1)
  1894. runtime = true;
  1895. if (amdgpu_device_is_px(ddev))
  1896. runtime = true;
  1897. if (!pci_is_thunderbolt_attached(adev->pdev))
  1898. vga_switcheroo_register_client(adev->pdev,
  1899. &amdgpu_switcheroo_ops, runtime);
  1900. if (runtime)
  1901. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1902. /* Read BIOS */
  1903. if (!amdgpu_get_bios(adev)) {
  1904. r = -EINVAL;
  1905. goto failed;
  1906. }
  1907. r = amdgpu_atombios_init(adev);
  1908. if (r) {
  1909. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1910. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1911. goto failed;
  1912. }
  1913. /* detect if we are with an SRIOV vbios */
  1914. amdgpu_device_detect_sriov_bios(adev);
  1915. /* Post card if necessary */
  1916. if (amdgpu_vpost_needed(adev)) {
  1917. if (!adev->bios) {
  1918. dev_err(adev->dev, "no vBIOS found\n");
  1919. amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1920. r = -EINVAL;
  1921. goto failed;
  1922. }
  1923. DRM_INFO("GPU posting now...\n");
  1924. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1925. if (r) {
  1926. dev_err(adev->dev, "gpu post error!\n");
  1927. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1928. goto failed;
  1929. }
  1930. } else {
  1931. DRM_INFO("GPU post is not needed\n");
  1932. }
  1933. if (!adev->is_atom_fw) {
  1934. /* Initialize clocks */
  1935. r = amdgpu_atombios_get_clock_info(adev);
  1936. if (r) {
  1937. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1938. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1939. goto failed;
  1940. }
  1941. /* init i2c buses */
  1942. amdgpu_atombios_i2c_init(adev);
  1943. }
  1944. /* Fence driver */
  1945. r = amdgpu_fence_driver_init(adev);
  1946. if (r) {
  1947. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1948. amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1949. goto failed;
  1950. }
  1951. /* init the mode config */
  1952. drm_mode_config_init(adev->ddev);
  1953. r = amdgpu_init(adev);
  1954. if (r) {
  1955. dev_err(adev->dev, "amdgpu_init failed\n");
  1956. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  1957. amdgpu_fini(adev);
  1958. goto failed;
  1959. }
  1960. adev->accel_working = true;
  1961. amdgpu_vm_check_compute_bug(adev);
  1962. /* Initialize the buffer migration limit. */
  1963. if (amdgpu_moverate >= 0)
  1964. max_MBps = amdgpu_moverate;
  1965. else
  1966. max_MBps = 8; /* Allow 8 MB/s. */
  1967. /* Get a log2 for easy divisions. */
  1968. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1969. r = amdgpu_ib_pool_init(adev);
  1970. if (r) {
  1971. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1972. amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  1973. goto failed;
  1974. }
  1975. r = amdgpu_ib_ring_tests(adev);
  1976. if (r)
  1977. DRM_ERROR("ib ring test failed (%d).\n", r);
  1978. amdgpu_fbdev_init(adev);
  1979. r = amdgpu_gem_debugfs_init(adev);
  1980. if (r)
  1981. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1982. r = amdgpu_debugfs_regs_init(adev);
  1983. if (r)
  1984. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1985. r = amdgpu_debugfs_test_ib_ring_init(adev);
  1986. if (r)
  1987. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  1988. r = amdgpu_debugfs_firmware_init(adev);
  1989. if (r)
  1990. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1991. if ((amdgpu_testing & 1)) {
  1992. if (adev->accel_working)
  1993. amdgpu_test_moves(adev);
  1994. else
  1995. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1996. }
  1997. if (amdgpu_benchmarking) {
  1998. if (adev->accel_working)
  1999. amdgpu_benchmark(adev, amdgpu_benchmarking);
  2000. else
  2001. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  2002. }
  2003. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  2004. * explicit gating rather than handling it automatically.
  2005. */
  2006. r = amdgpu_late_init(adev);
  2007. if (r) {
  2008. dev_err(adev->dev, "amdgpu_late_init failed\n");
  2009. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  2010. goto failed;
  2011. }
  2012. return 0;
  2013. failed:
  2014. amdgpu_vf_error_trans_all(adev);
  2015. if (runtime)
  2016. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2017. return r;
  2018. }
  2019. /**
  2020. * amdgpu_device_fini - tear down the driver
  2021. *
  2022. * @adev: amdgpu_device pointer
  2023. *
  2024. * Tear down the driver info (all asics).
  2025. * Called at driver shutdown.
  2026. */
  2027. void amdgpu_device_fini(struct amdgpu_device *adev)
  2028. {
  2029. int r;
  2030. DRM_INFO("amdgpu: finishing device.\n");
  2031. adev->shutdown = true;
  2032. if (adev->mode_info.mode_config_initialized)
  2033. drm_crtc_force_disable_all(adev->ddev);
  2034. /* evict vram memory */
  2035. amdgpu_bo_evict_vram(adev);
  2036. amdgpu_ib_pool_fini(adev);
  2037. amdgpu_fence_driver_fini(adev);
  2038. amdgpu_fbdev_fini(adev);
  2039. r = amdgpu_fini(adev);
  2040. if (adev->firmware.gpu_info_fw) {
  2041. release_firmware(adev->firmware.gpu_info_fw);
  2042. adev->firmware.gpu_info_fw = NULL;
  2043. }
  2044. adev->accel_working = false;
  2045. cancel_delayed_work_sync(&adev->late_init_work);
  2046. /* free i2c buses */
  2047. amdgpu_i2c_fini(adev);
  2048. amdgpu_atombios_fini(adev);
  2049. kfree(adev->bios);
  2050. adev->bios = NULL;
  2051. if (!pci_is_thunderbolt_attached(adev->pdev))
  2052. vga_switcheroo_unregister_client(adev->pdev);
  2053. if (adev->flags & AMD_IS_PX)
  2054. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2055. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2056. if (adev->rio_mem)
  2057. pci_iounmap(adev->pdev, adev->rio_mem);
  2058. adev->rio_mem = NULL;
  2059. iounmap(adev->rmmio);
  2060. adev->rmmio = NULL;
  2061. if (adev->asic_type >= CHIP_BONAIRE)
  2062. amdgpu_doorbell_fini(adev);
  2063. amdgpu_debugfs_regs_cleanup(adev);
  2064. }
  2065. /*
  2066. * Suspend & resume.
  2067. */
  2068. /**
  2069. * amdgpu_device_suspend - initiate device suspend
  2070. *
  2071. * @pdev: drm dev pointer
  2072. * @state: suspend state
  2073. *
  2074. * Puts the hw in the suspend state (all asics).
  2075. * Returns 0 for success or an error on failure.
  2076. * Called at driver suspend.
  2077. */
  2078. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2079. {
  2080. struct amdgpu_device *adev;
  2081. struct drm_crtc *crtc;
  2082. struct drm_connector *connector;
  2083. int r;
  2084. if (dev == NULL || dev->dev_private == NULL) {
  2085. return -ENODEV;
  2086. }
  2087. adev = dev->dev_private;
  2088. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2089. return 0;
  2090. drm_kms_helper_poll_disable(dev);
  2091. /* turn off display hw */
  2092. drm_modeset_lock_all(dev);
  2093. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2094. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2095. }
  2096. drm_modeset_unlock_all(dev);
  2097. /* unpin the front buffers and cursors */
  2098. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2099. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2100. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2101. struct amdgpu_bo *robj;
  2102. if (amdgpu_crtc->cursor_bo) {
  2103. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2104. r = amdgpu_bo_reserve(aobj, true);
  2105. if (r == 0) {
  2106. amdgpu_bo_unpin(aobj);
  2107. amdgpu_bo_unreserve(aobj);
  2108. }
  2109. }
  2110. if (rfb == NULL || rfb->obj == NULL) {
  2111. continue;
  2112. }
  2113. robj = gem_to_amdgpu_bo(rfb->obj);
  2114. /* don't unpin kernel fb objects */
  2115. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2116. r = amdgpu_bo_reserve(robj, true);
  2117. if (r == 0) {
  2118. amdgpu_bo_unpin(robj);
  2119. amdgpu_bo_unreserve(robj);
  2120. }
  2121. }
  2122. }
  2123. /* evict vram memory */
  2124. amdgpu_bo_evict_vram(adev);
  2125. amdgpu_fence_driver_suspend(adev);
  2126. r = amdgpu_suspend(adev);
  2127. /* evict remaining vram memory
  2128. * This second call to evict vram is to evict the gart page table
  2129. * using the CPU.
  2130. */
  2131. amdgpu_bo_evict_vram(adev);
  2132. amdgpu_atombios_scratch_regs_save(adev);
  2133. pci_save_state(dev->pdev);
  2134. if (suspend) {
  2135. /* Shut down the device */
  2136. pci_disable_device(dev->pdev);
  2137. pci_set_power_state(dev->pdev, PCI_D3hot);
  2138. } else {
  2139. r = amdgpu_asic_reset(adev);
  2140. if (r)
  2141. DRM_ERROR("amdgpu asic reset failed\n");
  2142. }
  2143. if (fbcon) {
  2144. console_lock();
  2145. amdgpu_fbdev_set_suspend(adev, 1);
  2146. console_unlock();
  2147. }
  2148. return 0;
  2149. }
  2150. /**
  2151. * amdgpu_device_resume - initiate device resume
  2152. *
  2153. * @pdev: drm dev pointer
  2154. *
  2155. * Bring the hw back to operating state (all asics).
  2156. * Returns 0 for success or an error on failure.
  2157. * Called at driver resume.
  2158. */
  2159. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2160. {
  2161. struct drm_connector *connector;
  2162. struct amdgpu_device *adev = dev->dev_private;
  2163. struct drm_crtc *crtc;
  2164. int r = 0;
  2165. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2166. return 0;
  2167. if (fbcon)
  2168. console_lock();
  2169. if (resume) {
  2170. pci_set_power_state(dev->pdev, PCI_D0);
  2171. pci_restore_state(dev->pdev);
  2172. r = pci_enable_device(dev->pdev);
  2173. if (r)
  2174. goto unlock;
  2175. }
  2176. amdgpu_atombios_scratch_regs_restore(adev);
  2177. /* post card */
  2178. if (amdgpu_need_post(adev)) {
  2179. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2180. if (r)
  2181. DRM_ERROR("amdgpu asic init failed\n");
  2182. }
  2183. r = amdgpu_resume(adev);
  2184. if (r) {
  2185. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2186. goto unlock;
  2187. }
  2188. amdgpu_fence_driver_resume(adev);
  2189. if (resume) {
  2190. r = amdgpu_ib_ring_tests(adev);
  2191. if (r)
  2192. DRM_ERROR("ib ring test failed (%d).\n", r);
  2193. }
  2194. r = amdgpu_late_init(adev);
  2195. if (r)
  2196. goto unlock;
  2197. /* pin cursors */
  2198. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2199. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2200. if (amdgpu_crtc->cursor_bo) {
  2201. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2202. r = amdgpu_bo_reserve(aobj, true);
  2203. if (r == 0) {
  2204. r = amdgpu_bo_pin(aobj,
  2205. AMDGPU_GEM_DOMAIN_VRAM,
  2206. &amdgpu_crtc->cursor_addr);
  2207. if (r != 0)
  2208. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2209. amdgpu_bo_unreserve(aobj);
  2210. }
  2211. }
  2212. }
  2213. /* blat the mode back in */
  2214. if (fbcon) {
  2215. drm_helper_resume_force_mode(dev);
  2216. /* turn on display hw */
  2217. drm_modeset_lock_all(dev);
  2218. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2219. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2220. }
  2221. drm_modeset_unlock_all(dev);
  2222. }
  2223. drm_kms_helper_poll_enable(dev);
  2224. /*
  2225. * Most of the connector probing functions try to acquire runtime pm
  2226. * refs to ensure that the GPU is powered on when connector polling is
  2227. * performed. Since we're calling this from a runtime PM callback,
  2228. * trying to acquire rpm refs will cause us to deadlock.
  2229. *
  2230. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2231. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2232. */
  2233. #ifdef CONFIG_PM
  2234. dev->dev->power.disable_depth++;
  2235. #endif
  2236. drm_helper_hpd_irq_event(dev);
  2237. #ifdef CONFIG_PM
  2238. dev->dev->power.disable_depth--;
  2239. #endif
  2240. if (fbcon)
  2241. amdgpu_fbdev_set_suspend(adev, 0);
  2242. unlock:
  2243. if (fbcon)
  2244. console_unlock();
  2245. return r;
  2246. }
  2247. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2248. {
  2249. int i;
  2250. bool asic_hang = false;
  2251. for (i = 0; i < adev->num_ip_blocks; i++) {
  2252. if (!adev->ip_blocks[i].status.valid)
  2253. continue;
  2254. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2255. adev->ip_blocks[i].status.hang =
  2256. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2257. if (adev->ip_blocks[i].status.hang) {
  2258. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2259. asic_hang = true;
  2260. }
  2261. }
  2262. return asic_hang;
  2263. }
  2264. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2265. {
  2266. int i, r = 0;
  2267. for (i = 0; i < adev->num_ip_blocks; i++) {
  2268. if (!adev->ip_blocks[i].status.valid)
  2269. continue;
  2270. if (adev->ip_blocks[i].status.hang &&
  2271. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2272. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2273. if (r)
  2274. return r;
  2275. }
  2276. }
  2277. return 0;
  2278. }
  2279. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2280. {
  2281. int i;
  2282. for (i = 0; i < adev->num_ip_blocks; i++) {
  2283. if (!adev->ip_blocks[i].status.valid)
  2284. continue;
  2285. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2286. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2287. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2288. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2289. if (adev->ip_blocks[i].status.hang) {
  2290. DRM_INFO("Some block need full reset!\n");
  2291. return true;
  2292. }
  2293. }
  2294. }
  2295. return false;
  2296. }
  2297. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2298. {
  2299. int i, r = 0;
  2300. for (i = 0; i < adev->num_ip_blocks; i++) {
  2301. if (!adev->ip_blocks[i].status.valid)
  2302. continue;
  2303. if (adev->ip_blocks[i].status.hang &&
  2304. adev->ip_blocks[i].version->funcs->soft_reset) {
  2305. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2306. if (r)
  2307. return r;
  2308. }
  2309. }
  2310. return 0;
  2311. }
  2312. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2313. {
  2314. int i, r = 0;
  2315. for (i = 0; i < adev->num_ip_blocks; i++) {
  2316. if (!adev->ip_blocks[i].status.valid)
  2317. continue;
  2318. if (adev->ip_blocks[i].status.hang &&
  2319. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2320. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2321. if (r)
  2322. return r;
  2323. }
  2324. return 0;
  2325. }
  2326. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2327. {
  2328. if (adev->flags & AMD_IS_APU)
  2329. return false;
  2330. return amdgpu_lockup_timeout > 0 ? true : false;
  2331. }
  2332. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2333. struct amdgpu_ring *ring,
  2334. struct amdgpu_bo *bo,
  2335. struct dma_fence **fence)
  2336. {
  2337. uint32_t domain;
  2338. int r;
  2339. if (!bo->shadow)
  2340. return 0;
  2341. r = amdgpu_bo_reserve(bo, true);
  2342. if (r)
  2343. return r;
  2344. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2345. /* if bo has been evicted, then no need to recover */
  2346. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2347. r = amdgpu_bo_validate(bo->shadow);
  2348. if (r) {
  2349. DRM_ERROR("bo validate failed!\n");
  2350. goto err;
  2351. }
  2352. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2353. if (r) {
  2354. DRM_ERROR("%p bind failed\n", bo->shadow);
  2355. goto err;
  2356. }
  2357. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2358. NULL, fence, true);
  2359. if (r) {
  2360. DRM_ERROR("recover page table failed!\n");
  2361. goto err;
  2362. }
  2363. }
  2364. err:
  2365. amdgpu_bo_unreserve(bo);
  2366. return r;
  2367. }
  2368. /**
  2369. * amdgpu_sriov_gpu_reset - reset the asic
  2370. *
  2371. * @adev: amdgpu device pointer
  2372. * @job: which job trigger hang
  2373. *
  2374. * Attempt the reset the GPU if it has hung (all asics).
  2375. * for SRIOV case.
  2376. * Returns 0 for success or an error on failure.
  2377. */
  2378. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2379. {
  2380. int i, j, r = 0;
  2381. int resched;
  2382. struct amdgpu_bo *bo, *tmp;
  2383. struct amdgpu_ring *ring;
  2384. struct dma_fence *fence = NULL, *next = NULL;
  2385. mutex_lock(&adev->virt.lock_reset);
  2386. atomic_inc(&adev->gpu_reset_counter);
  2387. adev->gfx.in_reset = true;
  2388. /* block TTM */
  2389. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2390. /* we start from the ring trigger GPU hang */
  2391. j = job ? job->ring->idx : 0;
  2392. /* block scheduler */
  2393. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2394. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2395. if (!ring || !ring->sched.thread)
  2396. continue;
  2397. kthread_park(ring->sched.thread);
  2398. if (job && j != i)
  2399. continue;
  2400. /* here give the last chance to check if job removed from mirror-list
  2401. * since we already pay some time on kthread_park */
  2402. if (job && list_empty(&job->base.node)) {
  2403. kthread_unpark(ring->sched.thread);
  2404. goto give_up_reset;
  2405. }
  2406. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2407. amd_sched_job_kickout(&job->base);
  2408. /* only do job_reset on the hang ring if @job not NULL */
  2409. amd_sched_hw_job_reset(&ring->sched);
  2410. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2411. amdgpu_fence_driver_force_completion_ring(ring);
  2412. }
  2413. /* request to take full control of GPU before re-initialization */
  2414. if (job)
  2415. amdgpu_virt_reset_gpu(adev);
  2416. else
  2417. amdgpu_virt_request_full_gpu(adev, true);
  2418. /* Resume IP prior to SMC */
  2419. amdgpu_sriov_reinit_early(adev);
  2420. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2421. amdgpu_ttm_recover_gart(adev);
  2422. /* now we are okay to resume SMC/CP/SDMA */
  2423. amdgpu_sriov_reinit_late(adev);
  2424. amdgpu_irq_gpu_reset_resume_helper(adev);
  2425. if (amdgpu_ib_ring_tests(adev))
  2426. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2427. /* release full control of GPU after ib test */
  2428. amdgpu_virt_release_full_gpu(adev, true);
  2429. DRM_INFO("recover vram bo from shadow\n");
  2430. ring = adev->mman.buffer_funcs_ring;
  2431. mutex_lock(&adev->shadow_list_lock);
  2432. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2433. next = NULL;
  2434. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2435. if (fence) {
  2436. r = dma_fence_wait(fence, false);
  2437. if (r) {
  2438. WARN(r, "recovery from shadow isn't completed\n");
  2439. break;
  2440. }
  2441. }
  2442. dma_fence_put(fence);
  2443. fence = next;
  2444. }
  2445. mutex_unlock(&adev->shadow_list_lock);
  2446. if (fence) {
  2447. r = dma_fence_wait(fence, false);
  2448. if (r)
  2449. WARN(r, "recovery from shadow isn't completed\n");
  2450. }
  2451. dma_fence_put(fence);
  2452. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2453. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2454. if (!ring || !ring->sched.thread)
  2455. continue;
  2456. if (job && j != i) {
  2457. kthread_unpark(ring->sched.thread);
  2458. continue;
  2459. }
  2460. amd_sched_job_recovery(&ring->sched);
  2461. kthread_unpark(ring->sched.thread);
  2462. }
  2463. drm_helper_resume_force_mode(adev->ddev);
  2464. give_up_reset:
  2465. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2466. if (r) {
  2467. /* bad news, how to tell it to userspace ? */
  2468. dev_info(adev->dev, "GPU reset failed\n");
  2469. } else {
  2470. dev_info(adev->dev, "GPU reset successed!\n");
  2471. }
  2472. adev->gfx.in_reset = false;
  2473. mutex_unlock(&adev->virt.lock_reset);
  2474. return r;
  2475. }
  2476. /**
  2477. * amdgpu_gpu_reset - reset the asic
  2478. *
  2479. * @adev: amdgpu device pointer
  2480. *
  2481. * Attempt the reset the GPU if it has hung (all asics).
  2482. * Returns 0 for success or an error on failure.
  2483. */
  2484. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2485. {
  2486. int i, r;
  2487. int resched;
  2488. bool need_full_reset, vram_lost = false;
  2489. if (!amdgpu_check_soft_reset(adev)) {
  2490. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2491. return 0;
  2492. }
  2493. atomic_inc(&adev->gpu_reset_counter);
  2494. /* block TTM */
  2495. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2496. /* block scheduler */
  2497. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2498. struct amdgpu_ring *ring = adev->rings[i];
  2499. if (!ring || !ring->sched.thread)
  2500. continue;
  2501. kthread_park(ring->sched.thread);
  2502. amd_sched_hw_job_reset(&ring->sched);
  2503. }
  2504. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2505. amdgpu_fence_driver_force_completion(adev);
  2506. need_full_reset = amdgpu_need_full_reset(adev);
  2507. if (!need_full_reset) {
  2508. amdgpu_pre_soft_reset(adev);
  2509. r = amdgpu_soft_reset(adev);
  2510. amdgpu_post_soft_reset(adev);
  2511. if (r || amdgpu_check_soft_reset(adev)) {
  2512. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2513. need_full_reset = true;
  2514. }
  2515. }
  2516. if (need_full_reset) {
  2517. r = amdgpu_suspend(adev);
  2518. retry:
  2519. amdgpu_atombios_scratch_regs_save(adev);
  2520. r = amdgpu_asic_reset(adev);
  2521. amdgpu_atombios_scratch_regs_restore(adev);
  2522. /* post card */
  2523. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2524. if (!r) {
  2525. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2526. r = amdgpu_resume_phase1(adev);
  2527. if (r)
  2528. goto out;
  2529. vram_lost = amdgpu_check_vram_lost(adev);
  2530. if (vram_lost) {
  2531. DRM_ERROR("VRAM is lost!\n");
  2532. atomic_inc(&adev->vram_lost_counter);
  2533. }
  2534. r = amdgpu_ttm_recover_gart(adev);
  2535. if (r)
  2536. goto out;
  2537. r = amdgpu_resume_phase2(adev);
  2538. if (r)
  2539. goto out;
  2540. if (vram_lost)
  2541. amdgpu_fill_reset_magic(adev);
  2542. }
  2543. }
  2544. out:
  2545. if (!r) {
  2546. amdgpu_irq_gpu_reset_resume_helper(adev);
  2547. r = amdgpu_ib_ring_tests(adev);
  2548. if (r) {
  2549. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2550. r = amdgpu_suspend(adev);
  2551. need_full_reset = true;
  2552. goto retry;
  2553. }
  2554. /**
  2555. * recovery vm page tables, since we cannot depend on VRAM is
  2556. * consistent after gpu full reset.
  2557. */
  2558. if (need_full_reset && amdgpu_need_backup(adev)) {
  2559. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2560. struct amdgpu_bo *bo, *tmp;
  2561. struct dma_fence *fence = NULL, *next = NULL;
  2562. DRM_INFO("recover vram bo from shadow\n");
  2563. mutex_lock(&adev->shadow_list_lock);
  2564. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2565. next = NULL;
  2566. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2567. if (fence) {
  2568. r = dma_fence_wait(fence, false);
  2569. if (r) {
  2570. WARN(r, "recovery from shadow isn't completed\n");
  2571. break;
  2572. }
  2573. }
  2574. dma_fence_put(fence);
  2575. fence = next;
  2576. }
  2577. mutex_unlock(&adev->shadow_list_lock);
  2578. if (fence) {
  2579. r = dma_fence_wait(fence, false);
  2580. if (r)
  2581. WARN(r, "recovery from shadow isn't completed\n");
  2582. }
  2583. dma_fence_put(fence);
  2584. }
  2585. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2586. struct amdgpu_ring *ring = adev->rings[i];
  2587. if (!ring || !ring->sched.thread)
  2588. continue;
  2589. amd_sched_job_recovery(&ring->sched);
  2590. kthread_unpark(ring->sched.thread);
  2591. }
  2592. } else {
  2593. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2594. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2595. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2596. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2597. kthread_unpark(adev->rings[i]->sched.thread);
  2598. }
  2599. }
  2600. }
  2601. drm_helper_resume_force_mode(adev->ddev);
  2602. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2603. if (r) {
  2604. /* bad news, how to tell it to userspace ? */
  2605. dev_info(adev->dev, "GPU reset failed\n");
  2606. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2607. }
  2608. else {
  2609. dev_info(adev->dev, "GPU reset successed!\n");
  2610. }
  2611. amdgpu_vf_error_trans_all(adev);
  2612. return r;
  2613. }
  2614. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2615. {
  2616. u32 mask;
  2617. int ret;
  2618. if (amdgpu_pcie_gen_cap)
  2619. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2620. if (amdgpu_pcie_lane_cap)
  2621. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2622. /* covers APUs as well */
  2623. if (pci_is_root_bus(adev->pdev->bus)) {
  2624. if (adev->pm.pcie_gen_mask == 0)
  2625. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2626. if (adev->pm.pcie_mlw_mask == 0)
  2627. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2628. return;
  2629. }
  2630. if (adev->pm.pcie_gen_mask == 0) {
  2631. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2632. if (!ret) {
  2633. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2634. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2635. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2636. if (mask & DRM_PCIE_SPEED_25)
  2637. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2638. if (mask & DRM_PCIE_SPEED_50)
  2639. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2640. if (mask & DRM_PCIE_SPEED_80)
  2641. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2642. } else {
  2643. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2644. }
  2645. }
  2646. if (adev->pm.pcie_mlw_mask == 0) {
  2647. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2648. if (!ret) {
  2649. switch (mask) {
  2650. case 32:
  2651. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2652. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2653. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2654. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2655. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2656. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2657. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2658. break;
  2659. case 16:
  2660. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2661. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2662. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2663. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2664. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2665. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2666. break;
  2667. case 12:
  2668. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2669. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2670. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2671. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2672. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2673. break;
  2674. case 8:
  2675. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2676. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2677. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2678. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2679. break;
  2680. case 4:
  2681. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2682. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2683. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2684. break;
  2685. case 2:
  2686. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2687. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2688. break;
  2689. case 1:
  2690. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2691. break;
  2692. default:
  2693. break;
  2694. }
  2695. } else {
  2696. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2697. }
  2698. }
  2699. }
  2700. /*
  2701. * Debugfs
  2702. */
  2703. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2704. const struct drm_info_list *files,
  2705. unsigned nfiles)
  2706. {
  2707. unsigned i;
  2708. for (i = 0; i < adev->debugfs_count; i++) {
  2709. if (adev->debugfs[i].files == files) {
  2710. /* Already registered */
  2711. return 0;
  2712. }
  2713. }
  2714. i = adev->debugfs_count + 1;
  2715. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2716. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2717. DRM_ERROR("Report so we increase "
  2718. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2719. return -EINVAL;
  2720. }
  2721. adev->debugfs[adev->debugfs_count].files = files;
  2722. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2723. adev->debugfs_count = i;
  2724. #if defined(CONFIG_DEBUG_FS)
  2725. drm_debugfs_create_files(files, nfiles,
  2726. adev->ddev->primary->debugfs_root,
  2727. adev->ddev->primary);
  2728. #endif
  2729. return 0;
  2730. }
  2731. #if defined(CONFIG_DEBUG_FS)
  2732. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2733. size_t size, loff_t *pos)
  2734. {
  2735. struct amdgpu_device *adev = file_inode(f)->i_private;
  2736. ssize_t result = 0;
  2737. int r;
  2738. bool pm_pg_lock, use_bank;
  2739. unsigned instance_bank, sh_bank, se_bank;
  2740. if (size & 0x3 || *pos & 0x3)
  2741. return -EINVAL;
  2742. /* are we reading registers for which a PG lock is necessary? */
  2743. pm_pg_lock = (*pos >> 23) & 1;
  2744. if (*pos & (1ULL << 62)) {
  2745. se_bank = (*pos >> 24) & 0x3FF;
  2746. sh_bank = (*pos >> 34) & 0x3FF;
  2747. instance_bank = (*pos >> 44) & 0x3FF;
  2748. if (se_bank == 0x3FF)
  2749. se_bank = 0xFFFFFFFF;
  2750. if (sh_bank == 0x3FF)
  2751. sh_bank = 0xFFFFFFFF;
  2752. if (instance_bank == 0x3FF)
  2753. instance_bank = 0xFFFFFFFF;
  2754. use_bank = 1;
  2755. } else {
  2756. use_bank = 0;
  2757. }
  2758. *pos &= (1UL << 22) - 1;
  2759. if (use_bank) {
  2760. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2761. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2762. return -EINVAL;
  2763. mutex_lock(&adev->grbm_idx_mutex);
  2764. amdgpu_gfx_select_se_sh(adev, se_bank,
  2765. sh_bank, instance_bank);
  2766. }
  2767. if (pm_pg_lock)
  2768. mutex_lock(&adev->pm.mutex);
  2769. while (size) {
  2770. uint32_t value;
  2771. if (*pos > adev->rmmio_size)
  2772. goto end;
  2773. value = RREG32(*pos >> 2);
  2774. r = put_user(value, (uint32_t *)buf);
  2775. if (r) {
  2776. result = r;
  2777. goto end;
  2778. }
  2779. result += 4;
  2780. buf += 4;
  2781. *pos += 4;
  2782. size -= 4;
  2783. }
  2784. end:
  2785. if (use_bank) {
  2786. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2787. mutex_unlock(&adev->grbm_idx_mutex);
  2788. }
  2789. if (pm_pg_lock)
  2790. mutex_unlock(&adev->pm.mutex);
  2791. return result;
  2792. }
  2793. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2794. size_t size, loff_t *pos)
  2795. {
  2796. struct amdgpu_device *adev = file_inode(f)->i_private;
  2797. ssize_t result = 0;
  2798. int r;
  2799. bool pm_pg_lock, use_bank;
  2800. unsigned instance_bank, sh_bank, se_bank;
  2801. if (size & 0x3 || *pos & 0x3)
  2802. return -EINVAL;
  2803. /* are we reading registers for which a PG lock is necessary? */
  2804. pm_pg_lock = (*pos >> 23) & 1;
  2805. if (*pos & (1ULL << 62)) {
  2806. se_bank = (*pos >> 24) & 0x3FF;
  2807. sh_bank = (*pos >> 34) & 0x3FF;
  2808. instance_bank = (*pos >> 44) & 0x3FF;
  2809. if (se_bank == 0x3FF)
  2810. se_bank = 0xFFFFFFFF;
  2811. if (sh_bank == 0x3FF)
  2812. sh_bank = 0xFFFFFFFF;
  2813. if (instance_bank == 0x3FF)
  2814. instance_bank = 0xFFFFFFFF;
  2815. use_bank = 1;
  2816. } else {
  2817. use_bank = 0;
  2818. }
  2819. *pos &= (1UL << 22) - 1;
  2820. if (use_bank) {
  2821. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2822. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2823. return -EINVAL;
  2824. mutex_lock(&adev->grbm_idx_mutex);
  2825. amdgpu_gfx_select_se_sh(adev, se_bank,
  2826. sh_bank, instance_bank);
  2827. }
  2828. if (pm_pg_lock)
  2829. mutex_lock(&adev->pm.mutex);
  2830. while (size) {
  2831. uint32_t value;
  2832. if (*pos > adev->rmmio_size)
  2833. return result;
  2834. r = get_user(value, (uint32_t *)buf);
  2835. if (r)
  2836. return r;
  2837. WREG32(*pos >> 2, value);
  2838. result += 4;
  2839. buf += 4;
  2840. *pos += 4;
  2841. size -= 4;
  2842. }
  2843. if (use_bank) {
  2844. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2845. mutex_unlock(&adev->grbm_idx_mutex);
  2846. }
  2847. if (pm_pg_lock)
  2848. mutex_unlock(&adev->pm.mutex);
  2849. return result;
  2850. }
  2851. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2852. size_t size, loff_t *pos)
  2853. {
  2854. struct amdgpu_device *adev = file_inode(f)->i_private;
  2855. ssize_t result = 0;
  2856. int r;
  2857. if (size & 0x3 || *pos & 0x3)
  2858. return -EINVAL;
  2859. while (size) {
  2860. uint32_t value;
  2861. value = RREG32_PCIE(*pos >> 2);
  2862. r = put_user(value, (uint32_t *)buf);
  2863. if (r)
  2864. return r;
  2865. result += 4;
  2866. buf += 4;
  2867. *pos += 4;
  2868. size -= 4;
  2869. }
  2870. return result;
  2871. }
  2872. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2873. size_t size, loff_t *pos)
  2874. {
  2875. struct amdgpu_device *adev = file_inode(f)->i_private;
  2876. ssize_t result = 0;
  2877. int r;
  2878. if (size & 0x3 || *pos & 0x3)
  2879. return -EINVAL;
  2880. while (size) {
  2881. uint32_t value;
  2882. r = get_user(value, (uint32_t *)buf);
  2883. if (r)
  2884. return r;
  2885. WREG32_PCIE(*pos >> 2, value);
  2886. result += 4;
  2887. buf += 4;
  2888. *pos += 4;
  2889. size -= 4;
  2890. }
  2891. return result;
  2892. }
  2893. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2894. size_t size, loff_t *pos)
  2895. {
  2896. struct amdgpu_device *adev = file_inode(f)->i_private;
  2897. ssize_t result = 0;
  2898. int r;
  2899. if (size & 0x3 || *pos & 0x3)
  2900. return -EINVAL;
  2901. while (size) {
  2902. uint32_t value;
  2903. value = RREG32_DIDT(*pos >> 2);
  2904. r = put_user(value, (uint32_t *)buf);
  2905. if (r)
  2906. return r;
  2907. result += 4;
  2908. buf += 4;
  2909. *pos += 4;
  2910. size -= 4;
  2911. }
  2912. return result;
  2913. }
  2914. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2915. size_t size, loff_t *pos)
  2916. {
  2917. struct amdgpu_device *adev = file_inode(f)->i_private;
  2918. ssize_t result = 0;
  2919. int r;
  2920. if (size & 0x3 || *pos & 0x3)
  2921. return -EINVAL;
  2922. while (size) {
  2923. uint32_t value;
  2924. r = get_user(value, (uint32_t *)buf);
  2925. if (r)
  2926. return r;
  2927. WREG32_DIDT(*pos >> 2, value);
  2928. result += 4;
  2929. buf += 4;
  2930. *pos += 4;
  2931. size -= 4;
  2932. }
  2933. return result;
  2934. }
  2935. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2936. size_t size, loff_t *pos)
  2937. {
  2938. struct amdgpu_device *adev = file_inode(f)->i_private;
  2939. ssize_t result = 0;
  2940. int r;
  2941. if (size & 0x3 || *pos & 0x3)
  2942. return -EINVAL;
  2943. while (size) {
  2944. uint32_t value;
  2945. value = RREG32_SMC(*pos);
  2946. r = put_user(value, (uint32_t *)buf);
  2947. if (r)
  2948. return r;
  2949. result += 4;
  2950. buf += 4;
  2951. *pos += 4;
  2952. size -= 4;
  2953. }
  2954. return result;
  2955. }
  2956. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2957. size_t size, loff_t *pos)
  2958. {
  2959. struct amdgpu_device *adev = file_inode(f)->i_private;
  2960. ssize_t result = 0;
  2961. int r;
  2962. if (size & 0x3 || *pos & 0x3)
  2963. return -EINVAL;
  2964. while (size) {
  2965. uint32_t value;
  2966. r = get_user(value, (uint32_t *)buf);
  2967. if (r)
  2968. return r;
  2969. WREG32_SMC(*pos, value);
  2970. result += 4;
  2971. buf += 4;
  2972. *pos += 4;
  2973. size -= 4;
  2974. }
  2975. return result;
  2976. }
  2977. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2978. size_t size, loff_t *pos)
  2979. {
  2980. struct amdgpu_device *adev = file_inode(f)->i_private;
  2981. ssize_t result = 0;
  2982. int r;
  2983. uint32_t *config, no_regs = 0;
  2984. if (size & 0x3 || *pos & 0x3)
  2985. return -EINVAL;
  2986. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2987. if (!config)
  2988. return -ENOMEM;
  2989. /* version, increment each time something is added */
  2990. config[no_regs++] = 3;
  2991. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2992. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2993. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2994. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2995. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2996. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2997. config[no_regs++] = adev->gfx.config.max_gprs;
  2998. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2999. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3000. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3001. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3002. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3003. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3004. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3005. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3006. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3007. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3008. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3009. config[no_regs++] = adev->gfx.config.num_gpus;
  3010. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3011. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3012. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3013. config[no_regs++] = adev->gfx.config.num_rbs;
  3014. /* rev==1 */
  3015. config[no_regs++] = adev->rev_id;
  3016. config[no_regs++] = adev->pg_flags;
  3017. config[no_regs++] = adev->cg_flags;
  3018. /* rev==2 */
  3019. config[no_regs++] = adev->family;
  3020. config[no_regs++] = adev->external_rev_id;
  3021. /* rev==3 */
  3022. config[no_regs++] = adev->pdev->device;
  3023. config[no_regs++] = adev->pdev->revision;
  3024. config[no_regs++] = adev->pdev->subsystem_device;
  3025. config[no_regs++] = adev->pdev->subsystem_vendor;
  3026. while (size && (*pos < no_regs * 4)) {
  3027. uint32_t value;
  3028. value = config[*pos >> 2];
  3029. r = put_user(value, (uint32_t *)buf);
  3030. if (r) {
  3031. kfree(config);
  3032. return r;
  3033. }
  3034. result += 4;
  3035. buf += 4;
  3036. *pos += 4;
  3037. size -= 4;
  3038. }
  3039. kfree(config);
  3040. return result;
  3041. }
  3042. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3043. size_t size, loff_t *pos)
  3044. {
  3045. struct amdgpu_device *adev = file_inode(f)->i_private;
  3046. int idx, x, outsize, r, valuesize;
  3047. uint32_t values[16];
  3048. if (size & 3 || *pos & 0x3)
  3049. return -EINVAL;
  3050. if (amdgpu_dpm == 0)
  3051. return -EINVAL;
  3052. /* convert offset to sensor number */
  3053. idx = *pos >> 2;
  3054. valuesize = sizeof(values);
  3055. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3056. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3057. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3058. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3059. &valuesize);
  3060. else
  3061. return -EINVAL;
  3062. if (size > valuesize)
  3063. return -EINVAL;
  3064. outsize = 0;
  3065. x = 0;
  3066. if (!r) {
  3067. while (size) {
  3068. r = put_user(values[x++], (int32_t *)buf);
  3069. buf += 4;
  3070. size -= 4;
  3071. outsize += 4;
  3072. }
  3073. }
  3074. return !r ? outsize : r;
  3075. }
  3076. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3077. size_t size, loff_t *pos)
  3078. {
  3079. struct amdgpu_device *adev = f->f_inode->i_private;
  3080. int r, x;
  3081. ssize_t result=0;
  3082. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3083. if (size & 3 || *pos & 3)
  3084. return -EINVAL;
  3085. /* decode offset */
  3086. offset = (*pos & 0x7F);
  3087. se = ((*pos >> 7) & 0xFF);
  3088. sh = ((*pos >> 15) & 0xFF);
  3089. cu = ((*pos >> 23) & 0xFF);
  3090. wave = ((*pos >> 31) & 0xFF);
  3091. simd = ((*pos >> 37) & 0xFF);
  3092. /* switch to the specific se/sh/cu */
  3093. mutex_lock(&adev->grbm_idx_mutex);
  3094. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3095. x = 0;
  3096. if (adev->gfx.funcs->read_wave_data)
  3097. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3098. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3099. mutex_unlock(&adev->grbm_idx_mutex);
  3100. if (!x)
  3101. return -EINVAL;
  3102. while (size && (offset < x * 4)) {
  3103. uint32_t value;
  3104. value = data[offset >> 2];
  3105. r = put_user(value, (uint32_t *)buf);
  3106. if (r)
  3107. return r;
  3108. result += 4;
  3109. buf += 4;
  3110. offset += 4;
  3111. size -= 4;
  3112. }
  3113. return result;
  3114. }
  3115. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3116. size_t size, loff_t *pos)
  3117. {
  3118. struct amdgpu_device *adev = f->f_inode->i_private;
  3119. int r;
  3120. ssize_t result = 0;
  3121. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3122. if (size & 3 || *pos & 3)
  3123. return -EINVAL;
  3124. /* decode offset */
  3125. offset = (*pos & 0xFFF); /* in dwords */
  3126. se = ((*pos >> 12) & 0xFF);
  3127. sh = ((*pos >> 20) & 0xFF);
  3128. cu = ((*pos >> 28) & 0xFF);
  3129. wave = ((*pos >> 36) & 0xFF);
  3130. simd = ((*pos >> 44) & 0xFF);
  3131. thread = ((*pos >> 52) & 0xFF);
  3132. bank = ((*pos >> 60) & 1);
  3133. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3134. if (!data)
  3135. return -ENOMEM;
  3136. /* switch to the specific se/sh/cu */
  3137. mutex_lock(&adev->grbm_idx_mutex);
  3138. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3139. if (bank == 0) {
  3140. if (adev->gfx.funcs->read_wave_vgprs)
  3141. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3142. } else {
  3143. if (adev->gfx.funcs->read_wave_sgprs)
  3144. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3145. }
  3146. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3147. mutex_unlock(&adev->grbm_idx_mutex);
  3148. while (size) {
  3149. uint32_t value;
  3150. value = data[offset++];
  3151. r = put_user(value, (uint32_t *)buf);
  3152. if (r) {
  3153. result = r;
  3154. goto err;
  3155. }
  3156. result += 4;
  3157. buf += 4;
  3158. size -= 4;
  3159. }
  3160. err:
  3161. kfree(data);
  3162. return result;
  3163. }
  3164. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3165. .owner = THIS_MODULE,
  3166. .read = amdgpu_debugfs_regs_read,
  3167. .write = amdgpu_debugfs_regs_write,
  3168. .llseek = default_llseek
  3169. };
  3170. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3171. .owner = THIS_MODULE,
  3172. .read = amdgpu_debugfs_regs_didt_read,
  3173. .write = amdgpu_debugfs_regs_didt_write,
  3174. .llseek = default_llseek
  3175. };
  3176. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3177. .owner = THIS_MODULE,
  3178. .read = amdgpu_debugfs_regs_pcie_read,
  3179. .write = amdgpu_debugfs_regs_pcie_write,
  3180. .llseek = default_llseek
  3181. };
  3182. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3183. .owner = THIS_MODULE,
  3184. .read = amdgpu_debugfs_regs_smc_read,
  3185. .write = amdgpu_debugfs_regs_smc_write,
  3186. .llseek = default_llseek
  3187. };
  3188. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3189. .owner = THIS_MODULE,
  3190. .read = amdgpu_debugfs_gca_config_read,
  3191. .llseek = default_llseek
  3192. };
  3193. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3194. .owner = THIS_MODULE,
  3195. .read = amdgpu_debugfs_sensor_read,
  3196. .llseek = default_llseek
  3197. };
  3198. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3199. .owner = THIS_MODULE,
  3200. .read = amdgpu_debugfs_wave_read,
  3201. .llseek = default_llseek
  3202. };
  3203. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3204. .owner = THIS_MODULE,
  3205. .read = amdgpu_debugfs_gpr_read,
  3206. .llseek = default_llseek
  3207. };
  3208. static const struct file_operations *debugfs_regs[] = {
  3209. &amdgpu_debugfs_regs_fops,
  3210. &amdgpu_debugfs_regs_didt_fops,
  3211. &amdgpu_debugfs_regs_pcie_fops,
  3212. &amdgpu_debugfs_regs_smc_fops,
  3213. &amdgpu_debugfs_gca_config_fops,
  3214. &amdgpu_debugfs_sensors_fops,
  3215. &amdgpu_debugfs_wave_fops,
  3216. &amdgpu_debugfs_gpr_fops,
  3217. };
  3218. static const char *debugfs_regs_names[] = {
  3219. "amdgpu_regs",
  3220. "amdgpu_regs_didt",
  3221. "amdgpu_regs_pcie",
  3222. "amdgpu_regs_smc",
  3223. "amdgpu_gca_config",
  3224. "amdgpu_sensors",
  3225. "amdgpu_wave",
  3226. "amdgpu_gpr",
  3227. };
  3228. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3229. {
  3230. struct drm_minor *minor = adev->ddev->primary;
  3231. struct dentry *ent, *root = minor->debugfs_root;
  3232. unsigned i, j;
  3233. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3234. ent = debugfs_create_file(debugfs_regs_names[i],
  3235. S_IFREG | S_IRUGO, root,
  3236. adev, debugfs_regs[i]);
  3237. if (IS_ERR(ent)) {
  3238. for (j = 0; j < i; j++) {
  3239. debugfs_remove(adev->debugfs_regs[i]);
  3240. adev->debugfs_regs[i] = NULL;
  3241. }
  3242. return PTR_ERR(ent);
  3243. }
  3244. if (!i)
  3245. i_size_write(ent->d_inode, adev->rmmio_size);
  3246. adev->debugfs_regs[i] = ent;
  3247. }
  3248. return 0;
  3249. }
  3250. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3251. {
  3252. unsigned i;
  3253. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3254. if (adev->debugfs_regs[i]) {
  3255. debugfs_remove(adev->debugfs_regs[i]);
  3256. adev->debugfs_regs[i] = NULL;
  3257. }
  3258. }
  3259. }
  3260. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3261. {
  3262. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3263. struct drm_device *dev = node->minor->dev;
  3264. struct amdgpu_device *adev = dev->dev_private;
  3265. int r = 0, i;
  3266. /* hold on the scheduler */
  3267. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3268. struct amdgpu_ring *ring = adev->rings[i];
  3269. if (!ring || !ring->sched.thread)
  3270. continue;
  3271. kthread_park(ring->sched.thread);
  3272. }
  3273. seq_printf(m, "run ib test:\n");
  3274. r = amdgpu_ib_ring_tests(adev);
  3275. if (r)
  3276. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3277. else
  3278. seq_printf(m, "ib ring tests passed.\n");
  3279. /* go on the scheduler */
  3280. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3281. struct amdgpu_ring *ring = adev->rings[i];
  3282. if (!ring || !ring->sched.thread)
  3283. continue;
  3284. kthread_unpark(ring->sched.thread);
  3285. }
  3286. return 0;
  3287. }
  3288. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3289. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3290. };
  3291. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3292. {
  3293. return amdgpu_debugfs_add_files(adev,
  3294. amdgpu_debugfs_test_ib_ring_list, 1);
  3295. }
  3296. int amdgpu_debugfs_init(struct drm_minor *minor)
  3297. {
  3298. return 0;
  3299. }
  3300. #else
  3301. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3302. {
  3303. return 0;
  3304. }
  3305. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3306. {
  3307. return 0;
  3308. }
  3309. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3310. #endif