bcm_sf2.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/of.h>
  17. #include <linux/phy.h>
  18. #include <linux/phy_fixed.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_net.h>
  24. #include <linux/of_mdio.h>
  25. #include <net/dsa.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/if_bridge.h>
  28. #include <linux/brcmphy.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/platform_data/b53.h>
  31. #include "bcm_sf2.h"
  32. #include "bcm_sf2_regs.h"
  33. #include "b53/b53_priv.h"
  34. #include "b53/b53_regs.h"
  35. static enum dsa_tag_protocol bcm_sf2_sw_get_tag_protocol(struct dsa_switch *ds)
  36. {
  37. return DSA_TAG_PROTO_BRCM;
  38. }
  39. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  40. {
  41. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  42. unsigned int i;
  43. u32 reg, offset;
  44. if (priv->type == BCM7445_DEVICE_ID)
  45. offset = CORE_STS_OVERRIDE_IMP;
  46. else
  47. offset = CORE_STS_OVERRIDE_IMP2;
  48. /* Enable the port memories */
  49. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  50. reg &= ~P_TXQ_PSM_VDD(port);
  51. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  52. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  53. reg = core_readl(priv, CORE_IMP_CTL);
  54. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  55. reg &= ~(RX_DIS | TX_DIS);
  56. core_writel(priv, reg, CORE_IMP_CTL);
  57. /* Enable forwarding */
  58. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  59. /* Enable IMP port in dumb mode */
  60. reg = core_readl(priv, CORE_SWITCH_CTRL);
  61. reg |= MII_DUMB_FWDG_EN;
  62. core_writel(priv, reg, CORE_SWITCH_CTRL);
  63. /* Configure Traffic Class to QoS mapping, allow each priority to map
  64. * to a different queue number
  65. */
  66. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  67. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  68. reg |= i << (PRT_TO_QID_SHIFT * i);
  69. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  70. b53_brcm_hdr_setup(ds, port);
  71. /* Force link status for IMP port */
  72. reg = core_readl(priv, offset);
  73. reg |= (MII_SW_OR | LINK_STS);
  74. core_writel(priv, reg, offset);
  75. }
  76. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  77. {
  78. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  79. u32 reg;
  80. reg = reg_readl(priv, REG_SPHY_CNTRL);
  81. if (enable) {
  82. reg |= PHY_RESET;
  83. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | CK25_DIS);
  84. reg_writel(priv, reg, REG_SPHY_CNTRL);
  85. udelay(21);
  86. reg = reg_readl(priv, REG_SPHY_CNTRL);
  87. reg &= ~PHY_RESET;
  88. } else {
  89. reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
  90. reg_writel(priv, reg, REG_SPHY_CNTRL);
  91. mdelay(1);
  92. reg |= CK25_DIS;
  93. }
  94. reg_writel(priv, reg, REG_SPHY_CNTRL);
  95. /* Use PHY-driven LED signaling */
  96. if (!enable) {
  97. reg = reg_readl(priv, REG_LED_CNTRL(0));
  98. reg |= SPDLNK_SRC_SEL;
  99. reg_writel(priv, reg, REG_LED_CNTRL(0));
  100. }
  101. }
  102. static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
  103. int port)
  104. {
  105. unsigned int off;
  106. switch (port) {
  107. case 7:
  108. off = P7_IRQ_OFF;
  109. break;
  110. case 0:
  111. /* Port 0 interrupts are located on the first bank */
  112. intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
  113. return;
  114. default:
  115. off = P_IRQ_OFF(port);
  116. break;
  117. }
  118. intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
  119. }
  120. static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
  121. int port)
  122. {
  123. unsigned int off;
  124. switch (port) {
  125. case 7:
  126. off = P7_IRQ_OFF;
  127. break;
  128. case 0:
  129. /* Port 0 interrupts are located on the first bank */
  130. intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
  131. intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
  132. return;
  133. default:
  134. off = P_IRQ_OFF(port);
  135. break;
  136. }
  137. intrl2_1_mask_set(priv, P_IRQ_MASK(off));
  138. intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
  139. }
  140. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  141. struct phy_device *phy)
  142. {
  143. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  144. unsigned int i;
  145. u32 reg;
  146. /* Clear the memory power down */
  147. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  148. reg &= ~P_TXQ_PSM_VDD(port);
  149. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  150. /* Enable Broadcom tags for that port if requested */
  151. if (priv->brcm_tag_mask & BIT(port))
  152. b53_brcm_hdr_setup(ds, port);
  153. /* Configure Traffic Class to QoS mapping, allow each priority to map
  154. * to a different queue number
  155. */
  156. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  157. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  158. reg |= i << (PRT_TO_QID_SHIFT * i);
  159. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  160. /* Re-enable the GPHY and re-apply workarounds */
  161. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
  162. bcm_sf2_gphy_enable_set(ds, true);
  163. if (phy) {
  164. /* if phy_stop() has been called before, phy
  165. * will be in halted state, and phy_start()
  166. * will call resume.
  167. *
  168. * the resume path does not configure back
  169. * autoneg settings, and since we hard reset
  170. * the phy manually here, we need to reset the
  171. * state machine also.
  172. */
  173. phy->state = PHY_READY;
  174. phy_init_hw(phy);
  175. }
  176. }
  177. /* Enable MoCA port interrupts to get notified */
  178. if (port == priv->moca_port)
  179. bcm_sf2_port_intr_enable(priv, port);
  180. return b53_enable_port(ds, port, phy);
  181. }
  182. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  183. struct phy_device *phy)
  184. {
  185. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  186. u32 off, reg;
  187. if (priv->wol_ports_mask & (1 << port))
  188. return;
  189. if (port == priv->moca_port)
  190. bcm_sf2_port_intr_disable(priv, port);
  191. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
  192. bcm_sf2_gphy_enable_set(ds, false);
  193. if (dsa_is_cpu_port(ds, port))
  194. off = CORE_IMP_CTL;
  195. else
  196. off = CORE_G_PCTL_PORT(port);
  197. b53_disable_port(ds, port, phy);
  198. /* Power down the port memory */
  199. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  200. reg |= P_TXQ_PSM_VDD(port);
  201. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  202. }
  203. static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
  204. int regnum, u16 val)
  205. {
  206. int ret = 0;
  207. u32 reg;
  208. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  209. reg |= MDIO_MASTER_SEL;
  210. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  211. /* Page << 8 | offset */
  212. reg = 0x70;
  213. reg <<= 2;
  214. core_writel(priv, addr, reg);
  215. /* Page << 8 | offset */
  216. reg = 0x80 << 8 | regnum << 1;
  217. reg <<= 2;
  218. if (op)
  219. ret = core_readl(priv, reg);
  220. else
  221. core_writel(priv, val, reg);
  222. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  223. reg &= ~MDIO_MASTER_SEL;
  224. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  225. return ret & 0xffff;
  226. }
  227. static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
  228. {
  229. struct bcm_sf2_priv *priv = bus->priv;
  230. /* Intercept reads from Broadcom pseudo-PHY address, else, send
  231. * them to our master MDIO bus controller
  232. */
  233. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  234. return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
  235. else
  236. return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
  237. }
  238. static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
  239. u16 val)
  240. {
  241. struct bcm_sf2_priv *priv = bus->priv;
  242. /* Intercept writes to the Broadcom pseudo-PHY address, else,
  243. * send them to our master MDIO bus controller
  244. */
  245. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  246. bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
  247. else
  248. mdiobus_write_nested(priv->master_mii_bus, addr, regnum, val);
  249. return 0;
  250. }
  251. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  252. {
  253. struct bcm_sf2_priv *priv = dev_id;
  254. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  255. ~priv->irq0_mask;
  256. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  257. return IRQ_HANDLED;
  258. }
  259. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  260. {
  261. struct bcm_sf2_priv *priv = dev_id;
  262. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  263. ~priv->irq1_mask;
  264. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  265. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF))
  266. priv->port_sts[7].link = 1;
  267. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF))
  268. priv->port_sts[7].link = 0;
  269. return IRQ_HANDLED;
  270. }
  271. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  272. {
  273. unsigned int timeout = 1000;
  274. u32 reg;
  275. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  276. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  277. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  278. do {
  279. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  280. if (!(reg & SOFTWARE_RESET))
  281. break;
  282. usleep_range(1000, 2000);
  283. } while (timeout-- > 0);
  284. if (timeout == 0)
  285. return -ETIMEDOUT;
  286. return 0;
  287. }
  288. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  289. {
  290. intrl2_0_mask_set(priv, 0xffffffff);
  291. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  292. intrl2_1_mask_set(priv, 0xffffffff);
  293. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  294. }
  295. static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
  296. struct device_node *dn)
  297. {
  298. struct device_node *port;
  299. int mode;
  300. unsigned int port_num;
  301. priv->moca_port = -1;
  302. for_each_available_child_of_node(dn, port) {
  303. if (of_property_read_u32(port, "reg", &port_num))
  304. continue;
  305. /* Internal PHYs get assigned a specific 'phy-mode' property
  306. * value: "internal" to help flag them before MDIO probing
  307. * has completed, since they might be turned off at that
  308. * time
  309. */
  310. mode = of_get_phy_mode(port);
  311. if (mode < 0)
  312. continue;
  313. if (mode == PHY_INTERFACE_MODE_INTERNAL)
  314. priv->int_phy_mask |= 1 << port_num;
  315. if (mode == PHY_INTERFACE_MODE_MOCA)
  316. priv->moca_port = port_num;
  317. if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
  318. priv->brcm_tag_mask |= 1 << port_num;
  319. }
  320. }
  321. static int bcm_sf2_mdio_register(struct dsa_switch *ds)
  322. {
  323. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  324. struct device_node *dn;
  325. static int index;
  326. int err;
  327. /* Find our integrated MDIO bus node */
  328. dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
  329. priv->master_mii_bus = of_mdio_find_bus(dn);
  330. if (!priv->master_mii_bus)
  331. return -EPROBE_DEFER;
  332. get_device(&priv->master_mii_bus->dev);
  333. priv->master_mii_dn = dn;
  334. priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
  335. if (!priv->slave_mii_bus)
  336. return -ENOMEM;
  337. priv->slave_mii_bus->priv = priv;
  338. priv->slave_mii_bus->name = "sf2 slave mii";
  339. priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
  340. priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
  341. snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
  342. index++);
  343. priv->slave_mii_bus->dev.of_node = dn;
  344. /* Include the pseudo-PHY address to divert reads towards our
  345. * workaround. This is only required for 7445D0, since 7445E0
  346. * disconnects the internal switch pseudo-PHY such that we can use the
  347. * regular SWITCH_MDIO master controller instead.
  348. *
  349. * Here we flag the pseudo PHY as needing special treatment and would
  350. * otherwise make all other PHY read/writes go to the master MDIO bus
  351. * controller that comes with this switch backed by the "mdio-unimac"
  352. * driver.
  353. */
  354. if (of_machine_is_compatible("brcm,bcm7445d0"))
  355. priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR);
  356. else
  357. priv->indir_phy_mask = 0;
  358. ds->phys_mii_mask = priv->indir_phy_mask;
  359. ds->slave_mii_bus = priv->slave_mii_bus;
  360. priv->slave_mii_bus->parent = ds->dev->parent;
  361. priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
  362. if (dn)
  363. err = of_mdiobus_register(priv->slave_mii_bus, dn);
  364. else
  365. err = mdiobus_register(priv->slave_mii_bus);
  366. if (err)
  367. of_node_put(dn);
  368. return err;
  369. }
  370. static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
  371. {
  372. mdiobus_unregister(priv->slave_mii_bus);
  373. if (priv->master_mii_dn)
  374. of_node_put(priv->master_mii_dn);
  375. }
  376. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  377. {
  378. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  379. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  380. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  381. * the REG_PHY_REVISION register layout is.
  382. */
  383. return priv->hw_params.gphy_rev;
  384. }
  385. static void bcm_sf2_sw_adjust_link(struct dsa_switch *ds, int port,
  386. struct phy_device *phydev)
  387. {
  388. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  389. struct ethtool_eee *p = &priv->dev->ports[port].eee;
  390. u32 id_mode_dis = 0, port_mode;
  391. const char *str = NULL;
  392. u32 reg, offset;
  393. if (priv->type == BCM7445_DEVICE_ID)
  394. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  395. else
  396. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  397. switch (phydev->interface) {
  398. case PHY_INTERFACE_MODE_RGMII:
  399. str = "RGMII (no delay)";
  400. id_mode_dis = 1;
  401. case PHY_INTERFACE_MODE_RGMII_TXID:
  402. if (!str)
  403. str = "RGMII (TX delay)";
  404. port_mode = EXT_GPHY;
  405. break;
  406. case PHY_INTERFACE_MODE_MII:
  407. str = "MII";
  408. port_mode = EXT_EPHY;
  409. break;
  410. case PHY_INTERFACE_MODE_REVMII:
  411. str = "Reverse MII";
  412. port_mode = EXT_REVMII;
  413. break;
  414. default:
  415. /* All other PHYs: internal and MoCA */
  416. goto force_link;
  417. }
  418. /* If the link is down, just disable the interface to conserve power */
  419. if (!phydev->link) {
  420. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  421. reg &= ~RGMII_MODE_EN;
  422. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  423. goto force_link;
  424. }
  425. /* Clear id_mode_dis bit, and the existing port mode, but
  426. * make sure we enable the RGMII block for data to pass
  427. */
  428. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  429. reg &= ~ID_MODE_DIS;
  430. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  431. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  432. reg |= port_mode | RGMII_MODE_EN;
  433. if (id_mode_dis)
  434. reg |= ID_MODE_DIS;
  435. if (phydev->pause) {
  436. if (phydev->asym_pause)
  437. reg |= TX_PAUSE_EN;
  438. reg |= RX_PAUSE_EN;
  439. }
  440. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  441. pr_info("Port %d configured for %s\n", port, str);
  442. force_link:
  443. /* Force link settings detected from the PHY */
  444. reg = SW_OVERRIDE;
  445. switch (phydev->speed) {
  446. case SPEED_1000:
  447. reg |= SPDSTS_1000 << SPEED_SHIFT;
  448. break;
  449. case SPEED_100:
  450. reg |= SPDSTS_100 << SPEED_SHIFT;
  451. break;
  452. }
  453. if (phydev->link)
  454. reg |= LINK_STS;
  455. if (phydev->duplex == DUPLEX_FULL)
  456. reg |= DUPLX_MODE;
  457. core_writel(priv, reg, offset);
  458. if (!phydev->is_pseudo_fixed_link)
  459. p->eee_enabled = b53_eee_init(ds, port, phydev);
  460. }
  461. static void bcm_sf2_sw_fixed_link_update(struct dsa_switch *ds, int port,
  462. struct fixed_phy_status *status)
  463. {
  464. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  465. u32 duplex, pause, offset;
  466. u32 reg;
  467. if (priv->type == BCM7445_DEVICE_ID)
  468. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  469. else
  470. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  471. duplex = core_readl(priv, CORE_DUPSTS);
  472. pause = core_readl(priv, CORE_PAUSESTS);
  473. status->link = 0;
  474. /* MoCA port is special as we do not get link status from CORE_LNKSTS,
  475. * which means that we need to force the link at the port override
  476. * level to get the data to flow. We do use what the interrupt handler
  477. * did determine before.
  478. *
  479. * For the other ports, we just force the link status, since this is
  480. * a fixed PHY device.
  481. */
  482. if (port == priv->moca_port) {
  483. status->link = priv->port_sts[port].link;
  484. /* For MoCA interfaces, also force a link down notification
  485. * since some version of the user-space daemon (mocad) use
  486. * cmd->autoneg to force the link, which messes up the PHY
  487. * state machine and make it go in PHY_FORCING state instead.
  488. */
  489. if (!status->link)
  490. netif_carrier_off(ds->ports[port].netdev);
  491. status->duplex = 1;
  492. } else {
  493. status->link = 1;
  494. status->duplex = !!(duplex & (1 << port));
  495. }
  496. reg = core_readl(priv, offset);
  497. reg |= SW_OVERRIDE;
  498. if (status->link)
  499. reg |= LINK_STS;
  500. else
  501. reg &= ~LINK_STS;
  502. core_writel(priv, reg, offset);
  503. if ((pause & (1 << port)) &&
  504. (pause & (1 << (port + PAUSESTS_TX_PAUSE_SHIFT)))) {
  505. status->asym_pause = 1;
  506. status->pause = 1;
  507. }
  508. if (pause & (1 << port))
  509. status->pause = 1;
  510. }
  511. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  512. {
  513. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  514. unsigned int port;
  515. bcm_sf2_intr_disable(priv);
  516. /* Disable all ports physically present including the IMP
  517. * port, the other ones have already been disabled during
  518. * bcm_sf2_sw_setup
  519. */
  520. for (port = 0; port < DSA_MAX_PORTS; port++) {
  521. if ((1 << port) & ds->enabled_port_mask ||
  522. dsa_is_cpu_port(ds, port))
  523. bcm_sf2_port_disable(ds, port, NULL);
  524. }
  525. return 0;
  526. }
  527. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  528. {
  529. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  530. unsigned int port;
  531. int ret;
  532. ret = bcm_sf2_sw_rst(priv);
  533. if (ret) {
  534. pr_err("%s: failed to software reset switch\n", __func__);
  535. return ret;
  536. }
  537. if (priv->hw_params.num_gphy == 1)
  538. bcm_sf2_gphy_enable_set(ds, true);
  539. for (port = 0; port < DSA_MAX_PORTS; port++) {
  540. if ((1 << port) & ds->enabled_port_mask)
  541. bcm_sf2_port_setup(ds, port, NULL);
  542. else if (dsa_is_cpu_port(ds, port))
  543. bcm_sf2_imp_setup(ds, port);
  544. }
  545. return 0;
  546. }
  547. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  548. struct ethtool_wolinfo *wol)
  549. {
  550. struct net_device *p = ds->ports[port].cpu_dp->netdev;
  551. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  552. struct ethtool_wolinfo pwol;
  553. /* Get the parent device WoL settings */
  554. p->ethtool_ops->get_wol(p, &pwol);
  555. /* Advertise the parent device supported settings */
  556. wol->supported = pwol.supported;
  557. memset(&wol->sopass, 0, sizeof(wol->sopass));
  558. if (pwol.wolopts & WAKE_MAGICSECURE)
  559. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  560. if (priv->wol_ports_mask & (1 << port))
  561. wol->wolopts = pwol.wolopts;
  562. else
  563. wol->wolopts = 0;
  564. }
  565. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  566. struct ethtool_wolinfo *wol)
  567. {
  568. struct net_device *p = ds->ports[port].cpu_dp->netdev;
  569. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  570. s8 cpu_port = ds->ports[port].cpu_dp->index;
  571. struct ethtool_wolinfo pwol;
  572. p->ethtool_ops->get_wol(p, &pwol);
  573. if (wol->wolopts & ~pwol.supported)
  574. return -EINVAL;
  575. if (wol->wolopts)
  576. priv->wol_ports_mask |= (1 << port);
  577. else
  578. priv->wol_ports_mask &= ~(1 << port);
  579. /* If we have at least one port enabled, make sure the CPU port
  580. * is also enabled. If the CPU port is the last one enabled, we disable
  581. * it since this configuration does not make sense.
  582. */
  583. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  584. priv->wol_ports_mask |= (1 << cpu_port);
  585. else
  586. priv->wol_ports_mask &= ~(1 << cpu_port);
  587. return p->ethtool_ops->set_wol(p, wol);
  588. }
  589. static int bcm_sf2_vlan_op_wait(struct bcm_sf2_priv *priv)
  590. {
  591. unsigned int timeout = 10;
  592. u32 reg;
  593. do {
  594. reg = core_readl(priv, CORE_ARLA_VTBL_RWCTRL);
  595. if (!(reg & ARLA_VTBL_STDN))
  596. return 0;
  597. usleep_range(1000, 2000);
  598. } while (timeout--);
  599. return -ETIMEDOUT;
  600. }
  601. static int bcm_sf2_vlan_op(struct bcm_sf2_priv *priv, u8 op)
  602. {
  603. core_writel(priv, ARLA_VTBL_STDN | op, CORE_ARLA_VTBL_RWCTRL);
  604. return bcm_sf2_vlan_op_wait(priv);
  605. }
  606. static void bcm_sf2_sw_configure_vlan(struct dsa_switch *ds)
  607. {
  608. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  609. unsigned int port;
  610. /* Clear all VLANs */
  611. bcm_sf2_vlan_op(priv, ARLA_VTBL_CMD_CLEAR);
  612. for (port = 0; port < priv->hw_params.num_ports; port++) {
  613. if (!((1 << port) & ds->enabled_port_mask))
  614. continue;
  615. core_writel(priv, 1, CORE_DEFAULT_1Q_TAG_P(port));
  616. }
  617. }
  618. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  619. {
  620. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  621. unsigned int port;
  622. /* Enable all valid ports and disable those unused */
  623. for (port = 0; port < priv->hw_params.num_ports; port++) {
  624. /* IMP port receives special treatment */
  625. if ((1 << port) & ds->enabled_port_mask)
  626. bcm_sf2_port_setup(ds, port, NULL);
  627. else if (dsa_is_cpu_port(ds, port))
  628. bcm_sf2_imp_setup(ds, port);
  629. else
  630. bcm_sf2_port_disable(ds, port, NULL);
  631. }
  632. bcm_sf2_sw_configure_vlan(ds);
  633. return 0;
  634. }
  635. /* The SWITCH_CORE register space is managed by b53 but operates on a page +
  636. * register basis so we need to translate that into an address that the
  637. * bus-glue understands.
  638. */
  639. #define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
  640. static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
  641. u8 *val)
  642. {
  643. struct bcm_sf2_priv *priv = dev->priv;
  644. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  645. return 0;
  646. }
  647. static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
  648. u16 *val)
  649. {
  650. struct bcm_sf2_priv *priv = dev->priv;
  651. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  652. return 0;
  653. }
  654. static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
  655. u32 *val)
  656. {
  657. struct bcm_sf2_priv *priv = dev->priv;
  658. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  659. return 0;
  660. }
  661. static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
  662. u64 *val)
  663. {
  664. struct bcm_sf2_priv *priv = dev->priv;
  665. *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
  666. return 0;
  667. }
  668. static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
  669. u8 value)
  670. {
  671. struct bcm_sf2_priv *priv = dev->priv;
  672. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  673. return 0;
  674. }
  675. static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
  676. u16 value)
  677. {
  678. struct bcm_sf2_priv *priv = dev->priv;
  679. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  680. return 0;
  681. }
  682. static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
  683. u32 value)
  684. {
  685. struct bcm_sf2_priv *priv = dev->priv;
  686. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  687. return 0;
  688. }
  689. static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
  690. u64 value)
  691. {
  692. struct bcm_sf2_priv *priv = dev->priv;
  693. core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  694. return 0;
  695. }
  696. static const struct b53_io_ops bcm_sf2_io_ops = {
  697. .read8 = bcm_sf2_core_read8,
  698. .read16 = bcm_sf2_core_read16,
  699. .read32 = bcm_sf2_core_read32,
  700. .read48 = bcm_sf2_core_read64,
  701. .read64 = bcm_sf2_core_read64,
  702. .write8 = bcm_sf2_core_write8,
  703. .write16 = bcm_sf2_core_write16,
  704. .write32 = bcm_sf2_core_write32,
  705. .write48 = bcm_sf2_core_write64,
  706. .write64 = bcm_sf2_core_write64,
  707. };
  708. static const struct dsa_switch_ops bcm_sf2_ops = {
  709. .get_tag_protocol = bcm_sf2_sw_get_tag_protocol,
  710. .setup = bcm_sf2_sw_setup,
  711. .get_strings = b53_get_strings,
  712. .get_ethtool_stats = b53_get_ethtool_stats,
  713. .get_sset_count = b53_get_sset_count,
  714. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  715. .adjust_link = bcm_sf2_sw_adjust_link,
  716. .fixed_link_update = bcm_sf2_sw_fixed_link_update,
  717. .suspend = bcm_sf2_sw_suspend,
  718. .resume = bcm_sf2_sw_resume,
  719. .get_wol = bcm_sf2_sw_get_wol,
  720. .set_wol = bcm_sf2_sw_set_wol,
  721. .port_enable = bcm_sf2_port_setup,
  722. .port_disable = bcm_sf2_port_disable,
  723. .get_mac_eee = b53_get_mac_eee,
  724. .set_mac_eee = b53_set_mac_eee,
  725. .port_bridge_join = b53_br_join,
  726. .port_bridge_leave = b53_br_leave,
  727. .port_stp_state_set = b53_br_set_stp_state,
  728. .port_fast_age = b53_br_fast_age,
  729. .port_vlan_filtering = b53_vlan_filtering,
  730. .port_vlan_prepare = b53_vlan_prepare,
  731. .port_vlan_add = b53_vlan_add,
  732. .port_vlan_del = b53_vlan_del,
  733. .port_fdb_dump = b53_fdb_dump,
  734. .port_fdb_add = b53_fdb_add,
  735. .port_fdb_del = b53_fdb_del,
  736. .get_rxnfc = bcm_sf2_get_rxnfc,
  737. .set_rxnfc = bcm_sf2_set_rxnfc,
  738. .port_mirror_add = b53_mirror_add,
  739. .port_mirror_del = b53_mirror_del,
  740. };
  741. struct bcm_sf2_of_data {
  742. u32 type;
  743. const u16 *reg_offsets;
  744. unsigned int core_reg_align;
  745. unsigned int num_cfp_rules;
  746. };
  747. /* Register offsets for the SWITCH_REG_* block */
  748. static const u16 bcm_sf2_7445_reg_offsets[] = {
  749. [REG_SWITCH_CNTRL] = 0x00,
  750. [REG_SWITCH_STATUS] = 0x04,
  751. [REG_DIR_DATA_WRITE] = 0x08,
  752. [REG_DIR_DATA_READ] = 0x0C,
  753. [REG_SWITCH_REVISION] = 0x18,
  754. [REG_PHY_REVISION] = 0x1C,
  755. [REG_SPHY_CNTRL] = 0x2C,
  756. [REG_RGMII_0_CNTRL] = 0x34,
  757. [REG_RGMII_1_CNTRL] = 0x40,
  758. [REG_RGMII_2_CNTRL] = 0x4c,
  759. [REG_LED_0_CNTRL] = 0x90,
  760. [REG_LED_1_CNTRL] = 0x94,
  761. [REG_LED_2_CNTRL] = 0x98,
  762. };
  763. static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
  764. .type = BCM7445_DEVICE_ID,
  765. .core_reg_align = 0,
  766. .reg_offsets = bcm_sf2_7445_reg_offsets,
  767. .num_cfp_rules = 256,
  768. };
  769. static const u16 bcm_sf2_7278_reg_offsets[] = {
  770. [REG_SWITCH_CNTRL] = 0x00,
  771. [REG_SWITCH_STATUS] = 0x04,
  772. [REG_DIR_DATA_WRITE] = 0x08,
  773. [REG_DIR_DATA_READ] = 0x0c,
  774. [REG_SWITCH_REVISION] = 0x10,
  775. [REG_PHY_REVISION] = 0x14,
  776. [REG_SPHY_CNTRL] = 0x24,
  777. [REG_RGMII_0_CNTRL] = 0xe0,
  778. [REG_RGMII_1_CNTRL] = 0xec,
  779. [REG_RGMII_2_CNTRL] = 0xf8,
  780. [REG_LED_0_CNTRL] = 0x40,
  781. [REG_LED_1_CNTRL] = 0x4c,
  782. [REG_LED_2_CNTRL] = 0x58,
  783. };
  784. static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
  785. .type = BCM7278_DEVICE_ID,
  786. .core_reg_align = 1,
  787. .reg_offsets = bcm_sf2_7278_reg_offsets,
  788. .num_cfp_rules = 128,
  789. };
  790. static const struct of_device_id bcm_sf2_of_match[] = {
  791. { .compatible = "brcm,bcm7445-switch-v4.0",
  792. .data = &bcm_sf2_7445_data
  793. },
  794. { .compatible = "brcm,bcm7278-switch-v4.0",
  795. .data = &bcm_sf2_7278_data
  796. },
  797. { /* sentinel */ },
  798. };
  799. MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
  800. static int bcm_sf2_sw_probe(struct platform_device *pdev)
  801. {
  802. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  803. struct device_node *dn = pdev->dev.of_node;
  804. const struct of_device_id *of_id = NULL;
  805. const struct bcm_sf2_of_data *data;
  806. struct b53_platform_data *pdata;
  807. struct dsa_switch_ops *ops;
  808. struct bcm_sf2_priv *priv;
  809. struct b53_device *dev;
  810. struct dsa_switch *ds;
  811. void __iomem **base;
  812. struct resource *r;
  813. unsigned int i;
  814. u32 reg, rev;
  815. int ret;
  816. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  817. if (!priv)
  818. return -ENOMEM;
  819. ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
  820. if (!ops)
  821. return -ENOMEM;
  822. dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
  823. if (!dev)
  824. return -ENOMEM;
  825. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  826. if (!pdata)
  827. return -ENOMEM;
  828. of_id = of_match_node(bcm_sf2_of_match, dn);
  829. if (!of_id || !of_id->data)
  830. return -EINVAL;
  831. data = of_id->data;
  832. /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
  833. priv->type = data->type;
  834. priv->reg_offsets = data->reg_offsets;
  835. priv->core_reg_align = data->core_reg_align;
  836. priv->num_cfp_rules = data->num_cfp_rules;
  837. /* Auto-detection using standard registers will not work, so
  838. * provide an indication of what kind of device we are for
  839. * b53_common to work with
  840. */
  841. pdata->chip_id = priv->type;
  842. dev->pdata = pdata;
  843. priv->dev = dev;
  844. ds = dev->ds;
  845. ds->ops = &bcm_sf2_ops;
  846. /* Advertise the 8 egress queues */
  847. ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
  848. dev_set_drvdata(&pdev->dev, priv);
  849. spin_lock_init(&priv->indir_lock);
  850. mutex_init(&priv->stats_mutex);
  851. mutex_init(&priv->cfp.lock);
  852. /* CFP rule #0 cannot be used for specific classifications, flag it as
  853. * permanently used
  854. */
  855. set_bit(0, priv->cfp.used);
  856. bcm_sf2_identify_ports(priv, dn->child);
  857. priv->irq0 = irq_of_parse_and_map(dn, 0);
  858. priv->irq1 = irq_of_parse_and_map(dn, 1);
  859. base = &priv->core;
  860. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  861. r = platform_get_resource(pdev, IORESOURCE_MEM, i);
  862. *base = devm_ioremap_resource(&pdev->dev, r);
  863. if (IS_ERR(*base)) {
  864. pr_err("unable to find register: %s\n", reg_names[i]);
  865. return PTR_ERR(*base);
  866. }
  867. base++;
  868. }
  869. ret = bcm_sf2_sw_rst(priv);
  870. if (ret) {
  871. pr_err("unable to software reset switch: %d\n", ret);
  872. return ret;
  873. }
  874. ret = bcm_sf2_mdio_register(ds);
  875. if (ret) {
  876. pr_err("failed to register MDIO bus\n");
  877. return ret;
  878. }
  879. ret = bcm_sf2_cfp_rst(priv);
  880. if (ret) {
  881. pr_err("failed to reset CFP\n");
  882. goto out_mdio;
  883. }
  884. /* Disable all interrupts and request them */
  885. bcm_sf2_intr_disable(priv);
  886. ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
  887. "switch_0", priv);
  888. if (ret < 0) {
  889. pr_err("failed to request switch_0 IRQ\n");
  890. goto out_mdio;
  891. }
  892. ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
  893. "switch_1", priv);
  894. if (ret < 0) {
  895. pr_err("failed to request switch_1 IRQ\n");
  896. goto out_mdio;
  897. }
  898. /* Reset the MIB counters */
  899. reg = core_readl(priv, CORE_GMNCFGCFG);
  900. reg |= RST_MIB_CNT;
  901. core_writel(priv, reg, CORE_GMNCFGCFG);
  902. reg &= ~RST_MIB_CNT;
  903. core_writel(priv, reg, CORE_GMNCFGCFG);
  904. /* Get the maximum number of ports for this switch */
  905. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  906. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  907. priv->hw_params.num_ports = DSA_MAX_PORTS;
  908. /* Assume a single GPHY setup if we can't read that property */
  909. if (of_property_read_u32(dn, "brcm,num-gphy",
  910. &priv->hw_params.num_gphy))
  911. priv->hw_params.num_gphy = 1;
  912. rev = reg_readl(priv, REG_SWITCH_REVISION);
  913. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  914. SWITCH_TOP_REV_MASK;
  915. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  916. rev = reg_readl(priv, REG_PHY_REVISION);
  917. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  918. ret = b53_switch_register(dev);
  919. if (ret)
  920. goto out_mdio;
  921. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  922. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  923. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  924. priv->core, priv->irq0, priv->irq1);
  925. return 0;
  926. out_mdio:
  927. bcm_sf2_mdio_unregister(priv);
  928. return ret;
  929. }
  930. static int bcm_sf2_sw_remove(struct platform_device *pdev)
  931. {
  932. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  933. /* Disable all ports and interrupts */
  934. priv->wol_ports_mask = 0;
  935. bcm_sf2_sw_suspend(priv->dev->ds);
  936. dsa_unregister_switch(priv->dev->ds);
  937. bcm_sf2_mdio_unregister(priv);
  938. return 0;
  939. }
  940. static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
  941. {
  942. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  943. /* For a kernel about to be kexec'd we want to keep the GPHY on for a
  944. * successful MDIO bus scan to occur. If we did turn off the GPHY
  945. * before (e.g: port_disable), this will also power it back on.
  946. *
  947. * Do not rely on kexec_in_progress, just power the PHY on.
  948. */
  949. if (priv->hw_params.num_gphy == 1)
  950. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  951. }
  952. #ifdef CONFIG_PM_SLEEP
  953. static int bcm_sf2_suspend(struct device *dev)
  954. {
  955. struct platform_device *pdev = to_platform_device(dev);
  956. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  957. return dsa_switch_suspend(priv->dev->ds);
  958. }
  959. static int bcm_sf2_resume(struct device *dev)
  960. {
  961. struct platform_device *pdev = to_platform_device(dev);
  962. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  963. return dsa_switch_resume(priv->dev->ds);
  964. }
  965. #endif /* CONFIG_PM_SLEEP */
  966. static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
  967. bcm_sf2_suspend, bcm_sf2_resume);
  968. static struct platform_driver bcm_sf2_driver = {
  969. .probe = bcm_sf2_sw_probe,
  970. .remove = bcm_sf2_sw_remove,
  971. .shutdown = bcm_sf2_sw_shutdown,
  972. .driver = {
  973. .name = "brcm-sf2",
  974. .of_match_table = bcm_sf2_of_match,
  975. .pm = &bcm_sf2_pm_ops,
  976. },
  977. };
  978. module_platform_driver(bcm_sf2_driver);
  979. MODULE_AUTHOR("Broadcom Corporation");
  980. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  981. MODULE_LICENSE("GPL");
  982. MODULE_ALIAS("platform:brcm-sf2");