spi-cadence.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724
  1. /*
  2. * Cadence SPI controller driver (master mode only)
  3. *
  4. * Copyright (C) 2008 - 2014 Xilinx, Inc.
  5. *
  6. * based on Blackfin On-Chip SPI Driver (spi_bfin5xx.c)
  7. *
  8. * This program is free software; you can redistribute it and/or modify it under
  9. * the terms of the GNU General Public License version 2 as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/delay.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/module.h>
  18. #include <linux/of_irq.h>
  19. #include <linux/of_address.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/spi/spi.h>
  23. /* Name of this driver */
  24. #define CDNS_SPI_NAME "cdns-spi"
  25. /* Register offset definitions */
  26. #define CDNS_SPI_CR 0x00 /* Configuration Register, RW */
  27. #define CDNS_SPI_ISR 0x04 /* Interrupt Status Register, RO */
  28. #define CDNS_SPI_IER 0x08 /* Interrupt Enable Register, WO */
  29. #define CDNS_SPI_IDR 0x0c /* Interrupt Disable Register, WO */
  30. #define CDNS_SPI_IMR 0x10 /* Interrupt Enabled Mask Register, RO */
  31. #define CDNS_SPI_ER 0x14 /* Enable/Disable Register, RW */
  32. #define CDNS_SPI_DR 0x18 /* Delay Register, RW */
  33. #define CDNS_SPI_TXD 0x1C /* Data Transmit Register, WO */
  34. #define CDNS_SPI_RXD 0x20 /* Data Receive Register, RO */
  35. #define CDNS_SPI_SICR 0x24 /* Slave Idle Count Register, RW */
  36. #define CDNS_SPI_THLD 0x28 /* Transmit FIFO Watermark Register,RW */
  37. #define SPI_AUTOSUSPEND_TIMEOUT 3000
  38. /*
  39. * SPI Configuration Register bit Masks
  40. *
  41. * This register contains various control bits that affect the operation
  42. * of the SPI controller
  43. */
  44. #define CDNS_SPI_CR_MANSTRT 0x00010000 /* Manual TX Start */
  45. #define CDNS_SPI_CR_CPHA 0x00000004 /* Clock Phase Control */
  46. #define CDNS_SPI_CR_CPOL 0x00000002 /* Clock Polarity Control */
  47. #define CDNS_SPI_CR_SSCTRL 0x00003C00 /* Slave Select Mask */
  48. #define CDNS_SPI_CR_PERI_SEL 0x00000200 /* Peripheral Select Decode */
  49. #define CDNS_SPI_CR_BAUD_DIV 0x00000038 /* Baud Rate Divisor Mask */
  50. #define CDNS_SPI_CR_MSTREN 0x00000001 /* Master Enable Mask */
  51. #define CDNS_SPI_CR_MANSTRTEN 0x00008000 /* Manual TX Enable Mask */
  52. #define CDNS_SPI_CR_SSFORCE 0x00004000 /* Manual SS Enable Mask */
  53. #define CDNS_SPI_CR_BAUD_DIV_4 0x00000008 /* Default Baud Div Mask */
  54. #define CDNS_SPI_CR_DEFAULT (CDNS_SPI_CR_MSTREN | \
  55. CDNS_SPI_CR_SSCTRL | \
  56. CDNS_SPI_CR_SSFORCE | \
  57. CDNS_SPI_CR_BAUD_DIV_4)
  58. /*
  59. * SPI Configuration Register - Baud rate and slave select
  60. *
  61. * These are the values used in the calculation of baud rate divisor and
  62. * setting the slave select.
  63. */
  64. #define CDNS_SPI_BAUD_DIV_MAX 7 /* Baud rate divisor maximum */
  65. #define CDNS_SPI_BAUD_DIV_MIN 1 /* Baud rate divisor minimum */
  66. #define CDNS_SPI_BAUD_DIV_SHIFT 3 /* Baud rate divisor shift in CR */
  67. #define CDNS_SPI_SS_SHIFT 10 /* Slave Select field shift in CR */
  68. #define CDNS_SPI_SS0 0x1 /* Slave Select zero */
  69. /*
  70. * SPI Interrupt Registers bit Masks
  71. *
  72. * All the four interrupt registers (Status/Mask/Enable/Disable) have the same
  73. * bit definitions.
  74. */
  75. #define CDNS_SPI_IXR_TXOW 0x00000004 /* SPI TX FIFO Overwater */
  76. #define CDNS_SPI_IXR_MODF 0x00000002 /* SPI Mode Fault */
  77. #define CDNS_SPI_IXR_RXNEMTY 0x00000010 /* SPI RX FIFO Not Empty */
  78. #define CDNS_SPI_IXR_DEFAULT (CDNS_SPI_IXR_TXOW | \
  79. CDNS_SPI_IXR_MODF)
  80. #define CDNS_SPI_IXR_TXFULL 0x00000008 /* SPI TX Full */
  81. #define CDNS_SPI_IXR_ALL 0x0000007F /* SPI all interrupts */
  82. /*
  83. * SPI Enable Register bit Masks
  84. *
  85. * This register is used to enable or disable the SPI controller
  86. */
  87. #define CDNS_SPI_ER_ENABLE 0x00000001 /* SPI Enable Bit Mask */
  88. #define CDNS_SPI_ER_DISABLE 0x0 /* SPI Disable Bit Mask */
  89. /* SPI FIFO depth in bytes */
  90. #define CDNS_SPI_FIFO_DEPTH 128
  91. /* Default number of chip select lines */
  92. #define CDNS_SPI_DEFAULT_NUM_CS 4
  93. /**
  94. * struct cdns_spi - This definition defines spi driver instance
  95. * @regs: Virtual address of the SPI controller registers
  96. * @ref_clk: Pointer to the peripheral clock
  97. * @pclk: Pointer to the APB clock
  98. * @speed_hz: Current SPI bus clock speed in Hz
  99. * @txbuf: Pointer to the TX buffer
  100. * @rxbuf: Pointer to the RX buffer
  101. * @tx_bytes: Number of bytes left to transfer
  102. * @rx_bytes: Number of bytes requested
  103. * @dev_busy: Device busy flag
  104. * @is_decoded_cs: Flag for decoder property set or not
  105. */
  106. struct cdns_spi {
  107. void __iomem *regs;
  108. struct clk *ref_clk;
  109. struct clk *pclk;
  110. u32 speed_hz;
  111. const u8 *txbuf;
  112. u8 *rxbuf;
  113. int tx_bytes;
  114. int rx_bytes;
  115. u8 dev_busy;
  116. u32 is_decoded_cs;
  117. };
  118. /* Macros for the SPI controller read/write */
  119. static inline u32 cdns_spi_read(struct cdns_spi *xspi, u32 offset)
  120. {
  121. return readl_relaxed(xspi->regs + offset);
  122. }
  123. static inline void cdns_spi_write(struct cdns_spi *xspi, u32 offset, u32 val)
  124. {
  125. writel_relaxed(val, xspi->regs + offset);
  126. }
  127. /**
  128. * cdns_spi_init_hw - Initialize the hardware and configure the SPI controller
  129. * @xspi: Pointer to the cdns_spi structure
  130. *
  131. * On reset the SPI controller is configured to be in master mode, baud rate
  132. * divisor is set to 4, threshold value for TX FIFO not full interrupt is set
  133. * to 1 and size of the word to be transferred as 8 bit.
  134. * This function initializes the SPI controller to disable and clear all the
  135. * interrupts, enable manual slave select and manual start, deselect all the
  136. * chip select lines, and enable the SPI controller.
  137. */
  138. static void cdns_spi_init_hw(struct cdns_spi *xspi)
  139. {
  140. u32 ctrl_reg = CDNS_SPI_CR_DEFAULT;
  141. if (xspi->is_decoded_cs)
  142. ctrl_reg |= CDNS_SPI_CR_PERI_SEL;
  143. cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
  144. cdns_spi_write(xspi, CDNS_SPI_IDR, CDNS_SPI_IXR_ALL);
  145. /* Clear the RX FIFO */
  146. while (cdns_spi_read(xspi, CDNS_SPI_ISR) & CDNS_SPI_IXR_RXNEMTY)
  147. cdns_spi_read(xspi, CDNS_SPI_RXD);
  148. cdns_spi_write(xspi, CDNS_SPI_ISR, CDNS_SPI_IXR_ALL);
  149. cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
  150. cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
  151. }
  152. /**
  153. * cdns_spi_chipselect - Select or deselect the chip select line
  154. * @spi: Pointer to the spi_device structure
  155. * @is_high: Select(0) or deselect (1) the chip select line
  156. */
  157. static void cdns_spi_chipselect(struct spi_device *spi, bool is_high)
  158. {
  159. struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
  160. u32 ctrl_reg;
  161. ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
  162. if (is_high) {
  163. /* Deselect the slave */
  164. ctrl_reg |= CDNS_SPI_CR_SSCTRL;
  165. } else {
  166. /* Select the slave */
  167. ctrl_reg &= ~CDNS_SPI_CR_SSCTRL;
  168. if (!(xspi->is_decoded_cs))
  169. ctrl_reg |= ((~(CDNS_SPI_SS0 << spi->chip_select)) <<
  170. CDNS_SPI_SS_SHIFT) &
  171. CDNS_SPI_CR_SSCTRL;
  172. else
  173. ctrl_reg |= (spi->chip_select << CDNS_SPI_SS_SHIFT) &
  174. CDNS_SPI_CR_SSCTRL;
  175. }
  176. cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
  177. }
  178. /**
  179. * cdns_spi_config_clock_mode - Sets clock polarity and phase
  180. * @spi: Pointer to the spi_device structure
  181. *
  182. * Sets the requested clock polarity and phase.
  183. */
  184. static void cdns_spi_config_clock_mode(struct spi_device *spi)
  185. {
  186. struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
  187. u32 ctrl_reg, new_ctrl_reg;
  188. new_ctrl_reg = ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
  189. /* Set the SPI clock phase and clock polarity */
  190. new_ctrl_reg &= ~(CDNS_SPI_CR_CPHA | CDNS_SPI_CR_CPOL);
  191. if (spi->mode & SPI_CPHA)
  192. new_ctrl_reg |= CDNS_SPI_CR_CPHA;
  193. if (spi->mode & SPI_CPOL)
  194. new_ctrl_reg |= CDNS_SPI_CR_CPOL;
  195. if (new_ctrl_reg != ctrl_reg) {
  196. /*
  197. * Just writing the CR register does not seem to apply the clock
  198. * setting changes. This is problematic when changing the clock
  199. * polarity as it will cause the SPI slave to see spurious clock
  200. * transitions. To workaround the issue toggle the ER register.
  201. */
  202. cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
  203. cdns_spi_write(xspi, CDNS_SPI_CR, new_ctrl_reg);
  204. cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
  205. }
  206. }
  207. /**
  208. * cdns_spi_config_clock_freq - Sets clock frequency
  209. * @spi: Pointer to the spi_device structure
  210. * @transfer: Pointer to the spi_transfer structure which provides
  211. * information about next transfer setup parameters
  212. *
  213. * Sets the requested clock frequency.
  214. * Note: If the requested frequency is not an exact match with what can be
  215. * obtained using the prescalar value the driver sets the clock frequency which
  216. * is lower than the requested frequency (maximum lower) for the transfer. If
  217. * the requested frequency is higher or lower than that is supported by the SPI
  218. * controller the driver will set the highest or lowest frequency supported by
  219. * controller.
  220. */
  221. static void cdns_spi_config_clock_freq(struct spi_device *spi,
  222. struct spi_transfer *transfer)
  223. {
  224. struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
  225. u32 ctrl_reg, baud_rate_val;
  226. unsigned long frequency;
  227. frequency = clk_get_rate(xspi->ref_clk);
  228. ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
  229. /* Set the clock frequency */
  230. if (xspi->speed_hz != transfer->speed_hz) {
  231. /* first valid value is 1 */
  232. baud_rate_val = CDNS_SPI_BAUD_DIV_MIN;
  233. while ((baud_rate_val < CDNS_SPI_BAUD_DIV_MAX) &&
  234. (frequency / (2 << baud_rate_val)) > transfer->speed_hz)
  235. baud_rate_val++;
  236. ctrl_reg &= ~CDNS_SPI_CR_BAUD_DIV;
  237. ctrl_reg |= baud_rate_val << CDNS_SPI_BAUD_DIV_SHIFT;
  238. xspi->speed_hz = frequency / (2 << baud_rate_val);
  239. }
  240. cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
  241. }
  242. /**
  243. * cdns_spi_setup_transfer - Configure SPI controller for specified transfer
  244. * @spi: Pointer to the spi_device structure
  245. * @transfer: Pointer to the spi_transfer structure which provides
  246. * information about next transfer setup parameters
  247. *
  248. * Sets the operational mode of SPI controller for the next SPI transfer and
  249. * sets the requested clock frequency.
  250. *
  251. * Return: Always 0
  252. */
  253. static int cdns_spi_setup_transfer(struct spi_device *spi,
  254. struct spi_transfer *transfer)
  255. {
  256. struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
  257. cdns_spi_config_clock_freq(spi, transfer);
  258. dev_dbg(&spi->dev, "%s, mode %d, %u bits/w, %u clock speed\n",
  259. __func__, spi->mode, spi->bits_per_word,
  260. xspi->speed_hz);
  261. return 0;
  262. }
  263. /**
  264. * cdns_spi_fill_tx_fifo - Fills the TX FIFO with as many bytes as possible
  265. * @xspi: Pointer to the cdns_spi structure
  266. */
  267. static void cdns_spi_fill_tx_fifo(struct cdns_spi *xspi)
  268. {
  269. unsigned long trans_cnt = 0;
  270. while ((trans_cnt < CDNS_SPI_FIFO_DEPTH) &&
  271. (xspi->tx_bytes > 0)) {
  272. if (xspi->txbuf)
  273. cdns_spi_write(xspi, CDNS_SPI_TXD, *xspi->txbuf++);
  274. else
  275. cdns_spi_write(xspi, CDNS_SPI_TXD, 0);
  276. xspi->tx_bytes--;
  277. trans_cnt++;
  278. }
  279. }
  280. /**
  281. * cdns_spi_irq - Interrupt service routine of the SPI controller
  282. * @irq: IRQ number
  283. * @dev_id: Pointer to the xspi structure
  284. *
  285. * This function handles TX empty and Mode Fault interrupts only.
  286. * On TX empty interrupt this function reads the received data from RX FIFO and
  287. * fills the TX FIFO if there is any data remaining to be transferred.
  288. * On Mode Fault interrupt this function indicates that transfer is completed,
  289. * the SPI subsystem will identify the error as the remaining bytes to be
  290. * transferred is non-zero.
  291. *
  292. * Return: IRQ_HANDLED when handled; IRQ_NONE otherwise.
  293. */
  294. static irqreturn_t cdns_spi_irq(int irq, void *dev_id)
  295. {
  296. struct spi_master *master = dev_id;
  297. struct cdns_spi *xspi = spi_master_get_devdata(master);
  298. u32 intr_status, status;
  299. status = IRQ_NONE;
  300. intr_status = cdns_spi_read(xspi, CDNS_SPI_ISR);
  301. cdns_spi_write(xspi, CDNS_SPI_ISR, intr_status);
  302. if (intr_status & CDNS_SPI_IXR_MODF) {
  303. /* Indicate that transfer is completed, the SPI subsystem will
  304. * identify the error as the remaining bytes to be
  305. * transferred is non-zero
  306. */
  307. cdns_spi_write(xspi, CDNS_SPI_IDR, CDNS_SPI_IXR_DEFAULT);
  308. spi_finalize_current_transfer(master);
  309. status = IRQ_HANDLED;
  310. } else if (intr_status & CDNS_SPI_IXR_TXOW) {
  311. unsigned long trans_cnt;
  312. trans_cnt = xspi->rx_bytes - xspi->tx_bytes;
  313. /* Read out the data from the RX FIFO */
  314. while (trans_cnt) {
  315. u8 data;
  316. data = cdns_spi_read(xspi, CDNS_SPI_RXD);
  317. if (xspi->rxbuf)
  318. *xspi->rxbuf++ = data;
  319. xspi->rx_bytes--;
  320. trans_cnt--;
  321. }
  322. if (xspi->tx_bytes) {
  323. /* There is more data to send */
  324. cdns_spi_fill_tx_fifo(xspi);
  325. } else {
  326. /* Transfer is completed */
  327. cdns_spi_write(xspi, CDNS_SPI_IDR,
  328. CDNS_SPI_IXR_DEFAULT);
  329. spi_finalize_current_transfer(master);
  330. }
  331. status = IRQ_HANDLED;
  332. }
  333. return status;
  334. }
  335. static int cdns_prepare_message(struct spi_master *master,
  336. struct spi_message *msg)
  337. {
  338. cdns_spi_config_clock_mode(msg->spi);
  339. return 0;
  340. }
  341. /**
  342. * cdns_transfer_one - Initiates the SPI transfer
  343. * @master: Pointer to spi_master structure
  344. * @spi: Pointer to the spi_device structure
  345. * @transfer: Pointer to the spi_transfer structure which provides
  346. * information about next transfer parameters
  347. *
  348. * This function fills the TX FIFO, starts the SPI transfer and
  349. * returns a positive transfer count so that core will wait for completion.
  350. *
  351. * Return: Number of bytes transferred in the last transfer
  352. */
  353. static int cdns_transfer_one(struct spi_master *master,
  354. struct spi_device *spi,
  355. struct spi_transfer *transfer)
  356. {
  357. struct cdns_spi *xspi = spi_master_get_devdata(master);
  358. xspi->txbuf = transfer->tx_buf;
  359. xspi->rxbuf = transfer->rx_buf;
  360. xspi->tx_bytes = transfer->len;
  361. xspi->rx_bytes = transfer->len;
  362. cdns_spi_setup_transfer(spi, transfer);
  363. cdns_spi_fill_tx_fifo(xspi);
  364. cdns_spi_write(xspi, CDNS_SPI_IER, CDNS_SPI_IXR_DEFAULT);
  365. return transfer->len;
  366. }
  367. /**
  368. * cdns_prepare_transfer_hardware - Prepares hardware for transfer.
  369. * @master: Pointer to the spi_master structure which provides
  370. * information about the controller.
  371. *
  372. * This function enables SPI master controller.
  373. *
  374. * Return: 0 always
  375. */
  376. static int cdns_prepare_transfer_hardware(struct spi_master *master)
  377. {
  378. struct cdns_spi *xspi = spi_master_get_devdata(master);
  379. cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
  380. return 0;
  381. }
  382. /**
  383. * cdns_unprepare_transfer_hardware - Relaxes hardware after transfer
  384. * @master: Pointer to the spi_master structure which provides
  385. * information about the controller.
  386. *
  387. * This function disables the SPI master controller.
  388. *
  389. * Return: 0 always
  390. */
  391. static int cdns_unprepare_transfer_hardware(struct spi_master *master)
  392. {
  393. struct cdns_spi *xspi = spi_master_get_devdata(master);
  394. cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
  395. return 0;
  396. }
  397. /**
  398. * cdns_spi_probe - Probe method for the SPI driver
  399. * @pdev: Pointer to the platform_device structure
  400. *
  401. * This function initializes the driver data structures and the hardware.
  402. *
  403. * Return: 0 on success and error value on error
  404. */
  405. static int cdns_spi_probe(struct platform_device *pdev)
  406. {
  407. int ret = 0, irq;
  408. struct spi_master *master;
  409. struct cdns_spi *xspi;
  410. struct resource *res;
  411. u32 num_cs;
  412. master = spi_alloc_master(&pdev->dev, sizeof(*xspi));
  413. if (!master)
  414. return -ENOMEM;
  415. xspi = spi_master_get_devdata(master);
  416. master->dev.of_node = pdev->dev.of_node;
  417. platform_set_drvdata(pdev, master);
  418. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  419. xspi->regs = devm_ioremap_resource(&pdev->dev, res);
  420. if (IS_ERR(xspi->regs)) {
  421. ret = PTR_ERR(xspi->regs);
  422. goto remove_master;
  423. }
  424. xspi->pclk = devm_clk_get(&pdev->dev, "pclk");
  425. if (IS_ERR(xspi->pclk)) {
  426. dev_err(&pdev->dev, "pclk clock not found.\n");
  427. ret = PTR_ERR(xspi->pclk);
  428. goto remove_master;
  429. }
  430. xspi->ref_clk = devm_clk_get(&pdev->dev, "ref_clk");
  431. if (IS_ERR(xspi->ref_clk)) {
  432. dev_err(&pdev->dev, "ref_clk clock not found.\n");
  433. ret = PTR_ERR(xspi->ref_clk);
  434. goto remove_master;
  435. }
  436. ret = clk_prepare_enable(xspi->pclk);
  437. if (ret) {
  438. dev_err(&pdev->dev, "Unable to enable APB clock.\n");
  439. goto remove_master;
  440. }
  441. ret = clk_prepare_enable(xspi->ref_clk);
  442. if (ret) {
  443. dev_err(&pdev->dev, "Unable to enable device clock.\n");
  444. goto clk_dis_apb;
  445. }
  446. pm_runtime_enable(&pdev->dev);
  447. pm_runtime_use_autosuspend(&pdev->dev);
  448. pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
  449. pm_runtime_set_active(&pdev->dev);
  450. ret = of_property_read_u32(pdev->dev.of_node, "num-cs", &num_cs);
  451. if (ret < 0)
  452. master->num_chipselect = CDNS_SPI_DEFAULT_NUM_CS;
  453. else
  454. master->num_chipselect = num_cs;
  455. ret = of_property_read_u32(pdev->dev.of_node, "is-decoded-cs",
  456. &xspi->is_decoded_cs);
  457. if (ret < 0)
  458. xspi->is_decoded_cs = 0;
  459. /* SPI controller initializations */
  460. cdns_spi_init_hw(xspi);
  461. pm_runtime_mark_last_busy(&pdev->dev);
  462. pm_runtime_put_autosuspend(&pdev->dev);
  463. irq = platform_get_irq(pdev, 0);
  464. if (irq <= 0) {
  465. ret = -ENXIO;
  466. dev_err(&pdev->dev, "irq number is invalid\n");
  467. goto clk_dis_all;
  468. }
  469. ret = devm_request_irq(&pdev->dev, irq, cdns_spi_irq,
  470. 0, pdev->name, master);
  471. if (ret != 0) {
  472. ret = -ENXIO;
  473. dev_err(&pdev->dev, "request_irq failed\n");
  474. goto clk_dis_all;
  475. }
  476. master->prepare_transfer_hardware = cdns_prepare_transfer_hardware;
  477. master->prepare_message = cdns_prepare_message;
  478. master->transfer_one = cdns_transfer_one;
  479. master->unprepare_transfer_hardware = cdns_unprepare_transfer_hardware;
  480. master->set_cs = cdns_spi_chipselect;
  481. master->auto_runtime_pm = true;
  482. master->mode_bits = SPI_CPOL | SPI_CPHA;
  483. /* Set to default valid value */
  484. master->max_speed_hz = clk_get_rate(xspi->ref_clk) / 4;
  485. xspi->speed_hz = master->max_speed_hz;
  486. master->bits_per_word_mask = SPI_BPW_MASK(8);
  487. ret = spi_register_master(master);
  488. if (ret) {
  489. dev_err(&pdev->dev, "spi_register_master failed\n");
  490. goto clk_dis_all;
  491. }
  492. return ret;
  493. clk_dis_all:
  494. pm_runtime_set_suspended(&pdev->dev);
  495. pm_runtime_disable(&pdev->dev);
  496. clk_disable_unprepare(xspi->ref_clk);
  497. clk_dis_apb:
  498. clk_disable_unprepare(xspi->pclk);
  499. remove_master:
  500. spi_master_put(master);
  501. return ret;
  502. }
  503. /**
  504. * cdns_spi_remove - Remove method for the SPI driver
  505. * @pdev: Pointer to the platform_device structure
  506. *
  507. * This function is called if a device is physically removed from the system or
  508. * if the driver module is being unloaded. It frees all resources allocated to
  509. * the device.
  510. *
  511. * Return: 0 on success and error value on error
  512. */
  513. static int cdns_spi_remove(struct platform_device *pdev)
  514. {
  515. struct spi_master *master = platform_get_drvdata(pdev);
  516. struct cdns_spi *xspi = spi_master_get_devdata(master);
  517. cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
  518. clk_disable_unprepare(xspi->ref_clk);
  519. clk_disable_unprepare(xspi->pclk);
  520. pm_runtime_set_suspended(&pdev->dev);
  521. pm_runtime_disable(&pdev->dev);
  522. spi_unregister_master(master);
  523. return 0;
  524. }
  525. /**
  526. * cdns_spi_suspend - Suspend method for the SPI driver
  527. * @dev: Address of the platform_device structure
  528. *
  529. * This function disables the SPI controller and
  530. * changes the driver state to "suspend"
  531. *
  532. * Return: Always 0
  533. */
  534. static int __maybe_unused cdns_spi_suspend(struct device *dev)
  535. {
  536. struct platform_device *pdev = to_platform_device(dev);
  537. struct spi_master *master = platform_get_drvdata(pdev);
  538. spi_master_suspend(master);
  539. return 0;
  540. }
  541. /**
  542. * cdns_spi_resume - Resume method for the SPI driver
  543. * @dev: Address of the platform_device structure
  544. *
  545. * This function changes the driver state to "ready"
  546. *
  547. * Return: 0 on success and error value on error
  548. */
  549. static int __maybe_unused cdns_spi_resume(struct device *dev)
  550. {
  551. struct platform_device *pdev = to_platform_device(dev);
  552. struct spi_master *master = platform_get_drvdata(pdev);
  553. spi_master_resume(master);
  554. return 0;
  555. }
  556. /**
  557. * cdns_spi_runtime_resume - Runtime resume method for the SPI driver
  558. * @dev: Address of the platform_device structure
  559. *
  560. * This function enables the clocks
  561. *
  562. * Return: 0 on success and error value on error
  563. */
  564. static int cnds_runtime_resume(struct device *dev)
  565. {
  566. struct spi_master *master = dev_get_drvdata(dev);
  567. struct cdns_spi *xspi = spi_master_get_devdata(master);
  568. int ret;
  569. ret = clk_prepare_enable(xspi->pclk);
  570. if (ret) {
  571. dev_err(dev, "Cannot enable APB clock.\n");
  572. return ret;
  573. }
  574. ret = clk_prepare_enable(xspi->ref_clk);
  575. if (ret) {
  576. dev_err(dev, "Cannot enable device clock.\n");
  577. clk_disable(xspi->pclk);
  578. return ret;
  579. }
  580. return 0;
  581. }
  582. /**
  583. * cdns_spi_runtime_suspend - Runtime suspend method for the SPI driver
  584. * @dev: Address of the platform_device structure
  585. *
  586. * This function disables the clocks
  587. *
  588. * Return: Always 0
  589. */
  590. static int cnds_runtime_suspend(struct device *dev)
  591. {
  592. struct spi_master *master = dev_get_drvdata(dev);
  593. struct cdns_spi *xspi = spi_master_get_devdata(master);
  594. clk_disable_unprepare(xspi->ref_clk);
  595. clk_disable_unprepare(xspi->pclk);
  596. return 0;
  597. }
  598. static const struct dev_pm_ops cdns_spi_dev_pm_ops = {
  599. SET_RUNTIME_PM_OPS(cnds_runtime_suspend,
  600. cnds_runtime_resume, NULL)
  601. SET_SYSTEM_SLEEP_PM_OPS(cdns_spi_suspend, cdns_spi_resume)
  602. };
  603. static const struct of_device_id cdns_spi_of_match[] = {
  604. { .compatible = "xlnx,zynq-spi-r1p6" },
  605. { .compatible = "cdns,spi-r1p6" },
  606. { /* end of table */ }
  607. };
  608. MODULE_DEVICE_TABLE(of, cdns_spi_of_match);
  609. /* cdns_spi_driver - This structure defines the SPI subsystem platform driver */
  610. static struct platform_driver cdns_spi_driver = {
  611. .probe = cdns_spi_probe,
  612. .remove = cdns_spi_remove,
  613. .driver = {
  614. .name = CDNS_SPI_NAME,
  615. .of_match_table = cdns_spi_of_match,
  616. .pm = &cdns_spi_dev_pm_ops,
  617. },
  618. };
  619. module_platform_driver(cdns_spi_driver);
  620. MODULE_AUTHOR("Xilinx, Inc.");
  621. MODULE_DESCRIPTION("Cadence SPI driver");
  622. MODULE_LICENSE("GPL");