irq.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125
  1. #ifndef _LINUX_IRQ_H
  2. #define _LINUX_IRQ_H
  3. /*
  4. * Please do not include this file in generic code. There is currently
  5. * no requirement for any architecture to implement anything held
  6. * within this file.
  7. *
  8. * Thanks. --rmk
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/linkage.h>
  12. #include <linux/cache.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/cpumask.h>
  15. #include <linux/gfp.h>
  16. #include <linux/irqhandler.h>
  17. #include <linux/irqreturn.h>
  18. #include <linux/irqnr.h>
  19. #include <linux/errno.h>
  20. #include <linux/topology.h>
  21. #include <linux/wait.h>
  22. #include <linux/io.h>
  23. #include <linux/slab.h>
  24. #include <asm/irq.h>
  25. #include <asm/ptrace.h>
  26. #include <asm/irq_regs.h>
  27. struct seq_file;
  28. struct module;
  29. struct msi_msg;
  30. enum irqchip_irq_state;
  31. /*
  32. * IRQ line status.
  33. *
  34. * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
  35. *
  36. * IRQ_TYPE_NONE - default, unspecified type
  37. * IRQ_TYPE_EDGE_RISING - rising edge triggered
  38. * IRQ_TYPE_EDGE_FALLING - falling edge triggered
  39. * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
  40. * IRQ_TYPE_LEVEL_HIGH - high level triggered
  41. * IRQ_TYPE_LEVEL_LOW - low level triggered
  42. * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
  43. * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
  44. * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
  45. * to setup the HW to a sane default (used
  46. * by irqdomain map() callbacks to synchronize
  47. * the HW state and SW flags for a newly
  48. * allocated descriptor).
  49. *
  50. * IRQ_TYPE_PROBE - Special flag for probing in progress
  51. *
  52. * Bits which can be modified via irq_set/clear/modify_status_flags()
  53. * IRQ_LEVEL - Interrupt is level type. Will be also
  54. * updated in the code when the above trigger
  55. * bits are modified via irq_set_irq_type()
  56. * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
  57. * it from affinity setting
  58. * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
  59. * IRQ_NOREQUEST - Interrupt cannot be requested via
  60. * request_irq()
  61. * IRQ_NOTHREAD - Interrupt cannot be threaded
  62. * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
  63. * request/setup_irq()
  64. * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
  65. * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
  66. * IRQ_NESTED_THREAD - Interrupt nests into another thread
  67. * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
  68. * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
  69. * it from the spurious interrupt detection
  70. * mechanism and from core side polling.
  71. * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
  72. */
  73. enum {
  74. IRQ_TYPE_NONE = 0x00000000,
  75. IRQ_TYPE_EDGE_RISING = 0x00000001,
  76. IRQ_TYPE_EDGE_FALLING = 0x00000002,
  77. IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
  78. IRQ_TYPE_LEVEL_HIGH = 0x00000004,
  79. IRQ_TYPE_LEVEL_LOW = 0x00000008,
  80. IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
  81. IRQ_TYPE_SENSE_MASK = 0x0000000f,
  82. IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
  83. IRQ_TYPE_PROBE = 0x00000010,
  84. IRQ_LEVEL = (1 << 8),
  85. IRQ_PER_CPU = (1 << 9),
  86. IRQ_NOPROBE = (1 << 10),
  87. IRQ_NOREQUEST = (1 << 11),
  88. IRQ_NOAUTOEN = (1 << 12),
  89. IRQ_NO_BALANCING = (1 << 13),
  90. IRQ_MOVE_PCNTXT = (1 << 14),
  91. IRQ_NESTED_THREAD = (1 << 15),
  92. IRQ_NOTHREAD = (1 << 16),
  93. IRQ_PER_CPU_DEVID = (1 << 17),
  94. IRQ_IS_POLLED = (1 << 18),
  95. IRQ_DISABLE_UNLAZY = (1 << 19),
  96. };
  97. #define IRQF_MODIFY_MASK \
  98. (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
  99. IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
  100. IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
  101. IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
  102. #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
  103. /*
  104. * Return value for chip->irq_set_affinity()
  105. *
  106. * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
  107. * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
  108. * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
  109. * support stacked irqchips, which indicates skipping
  110. * all descendent irqchips.
  111. */
  112. enum {
  113. IRQ_SET_MASK_OK = 0,
  114. IRQ_SET_MASK_OK_NOCOPY,
  115. IRQ_SET_MASK_OK_DONE,
  116. };
  117. struct msi_desc;
  118. struct irq_domain;
  119. /**
  120. * struct irq_common_data - per irq data shared by all irqchips
  121. * @state_use_accessors: status information for irq chip functions.
  122. * Use accessor functions to deal with it
  123. * @node: node index useful for balancing
  124. * @handler_data: per-IRQ data for the irq_chip methods
  125. * @affinity: IRQ affinity on SMP. If this is an IPI
  126. * related irq, then this is the mask of the
  127. * CPUs to which an IPI can be sent.
  128. * @effective_affinity: The effective IRQ affinity on SMP as some irq
  129. * chips do not allow multi CPU destinations.
  130. * A subset of @affinity.
  131. * @msi_desc: MSI descriptor
  132. * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
  133. */
  134. struct irq_common_data {
  135. unsigned int __private state_use_accessors;
  136. #ifdef CONFIG_NUMA
  137. unsigned int node;
  138. #endif
  139. void *handler_data;
  140. struct msi_desc *msi_desc;
  141. cpumask_var_t affinity;
  142. #ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
  143. cpumask_var_t effective_affinity;
  144. #endif
  145. #ifdef CONFIG_GENERIC_IRQ_IPI
  146. unsigned int ipi_offset;
  147. #endif
  148. };
  149. /**
  150. * struct irq_data - per irq chip data passed down to chip functions
  151. * @mask: precomputed bitmask for accessing the chip registers
  152. * @irq: interrupt number
  153. * @hwirq: hardware interrupt number, local to the interrupt domain
  154. * @common: point to data shared by all irqchips
  155. * @chip: low level interrupt hardware access
  156. * @domain: Interrupt translation domain; responsible for mapping
  157. * between hwirq number and linux irq number.
  158. * @parent_data: pointer to parent struct irq_data to support hierarchy
  159. * irq_domain
  160. * @chip_data: platform-specific per-chip private data for the chip
  161. * methods, to allow shared chip implementations
  162. */
  163. struct irq_data {
  164. u32 mask;
  165. unsigned int irq;
  166. unsigned long hwirq;
  167. struct irq_common_data *common;
  168. struct irq_chip *chip;
  169. struct irq_domain *domain;
  170. #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
  171. struct irq_data *parent_data;
  172. #endif
  173. void *chip_data;
  174. };
  175. /*
  176. * Bit masks for irq_common_data.state_use_accessors
  177. *
  178. * IRQD_TRIGGER_MASK - Mask for the trigger type bits
  179. * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
  180. * IRQD_ACTIVATED - Interrupt has already been activated
  181. * IRQD_NO_BALANCING - Balancing disabled for this IRQ
  182. * IRQD_PER_CPU - Interrupt is per cpu
  183. * IRQD_AFFINITY_SET - Interrupt affinity was set
  184. * IRQD_LEVEL - Interrupt is level triggered
  185. * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
  186. * from suspend
  187. * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
  188. * context
  189. * IRQD_IRQ_DISABLED - Disabled state of the interrupt
  190. * IRQD_IRQ_MASKED - Masked state of the interrupt
  191. * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
  192. * IRQD_WAKEUP_ARMED - Wakeup mode armed
  193. * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
  194. * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
  195. * IRQD_IRQ_STARTED - Startup state of the interrupt
  196. * IRQD_MANAGED_SHUTDOWN - Interrupt was shutdown due to empty affinity
  197. * mask. Applies only to affinity managed irqs.
  198. * IRQD_SINGLE_TARGET - IRQ allows only a single affinity target
  199. */
  200. enum {
  201. IRQD_TRIGGER_MASK = 0xf,
  202. IRQD_SETAFFINITY_PENDING = (1 << 8),
  203. IRQD_ACTIVATED = (1 << 9),
  204. IRQD_NO_BALANCING = (1 << 10),
  205. IRQD_PER_CPU = (1 << 11),
  206. IRQD_AFFINITY_SET = (1 << 12),
  207. IRQD_LEVEL = (1 << 13),
  208. IRQD_WAKEUP_STATE = (1 << 14),
  209. IRQD_MOVE_PCNTXT = (1 << 15),
  210. IRQD_IRQ_DISABLED = (1 << 16),
  211. IRQD_IRQ_MASKED = (1 << 17),
  212. IRQD_IRQ_INPROGRESS = (1 << 18),
  213. IRQD_WAKEUP_ARMED = (1 << 19),
  214. IRQD_FORWARDED_TO_VCPU = (1 << 20),
  215. IRQD_AFFINITY_MANAGED = (1 << 21),
  216. IRQD_IRQ_STARTED = (1 << 22),
  217. IRQD_MANAGED_SHUTDOWN = (1 << 23),
  218. IRQD_SINGLE_TARGET = (1 << 24),
  219. };
  220. #define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
  221. static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
  222. {
  223. return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
  224. }
  225. static inline bool irqd_is_per_cpu(struct irq_data *d)
  226. {
  227. return __irqd_to_state(d) & IRQD_PER_CPU;
  228. }
  229. static inline bool irqd_can_balance(struct irq_data *d)
  230. {
  231. return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
  232. }
  233. static inline bool irqd_affinity_was_set(struct irq_data *d)
  234. {
  235. return __irqd_to_state(d) & IRQD_AFFINITY_SET;
  236. }
  237. static inline void irqd_mark_affinity_was_set(struct irq_data *d)
  238. {
  239. __irqd_to_state(d) |= IRQD_AFFINITY_SET;
  240. }
  241. static inline u32 irqd_get_trigger_type(struct irq_data *d)
  242. {
  243. return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
  244. }
  245. /*
  246. * Must only be called inside irq_chip.irq_set_type() functions.
  247. */
  248. static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
  249. {
  250. __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
  251. __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
  252. }
  253. static inline bool irqd_is_level_type(struct irq_data *d)
  254. {
  255. return __irqd_to_state(d) & IRQD_LEVEL;
  256. }
  257. /*
  258. * Must only be called of irqchip.irq_set_affinity() or low level
  259. * hieararchy domain allocation functions.
  260. */
  261. static inline void irqd_set_single_target(struct irq_data *d)
  262. {
  263. __irqd_to_state(d) |= IRQD_SINGLE_TARGET;
  264. }
  265. static inline bool irqd_is_single_target(struct irq_data *d)
  266. {
  267. return __irqd_to_state(d) & IRQD_SINGLE_TARGET;
  268. }
  269. static inline bool irqd_is_wakeup_set(struct irq_data *d)
  270. {
  271. return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
  272. }
  273. static inline bool irqd_can_move_in_process_context(struct irq_data *d)
  274. {
  275. return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
  276. }
  277. static inline bool irqd_irq_disabled(struct irq_data *d)
  278. {
  279. return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
  280. }
  281. static inline bool irqd_irq_masked(struct irq_data *d)
  282. {
  283. return __irqd_to_state(d) & IRQD_IRQ_MASKED;
  284. }
  285. static inline bool irqd_irq_inprogress(struct irq_data *d)
  286. {
  287. return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
  288. }
  289. static inline bool irqd_is_wakeup_armed(struct irq_data *d)
  290. {
  291. return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
  292. }
  293. static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
  294. {
  295. return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
  296. }
  297. static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
  298. {
  299. __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
  300. }
  301. static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
  302. {
  303. __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
  304. }
  305. static inline bool irqd_affinity_is_managed(struct irq_data *d)
  306. {
  307. return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
  308. }
  309. static inline bool irqd_is_activated(struct irq_data *d)
  310. {
  311. return __irqd_to_state(d) & IRQD_ACTIVATED;
  312. }
  313. static inline void irqd_set_activated(struct irq_data *d)
  314. {
  315. __irqd_to_state(d) |= IRQD_ACTIVATED;
  316. }
  317. static inline void irqd_clr_activated(struct irq_data *d)
  318. {
  319. __irqd_to_state(d) &= ~IRQD_ACTIVATED;
  320. }
  321. static inline bool irqd_is_started(struct irq_data *d)
  322. {
  323. return __irqd_to_state(d) & IRQD_IRQ_STARTED;
  324. }
  325. static inline bool irqd_is_managed_and_shutdown(struct irq_data *d)
  326. {
  327. return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
  328. }
  329. #undef __irqd_to_state
  330. static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
  331. {
  332. return d->hwirq;
  333. }
  334. /**
  335. * struct irq_chip - hardware interrupt chip descriptor
  336. *
  337. * @parent_device: pointer to parent device for irqchip
  338. * @name: name for /proc/interrupts
  339. * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
  340. * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
  341. * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
  342. * @irq_disable: disable the interrupt
  343. * @irq_ack: start of a new interrupt
  344. * @irq_mask: mask an interrupt source
  345. * @irq_mask_ack: ack and mask an interrupt source
  346. * @irq_unmask: unmask an interrupt source
  347. * @irq_eoi: end of interrupt
  348. * @irq_set_affinity: Set the CPU affinity on SMP machines. If the force
  349. * argument is true, it tells the driver to
  350. * unconditionally apply the affinity setting. Sanity
  351. * checks against the supplied affinity mask are not
  352. * required. This is used for CPU hotplug where the
  353. * target CPU is not yet set in the cpu_online_mask.
  354. * @irq_retrigger: resend an IRQ to the CPU
  355. * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
  356. * @irq_set_wake: enable/disable power-management wake-on of an IRQ
  357. * @irq_bus_lock: function to lock access to slow bus (i2c) chips
  358. * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
  359. * @irq_cpu_online: configure an interrupt source for a secondary CPU
  360. * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
  361. * @irq_suspend: function called from core code on suspend once per
  362. * chip, when one or more interrupts are installed
  363. * @irq_resume: function called from core code on resume once per chip,
  364. * when one ore more interrupts are installed
  365. * @irq_pm_shutdown: function called from core code on shutdown once per chip
  366. * @irq_calc_mask: Optional function to set irq_data.mask for special cases
  367. * @irq_print_chip: optional to print special chip info in show_interrupts
  368. * @irq_request_resources: optional to request resources before calling
  369. * any other callback related to this irq
  370. * @irq_release_resources: optional to release resources acquired with
  371. * irq_request_resources
  372. * @irq_compose_msi_msg: optional to compose message content for MSI
  373. * @irq_write_msi_msg: optional to write message content for MSI
  374. * @irq_get_irqchip_state: return the internal state of an interrupt
  375. * @irq_set_irqchip_state: set the internal state of a interrupt
  376. * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
  377. * @ipi_send_single: send a single IPI to destination cpus
  378. * @ipi_send_mask: send an IPI to destination cpus in cpumask
  379. * @flags: chip specific flags
  380. */
  381. struct irq_chip {
  382. struct device *parent_device;
  383. const char *name;
  384. unsigned int (*irq_startup)(struct irq_data *data);
  385. void (*irq_shutdown)(struct irq_data *data);
  386. void (*irq_enable)(struct irq_data *data);
  387. void (*irq_disable)(struct irq_data *data);
  388. void (*irq_ack)(struct irq_data *data);
  389. void (*irq_mask)(struct irq_data *data);
  390. void (*irq_mask_ack)(struct irq_data *data);
  391. void (*irq_unmask)(struct irq_data *data);
  392. void (*irq_eoi)(struct irq_data *data);
  393. int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
  394. int (*irq_retrigger)(struct irq_data *data);
  395. int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
  396. int (*irq_set_wake)(struct irq_data *data, unsigned int on);
  397. void (*irq_bus_lock)(struct irq_data *data);
  398. void (*irq_bus_sync_unlock)(struct irq_data *data);
  399. void (*irq_cpu_online)(struct irq_data *data);
  400. void (*irq_cpu_offline)(struct irq_data *data);
  401. void (*irq_suspend)(struct irq_data *data);
  402. void (*irq_resume)(struct irq_data *data);
  403. void (*irq_pm_shutdown)(struct irq_data *data);
  404. void (*irq_calc_mask)(struct irq_data *data);
  405. void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
  406. int (*irq_request_resources)(struct irq_data *data);
  407. void (*irq_release_resources)(struct irq_data *data);
  408. void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
  409. void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
  410. int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
  411. int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
  412. int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
  413. void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
  414. void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
  415. unsigned long flags;
  416. };
  417. /*
  418. * irq_chip specific flags
  419. *
  420. * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
  421. * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
  422. * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
  423. * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
  424. * when irq enabled
  425. * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
  426. * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
  427. * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
  428. */
  429. enum {
  430. IRQCHIP_SET_TYPE_MASKED = (1 << 0),
  431. IRQCHIP_EOI_IF_HANDLED = (1 << 1),
  432. IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
  433. IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
  434. IRQCHIP_SKIP_SET_WAKE = (1 << 4),
  435. IRQCHIP_ONESHOT_SAFE = (1 << 5),
  436. IRQCHIP_EOI_THREADED = (1 << 6),
  437. };
  438. #include <linux/irqdesc.h>
  439. /*
  440. * Pick up the arch-dependent methods:
  441. */
  442. #include <asm/hw_irq.h>
  443. #ifndef NR_IRQS_LEGACY
  444. # define NR_IRQS_LEGACY 0
  445. #endif
  446. #ifndef ARCH_IRQ_INIT_FLAGS
  447. # define ARCH_IRQ_INIT_FLAGS 0
  448. #endif
  449. #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
  450. struct irqaction;
  451. extern int setup_irq(unsigned int irq, struct irqaction *new);
  452. extern void remove_irq(unsigned int irq, struct irqaction *act);
  453. extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
  454. extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
  455. extern void irq_cpu_online(void);
  456. extern void irq_cpu_offline(void);
  457. extern int irq_set_affinity_locked(struct irq_data *data,
  458. const struct cpumask *cpumask, bool force);
  459. extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
  460. #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_IRQ_MIGRATION)
  461. extern void irq_migrate_all_off_this_cpu(void);
  462. extern int irq_affinity_online_cpu(unsigned int cpu);
  463. #else
  464. # define irq_affinity_online_cpu NULL
  465. #endif
  466. #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
  467. void irq_move_irq(struct irq_data *data);
  468. void irq_move_masked_irq(struct irq_data *data);
  469. void irq_force_complete_move(struct irq_desc *desc);
  470. #else
  471. static inline void irq_move_irq(struct irq_data *data) { }
  472. static inline void irq_move_masked_irq(struct irq_data *data) { }
  473. static inline void irq_force_complete_move(struct irq_desc *desc) { }
  474. #endif
  475. extern int no_irq_affinity;
  476. #ifdef CONFIG_HARDIRQS_SW_RESEND
  477. int irq_set_parent(int irq, int parent_irq);
  478. #else
  479. static inline int irq_set_parent(int irq, int parent_irq)
  480. {
  481. return 0;
  482. }
  483. #endif
  484. /*
  485. * Built-in IRQ handlers for various IRQ types,
  486. * callable via desc->handle_irq()
  487. */
  488. extern void handle_level_irq(struct irq_desc *desc);
  489. extern void handle_fasteoi_irq(struct irq_desc *desc);
  490. extern void handle_edge_irq(struct irq_desc *desc);
  491. extern void handle_edge_eoi_irq(struct irq_desc *desc);
  492. extern void handle_simple_irq(struct irq_desc *desc);
  493. extern void handle_untracked_irq(struct irq_desc *desc);
  494. extern void handle_percpu_irq(struct irq_desc *desc);
  495. extern void handle_percpu_devid_irq(struct irq_desc *desc);
  496. extern void handle_bad_irq(struct irq_desc *desc);
  497. extern void handle_nested_irq(unsigned int irq);
  498. extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
  499. extern int irq_chip_pm_get(struct irq_data *data);
  500. extern int irq_chip_pm_put(struct irq_data *data);
  501. #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
  502. extern void handle_fasteoi_ack_irq(struct irq_desc *desc);
  503. extern void handle_fasteoi_mask_irq(struct irq_desc *desc);
  504. extern void irq_chip_enable_parent(struct irq_data *data);
  505. extern void irq_chip_disable_parent(struct irq_data *data);
  506. extern void irq_chip_ack_parent(struct irq_data *data);
  507. extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
  508. extern void irq_chip_mask_parent(struct irq_data *data);
  509. extern void irq_chip_unmask_parent(struct irq_data *data);
  510. extern void irq_chip_eoi_parent(struct irq_data *data);
  511. extern int irq_chip_set_affinity_parent(struct irq_data *data,
  512. const struct cpumask *dest,
  513. bool force);
  514. extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
  515. extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
  516. void *vcpu_info);
  517. extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
  518. #endif
  519. /* Handling of unhandled and spurious interrupts: */
  520. extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
  521. /* Enable/disable irq debugging output: */
  522. extern int noirqdebug_setup(char *str);
  523. /* Checks whether the interrupt can be requested by request_irq(): */
  524. extern int can_request_irq(unsigned int irq, unsigned long irqflags);
  525. /* Dummy irq-chip implementations: */
  526. extern struct irq_chip no_irq_chip;
  527. extern struct irq_chip dummy_irq_chip;
  528. extern void
  529. irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
  530. irq_flow_handler_t handle, const char *name);
  531. static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
  532. irq_flow_handler_t handle)
  533. {
  534. irq_set_chip_and_handler_name(irq, chip, handle, NULL);
  535. }
  536. extern int irq_set_percpu_devid(unsigned int irq);
  537. extern int irq_set_percpu_devid_partition(unsigned int irq,
  538. const struct cpumask *affinity);
  539. extern int irq_get_percpu_devid_partition(unsigned int irq,
  540. struct cpumask *affinity);
  541. extern void
  542. __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
  543. const char *name);
  544. static inline void
  545. irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
  546. {
  547. __irq_set_handler(irq, handle, 0, NULL);
  548. }
  549. /*
  550. * Set a highlevel chained flow handler for a given IRQ.
  551. * (a chained handler is automatically enabled and set to
  552. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  553. */
  554. static inline void
  555. irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
  556. {
  557. __irq_set_handler(irq, handle, 1, NULL);
  558. }
  559. /*
  560. * Set a highlevel chained flow handler and its data for a given IRQ.
  561. * (a chained handler is automatically enabled and set to
  562. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  563. */
  564. void
  565. irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
  566. void *data);
  567. void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
  568. static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
  569. {
  570. irq_modify_status(irq, 0, set);
  571. }
  572. static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
  573. {
  574. irq_modify_status(irq, clr, 0);
  575. }
  576. static inline void irq_set_noprobe(unsigned int irq)
  577. {
  578. irq_modify_status(irq, 0, IRQ_NOPROBE);
  579. }
  580. static inline void irq_set_probe(unsigned int irq)
  581. {
  582. irq_modify_status(irq, IRQ_NOPROBE, 0);
  583. }
  584. static inline void irq_set_nothread(unsigned int irq)
  585. {
  586. irq_modify_status(irq, 0, IRQ_NOTHREAD);
  587. }
  588. static inline void irq_set_thread(unsigned int irq)
  589. {
  590. irq_modify_status(irq, IRQ_NOTHREAD, 0);
  591. }
  592. static inline void irq_set_nested_thread(unsigned int irq, bool nest)
  593. {
  594. if (nest)
  595. irq_set_status_flags(irq, IRQ_NESTED_THREAD);
  596. else
  597. irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
  598. }
  599. static inline void irq_set_percpu_devid_flags(unsigned int irq)
  600. {
  601. irq_set_status_flags(irq,
  602. IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
  603. IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
  604. }
  605. /* Set/get chip/data for an IRQ: */
  606. extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
  607. extern int irq_set_handler_data(unsigned int irq, void *data);
  608. extern int irq_set_chip_data(unsigned int irq, void *data);
  609. extern int irq_set_irq_type(unsigned int irq, unsigned int type);
  610. extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
  611. extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
  612. struct msi_desc *entry);
  613. extern struct irq_data *irq_get_irq_data(unsigned int irq);
  614. static inline struct irq_chip *irq_get_chip(unsigned int irq)
  615. {
  616. struct irq_data *d = irq_get_irq_data(irq);
  617. return d ? d->chip : NULL;
  618. }
  619. static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
  620. {
  621. return d->chip;
  622. }
  623. static inline void *irq_get_chip_data(unsigned int irq)
  624. {
  625. struct irq_data *d = irq_get_irq_data(irq);
  626. return d ? d->chip_data : NULL;
  627. }
  628. static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
  629. {
  630. return d->chip_data;
  631. }
  632. static inline void *irq_get_handler_data(unsigned int irq)
  633. {
  634. struct irq_data *d = irq_get_irq_data(irq);
  635. return d ? d->common->handler_data : NULL;
  636. }
  637. static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
  638. {
  639. return d->common->handler_data;
  640. }
  641. static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
  642. {
  643. struct irq_data *d = irq_get_irq_data(irq);
  644. return d ? d->common->msi_desc : NULL;
  645. }
  646. static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
  647. {
  648. return d->common->msi_desc;
  649. }
  650. static inline u32 irq_get_trigger_type(unsigned int irq)
  651. {
  652. struct irq_data *d = irq_get_irq_data(irq);
  653. return d ? irqd_get_trigger_type(d) : 0;
  654. }
  655. static inline int irq_common_data_get_node(struct irq_common_data *d)
  656. {
  657. #ifdef CONFIG_NUMA
  658. return d->node;
  659. #else
  660. return 0;
  661. #endif
  662. }
  663. static inline int irq_data_get_node(struct irq_data *d)
  664. {
  665. return irq_common_data_get_node(d->common);
  666. }
  667. static inline struct cpumask *irq_get_affinity_mask(int irq)
  668. {
  669. struct irq_data *d = irq_get_irq_data(irq);
  670. return d ? d->common->affinity : NULL;
  671. }
  672. static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
  673. {
  674. return d->common->affinity;
  675. }
  676. #ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
  677. static inline
  678. struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
  679. {
  680. return d->common->effective_affinity;
  681. }
  682. static inline void irq_data_update_effective_affinity(struct irq_data *d,
  683. const struct cpumask *m)
  684. {
  685. cpumask_copy(d->common->effective_affinity, m);
  686. }
  687. #else
  688. static inline void irq_data_update_effective_affinity(struct irq_data *d,
  689. const struct cpumask *m)
  690. {
  691. }
  692. static inline
  693. struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
  694. {
  695. return d->common->affinity;
  696. }
  697. #endif
  698. unsigned int arch_dynirq_lower_bound(unsigned int from);
  699. int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
  700. struct module *owner, const struct cpumask *affinity);
  701. int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
  702. unsigned int cnt, int node, struct module *owner,
  703. const struct cpumask *affinity);
  704. /* use macros to avoid needing export.h for THIS_MODULE */
  705. #define irq_alloc_descs(irq, from, cnt, node) \
  706. __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
  707. #define irq_alloc_desc(node) \
  708. irq_alloc_descs(-1, 0, 1, node)
  709. #define irq_alloc_desc_at(at, node) \
  710. irq_alloc_descs(at, at, 1, node)
  711. #define irq_alloc_desc_from(from, node) \
  712. irq_alloc_descs(-1, from, 1, node)
  713. #define irq_alloc_descs_from(from, cnt, node) \
  714. irq_alloc_descs(-1, from, cnt, node)
  715. #define devm_irq_alloc_descs(dev, irq, from, cnt, node) \
  716. __devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)
  717. #define devm_irq_alloc_desc(dev, node) \
  718. devm_irq_alloc_descs(dev, -1, 0, 1, node)
  719. #define devm_irq_alloc_desc_at(dev, at, node) \
  720. devm_irq_alloc_descs(dev, at, at, 1, node)
  721. #define devm_irq_alloc_desc_from(dev, from, node) \
  722. devm_irq_alloc_descs(dev, -1, from, 1, node)
  723. #define devm_irq_alloc_descs_from(dev, from, cnt, node) \
  724. devm_irq_alloc_descs(dev, -1, from, cnt, node)
  725. void irq_free_descs(unsigned int irq, unsigned int cnt);
  726. static inline void irq_free_desc(unsigned int irq)
  727. {
  728. irq_free_descs(irq, 1);
  729. }
  730. #ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
  731. unsigned int irq_alloc_hwirqs(int cnt, int node);
  732. static inline unsigned int irq_alloc_hwirq(int node)
  733. {
  734. return irq_alloc_hwirqs(1, node);
  735. }
  736. void irq_free_hwirqs(unsigned int from, int cnt);
  737. static inline void irq_free_hwirq(unsigned int irq)
  738. {
  739. return irq_free_hwirqs(irq, 1);
  740. }
  741. int arch_setup_hwirq(unsigned int irq, int node);
  742. void arch_teardown_hwirq(unsigned int irq);
  743. #endif
  744. #ifdef CONFIG_GENERIC_IRQ_LEGACY
  745. void irq_init_desc(unsigned int irq);
  746. #endif
  747. /**
  748. * struct irq_chip_regs - register offsets for struct irq_gci
  749. * @enable: Enable register offset to reg_base
  750. * @disable: Disable register offset to reg_base
  751. * @mask: Mask register offset to reg_base
  752. * @ack: Ack register offset to reg_base
  753. * @eoi: Eoi register offset to reg_base
  754. * @type: Type configuration register offset to reg_base
  755. * @polarity: Polarity configuration register offset to reg_base
  756. */
  757. struct irq_chip_regs {
  758. unsigned long enable;
  759. unsigned long disable;
  760. unsigned long mask;
  761. unsigned long ack;
  762. unsigned long eoi;
  763. unsigned long type;
  764. unsigned long polarity;
  765. };
  766. /**
  767. * struct irq_chip_type - Generic interrupt chip instance for a flow type
  768. * @chip: The real interrupt chip which provides the callbacks
  769. * @regs: Register offsets for this chip
  770. * @handler: Flow handler associated with this chip
  771. * @type: Chip can handle these flow types
  772. * @mask_cache_priv: Cached mask register private to the chip type
  773. * @mask_cache: Pointer to cached mask register
  774. *
  775. * A irq_generic_chip can have several instances of irq_chip_type when
  776. * it requires different functions and register offsets for different
  777. * flow types.
  778. */
  779. struct irq_chip_type {
  780. struct irq_chip chip;
  781. struct irq_chip_regs regs;
  782. irq_flow_handler_t handler;
  783. u32 type;
  784. u32 mask_cache_priv;
  785. u32 *mask_cache;
  786. };
  787. /**
  788. * struct irq_chip_generic - Generic irq chip data structure
  789. * @lock: Lock to protect register and cache data access
  790. * @reg_base: Register base address (virtual)
  791. * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
  792. * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
  793. * @suspend: Function called from core code on suspend once per
  794. * chip; can be useful instead of irq_chip::suspend to
  795. * handle chip details even when no interrupts are in use
  796. * @resume: Function called from core code on resume once per chip;
  797. * can be useful instead of irq_chip::suspend to handle
  798. * chip details even when no interrupts are in use
  799. * @irq_base: Interrupt base nr for this chip
  800. * @irq_cnt: Number of interrupts handled by this chip
  801. * @mask_cache: Cached mask register shared between all chip types
  802. * @type_cache: Cached type register
  803. * @polarity_cache: Cached polarity register
  804. * @wake_enabled: Interrupt can wakeup from suspend
  805. * @wake_active: Interrupt is marked as an wakeup from suspend source
  806. * @num_ct: Number of available irq_chip_type instances (usually 1)
  807. * @private: Private data for non generic chip callbacks
  808. * @installed: bitfield to denote installed interrupts
  809. * @unused: bitfield to denote unused interrupts
  810. * @domain: irq domain pointer
  811. * @list: List head for keeping track of instances
  812. * @chip_types: Array of interrupt irq_chip_types
  813. *
  814. * Note, that irq_chip_generic can have multiple irq_chip_type
  815. * implementations which can be associated to a particular irq line of
  816. * an irq_chip_generic instance. That allows to share and protect
  817. * state in an irq_chip_generic instance when we need to implement
  818. * different flow mechanisms (level/edge) for it.
  819. */
  820. struct irq_chip_generic {
  821. raw_spinlock_t lock;
  822. void __iomem *reg_base;
  823. u32 (*reg_readl)(void __iomem *addr);
  824. void (*reg_writel)(u32 val, void __iomem *addr);
  825. void (*suspend)(struct irq_chip_generic *gc);
  826. void (*resume)(struct irq_chip_generic *gc);
  827. unsigned int irq_base;
  828. unsigned int irq_cnt;
  829. u32 mask_cache;
  830. u32 type_cache;
  831. u32 polarity_cache;
  832. u32 wake_enabled;
  833. u32 wake_active;
  834. unsigned int num_ct;
  835. void *private;
  836. unsigned long installed;
  837. unsigned long unused;
  838. struct irq_domain *domain;
  839. struct list_head list;
  840. struct irq_chip_type chip_types[0];
  841. };
  842. /**
  843. * enum irq_gc_flags - Initialization flags for generic irq chips
  844. * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
  845. * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
  846. * irq chips which need to call irq_set_wake() on
  847. * the parent irq. Usually GPIO implementations
  848. * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
  849. * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
  850. * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
  851. */
  852. enum irq_gc_flags {
  853. IRQ_GC_INIT_MASK_CACHE = 1 << 0,
  854. IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
  855. IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
  856. IRQ_GC_NO_MASK = 1 << 3,
  857. IRQ_GC_BE_IO = 1 << 4,
  858. };
  859. /*
  860. * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
  861. * @irqs_per_chip: Number of interrupts per chip
  862. * @num_chips: Number of chips
  863. * @irq_flags_to_set: IRQ* flags to set on irq setup
  864. * @irq_flags_to_clear: IRQ* flags to clear on irq setup
  865. * @gc_flags: Generic chip specific setup flags
  866. * @gc: Array of pointers to generic interrupt chips
  867. */
  868. struct irq_domain_chip_generic {
  869. unsigned int irqs_per_chip;
  870. unsigned int num_chips;
  871. unsigned int irq_flags_to_clear;
  872. unsigned int irq_flags_to_set;
  873. enum irq_gc_flags gc_flags;
  874. struct irq_chip_generic *gc[0];
  875. };
  876. /* Generic chip callback functions */
  877. void irq_gc_noop(struct irq_data *d);
  878. void irq_gc_mask_disable_reg(struct irq_data *d);
  879. void irq_gc_mask_set_bit(struct irq_data *d);
  880. void irq_gc_mask_clr_bit(struct irq_data *d);
  881. void irq_gc_unmask_enable_reg(struct irq_data *d);
  882. void irq_gc_ack_set_bit(struct irq_data *d);
  883. void irq_gc_ack_clr_bit(struct irq_data *d);
  884. void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
  885. void irq_gc_mask_disable_and_ack_set(struct irq_data *d);
  886. void irq_gc_eoi(struct irq_data *d);
  887. int irq_gc_set_wake(struct irq_data *d, unsigned int on);
  888. /* Setup functions for irq_chip_generic */
  889. int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
  890. irq_hw_number_t hw_irq);
  891. struct irq_chip_generic *
  892. irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
  893. void __iomem *reg_base, irq_flow_handler_t handler);
  894. void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
  895. enum irq_gc_flags flags, unsigned int clr,
  896. unsigned int set);
  897. int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
  898. void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
  899. unsigned int clr, unsigned int set);
  900. struct irq_chip_generic *
  901. devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
  902. unsigned int irq_base, void __iomem *reg_base,
  903. irq_flow_handler_t handler);
  904. int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
  905. u32 msk, enum irq_gc_flags flags,
  906. unsigned int clr, unsigned int set);
  907. struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
  908. int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
  909. int num_ct, const char *name,
  910. irq_flow_handler_t handler,
  911. unsigned int clr, unsigned int set,
  912. enum irq_gc_flags flags);
  913. #define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
  914. handler, clr, set, flags) \
  915. ({ \
  916. MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
  917. __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
  918. handler, clr, set, flags); \
  919. })
  920. static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
  921. {
  922. kfree(gc);
  923. }
  924. static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
  925. u32 msk, unsigned int clr,
  926. unsigned int set)
  927. {
  928. irq_remove_generic_chip(gc, msk, clr, set);
  929. irq_free_generic_chip(gc);
  930. }
  931. static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
  932. {
  933. return container_of(d->chip, struct irq_chip_type, chip);
  934. }
  935. #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
  936. #ifdef CONFIG_SMP
  937. static inline void irq_gc_lock(struct irq_chip_generic *gc)
  938. {
  939. raw_spin_lock(&gc->lock);
  940. }
  941. static inline void irq_gc_unlock(struct irq_chip_generic *gc)
  942. {
  943. raw_spin_unlock(&gc->lock);
  944. }
  945. #else
  946. static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
  947. static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
  948. #endif
  949. /*
  950. * The irqsave variants are for usage in non interrupt code. Do not use
  951. * them in irq_chip callbacks. Use irq_gc_lock() instead.
  952. */
  953. #define irq_gc_lock_irqsave(gc, flags) \
  954. raw_spin_lock_irqsave(&(gc)->lock, flags)
  955. #define irq_gc_unlock_irqrestore(gc, flags) \
  956. raw_spin_unlock_irqrestore(&(gc)->lock, flags)
  957. static inline void irq_reg_writel(struct irq_chip_generic *gc,
  958. u32 val, int reg_offset)
  959. {
  960. if (gc->reg_writel)
  961. gc->reg_writel(val, gc->reg_base + reg_offset);
  962. else
  963. writel(val, gc->reg_base + reg_offset);
  964. }
  965. static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
  966. int reg_offset)
  967. {
  968. if (gc->reg_readl)
  969. return gc->reg_readl(gc->reg_base + reg_offset);
  970. else
  971. return readl(gc->reg_base + reg_offset);
  972. }
  973. /* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
  974. #define INVALID_HWIRQ (~0UL)
  975. irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
  976. int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
  977. int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
  978. int ipi_send_single(unsigned int virq, unsigned int cpu);
  979. int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
  980. #endif /* _LINUX_IRQ_H */