vi.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "gmc/gmc_8_1_d.h"
  35. #include "gmc/gmc_8_1_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "smu/smu_7_1_1_d.h"
  43. #include "smu/smu_7_1_1_sh_mask.h"
  44. #include "uvd/uvd_5_0_d.h"
  45. #include "uvd/uvd_5_0_sh_mask.h"
  46. #include "vce/vce_3_0_d.h"
  47. #include "vce/vce_3_0_sh_mask.h"
  48. #include "dce/dce_10_0_d.h"
  49. #include "dce/dce_10_0_sh_mask.h"
  50. #include "vid.h"
  51. #include "vi.h"
  52. #include "vi_dpm.h"
  53. #include "gmc_v8_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. #include "amdgpu_powerplay.h"
  66. /*
  67. * Indirect registers accessor
  68. */
  69. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  70. {
  71. unsigned long flags;
  72. u32 r;
  73. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  74. WREG32(mmPCIE_INDEX, reg);
  75. (void)RREG32(mmPCIE_INDEX);
  76. r = RREG32(mmPCIE_DATA);
  77. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  78. return r;
  79. }
  80. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  81. {
  82. unsigned long flags;
  83. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  84. WREG32(mmPCIE_INDEX, reg);
  85. (void)RREG32(mmPCIE_INDEX);
  86. WREG32(mmPCIE_DATA, v);
  87. (void)RREG32(mmPCIE_DATA);
  88. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  89. }
  90. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  91. {
  92. unsigned long flags;
  93. u32 r;
  94. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  95. WREG32(mmSMC_IND_INDEX_0, (reg));
  96. r = RREG32(mmSMC_IND_DATA_0);
  97. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  98. return r;
  99. }
  100. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  101. {
  102. unsigned long flags;
  103. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  104. WREG32(mmSMC_IND_INDEX_0, (reg));
  105. WREG32(mmSMC_IND_DATA_0, (v));
  106. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  107. }
  108. /* smu_8_0_d.h */
  109. #define mmMP0PUB_IND_INDEX 0x180
  110. #define mmMP0PUB_IND_DATA 0x181
  111. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  112. {
  113. unsigned long flags;
  114. u32 r;
  115. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  116. WREG32(mmMP0PUB_IND_INDEX, (reg));
  117. r = RREG32(mmMP0PUB_IND_DATA);
  118. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  119. return r;
  120. }
  121. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  122. {
  123. unsigned long flags;
  124. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  125. WREG32(mmMP0PUB_IND_INDEX, (reg));
  126. WREG32(mmMP0PUB_IND_DATA, (v));
  127. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  128. }
  129. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  130. {
  131. unsigned long flags;
  132. u32 r;
  133. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  134. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  135. r = RREG32(mmUVD_CTX_DATA);
  136. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  137. return r;
  138. }
  139. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  140. {
  141. unsigned long flags;
  142. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  143. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  144. WREG32(mmUVD_CTX_DATA, (v));
  145. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  146. }
  147. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  148. {
  149. unsigned long flags;
  150. u32 r;
  151. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  152. WREG32(mmDIDT_IND_INDEX, (reg));
  153. r = RREG32(mmDIDT_IND_DATA);
  154. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  155. return r;
  156. }
  157. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  158. {
  159. unsigned long flags;
  160. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  161. WREG32(mmDIDT_IND_INDEX, (reg));
  162. WREG32(mmDIDT_IND_DATA, (v));
  163. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  164. }
  165. static const u32 tonga_mgcg_cgcg_init[] =
  166. {
  167. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  168. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  169. mmPCIE_DATA, 0x000f0000, 0x00000000,
  170. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  171. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  172. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  173. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  174. };
  175. static const u32 fiji_mgcg_cgcg_init[] =
  176. {
  177. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  178. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  179. mmPCIE_DATA, 0x000f0000, 0x00000000,
  180. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  181. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  182. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  183. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  184. };
  185. static const u32 iceland_mgcg_cgcg_init[] =
  186. {
  187. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  188. mmPCIE_DATA, 0x000f0000, 0x00000000,
  189. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  190. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  191. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  192. };
  193. static const u32 cz_mgcg_cgcg_init[] =
  194. {
  195. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  196. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  197. mmPCIE_DATA, 0x000f0000, 0x00000000,
  198. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  199. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  200. };
  201. static const u32 stoney_mgcg_cgcg_init[] =
  202. {
  203. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  204. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  205. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  206. };
  207. static void vi_init_golden_registers(struct amdgpu_device *adev)
  208. {
  209. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  210. mutex_lock(&adev->grbm_idx_mutex);
  211. switch (adev->asic_type) {
  212. case CHIP_TOPAZ:
  213. amdgpu_program_register_sequence(adev,
  214. iceland_mgcg_cgcg_init,
  215. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  216. break;
  217. case CHIP_FIJI:
  218. amdgpu_program_register_sequence(adev,
  219. fiji_mgcg_cgcg_init,
  220. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  221. break;
  222. case CHIP_TONGA:
  223. amdgpu_program_register_sequence(adev,
  224. tonga_mgcg_cgcg_init,
  225. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  226. break;
  227. case CHIP_CARRIZO:
  228. amdgpu_program_register_sequence(adev,
  229. cz_mgcg_cgcg_init,
  230. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  231. break;
  232. case CHIP_STONEY:
  233. amdgpu_program_register_sequence(adev,
  234. stoney_mgcg_cgcg_init,
  235. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  236. break;
  237. default:
  238. break;
  239. }
  240. mutex_unlock(&adev->grbm_idx_mutex);
  241. }
  242. /**
  243. * vi_get_xclk - get the xclk
  244. *
  245. * @adev: amdgpu_device pointer
  246. *
  247. * Returns the reference clock used by the gfx engine
  248. * (VI).
  249. */
  250. static u32 vi_get_xclk(struct amdgpu_device *adev)
  251. {
  252. u32 reference_clock = adev->clock.spll.reference_freq;
  253. u32 tmp;
  254. if (adev->flags & AMD_IS_APU)
  255. return reference_clock;
  256. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  257. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  258. return 1000;
  259. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  260. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  261. return reference_clock / 4;
  262. return reference_clock;
  263. }
  264. /**
  265. * vi_srbm_select - select specific register instances
  266. *
  267. * @adev: amdgpu_device pointer
  268. * @me: selected ME (micro engine)
  269. * @pipe: pipe
  270. * @queue: queue
  271. * @vmid: VMID
  272. *
  273. * Switches the currently active registers instances. Some
  274. * registers are instanced per VMID, others are instanced per
  275. * me/pipe/queue combination.
  276. */
  277. void vi_srbm_select(struct amdgpu_device *adev,
  278. u32 me, u32 pipe, u32 queue, u32 vmid)
  279. {
  280. u32 srbm_gfx_cntl = 0;
  281. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  282. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  283. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  284. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  285. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  286. }
  287. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  288. {
  289. /* todo */
  290. }
  291. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  292. {
  293. u32 bus_cntl;
  294. u32 d1vga_control = 0;
  295. u32 d2vga_control = 0;
  296. u32 vga_render_control = 0;
  297. u32 rom_cntl;
  298. bool r;
  299. bus_cntl = RREG32(mmBUS_CNTL);
  300. if (adev->mode_info.num_crtc) {
  301. d1vga_control = RREG32(mmD1VGA_CONTROL);
  302. d2vga_control = RREG32(mmD2VGA_CONTROL);
  303. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  304. }
  305. rom_cntl = RREG32_SMC(ixROM_CNTL);
  306. /* enable the rom */
  307. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  308. if (adev->mode_info.num_crtc) {
  309. /* Disable VGA mode */
  310. WREG32(mmD1VGA_CONTROL,
  311. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  312. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  313. WREG32(mmD2VGA_CONTROL,
  314. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  315. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  316. WREG32(mmVGA_RENDER_CONTROL,
  317. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  318. }
  319. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  320. r = amdgpu_read_bios(adev);
  321. /* restore regs */
  322. WREG32(mmBUS_CNTL, bus_cntl);
  323. if (adev->mode_info.num_crtc) {
  324. WREG32(mmD1VGA_CONTROL, d1vga_control);
  325. WREG32(mmD2VGA_CONTROL, d2vga_control);
  326. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  327. }
  328. WREG32_SMC(ixROM_CNTL, rom_cntl);
  329. return r;
  330. }
  331. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  332. u8 *bios, u32 length_bytes)
  333. {
  334. u32 *dw_ptr;
  335. unsigned long flags;
  336. u32 i, length_dw;
  337. if (bios == NULL)
  338. return false;
  339. if (length_bytes == 0)
  340. return false;
  341. /* APU vbios image is part of sbios image */
  342. if (adev->flags & AMD_IS_APU)
  343. return false;
  344. dw_ptr = (u32 *)bios;
  345. length_dw = ALIGN(length_bytes, 4) / 4;
  346. /* take the smc lock since we are using the smc index */
  347. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  348. /* set rom index to 0 */
  349. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  350. WREG32(mmSMC_IND_DATA_0, 0);
  351. /* set index to data for continous read */
  352. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  353. for (i = 0; i < length_dw; i++)
  354. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  355. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  356. return true;
  357. }
  358. static struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  359. {mmGB_MACROTILE_MODE7, true},
  360. };
  361. static struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  362. {mmGB_TILE_MODE7, true},
  363. {mmGB_TILE_MODE12, true},
  364. {mmGB_TILE_MODE17, true},
  365. {mmGB_TILE_MODE23, true},
  366. {mmGB_MACROTILE_MODE7, true},
  367. };
  368. static struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  369. {mmGRBM_STATUS, false},
  370. {mmGRBM_STATUS2, false},
  371. {mmGRBM_STATUS_SE0, false},
  372. {mmGRBM_STATUS_SE1, false},
  373. {mmGRBM_STATUS_SE2, false},
  374. {mmGRBM_STATUS_SE3, false},
  375. {mmSRBM_STATUS, false},
  376. {mmSRBM_STATUS2, false},
  377. {mmSRBM_STATUS3, false},
  378. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  379. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  380. {mmCP_STAT, false},
  381. {mmCP_STALLED_STAT1, false},
  382. {mmCP_STALLED_STAT2, false},
  383. {mmCP_STALLED_STAT3, false},
  384. {mmCP_CPF_BUSY_STAT, false},
  385. {mmCP_CPF_STALLED_STAT1, false},
  386. {mmCP_CPF_STATUS, false},
  387. {mmCP_CPC_BUSY_STAT, false},
  388. {mmCP_CPC_STALLED_STAT1, false},
  389. {mmCP_CPC_STATUS, false},
  390. {mmGB_ADDR_CONFIG, false},
  391. {mmMC_ARB_RAMCFG, false},
  392. {mmGB_TILE_MODE0, false},
  393. {mmGB_TILE_MODE1, false},
  394. {mmGB_TILE_MODE2, false},
  395. {mmGB_TILE_MODE3, false},
  396. {mmGB_TILE_MODE4, false},
  397. {mmGB_TILE_MODE5, false},
  398. {mmGB_TILE_MODE6, false},
  399. {mmGB_TILE_MODE7, false},
  400. {mmGB_TILE_MODE8, false},
  401. {mmGB_TILE_MODE9, false},
  402. {mmGB_TILE_MODE10, false},
  403. {mmGB_TILE_MODE11, false},
  404. {mmGB_TILE_MODE12, false},
  405. {mmGB_TILE_MODE13, false},
  406. {mmGB_TILE_MODE14, false},
  407. {mmGB_TILE_MODE15, false},
  408. {mmGB_TILE_MODE16, false},
  409. {mmGB_TILE_MODE17, false},
  410. {mmGB_TILE_MODE18, false},
  411. {mmGB_TILE_MODE19, false},
  412. {mmGB_TILE_MODE20, false},
  413. {mmGB_TILE_MODE21, false},
  414. {mmGB_TILE_MODE22, false},
  415. {mmGB_TILE_MODE23, false},
  416. {mmGB_TILE_MODE24, false},
  417. {mmGB_TILE_MODE25, false},
  418. {mmGB_TILE_MODE26, false},
  419. {mmGB_TILE_MODE27, false},
  420. {mmGB_TILE_MODE28, false},
  421. {mmGB_TILE_MODE29, false},
  422. {mmGB_TILE_MODE30, false},
  423. {mmGB_TILE_MODE31, false},
  424. {mmGB_MACROTILE_MODE0, false},
  425. {mmGB_MACROTILE_MODE1, false},
  426. {mmGB_MACROTILE_MODE2, false},
  427. {mmGB_MACROTILE_MODE3, false},
  428. {mmGB_MACROTILE_MODE4, false},
  429. {mmGB_MACROTILE_MODE5, false},
  430. {mmGB_MACROTILE_MODE6, false},
  431. {mmGB_MACROTILE_MODE7, false},
  432. {mmGB_MACROTILE_MODE8, false},
  433. {mmGB_MACROTILE_MODE9, false},
  434. {mmGB_MACROTILE_MODE10, false},
  435. {mmGB_MACROTILE_MODE11, false},
  436. {mmGB_MACROTILE_MODE12, false},
  437. {mmGB_MACROTILE_MODE13, false},
  438. {mmGB_MACROTILE_MODE14, false},
  439. {mmGB_MACROTILE_MODE15, false},
  440. {mmCC_RB_BACKEND_DISABLE, false, true},
  441. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  442. {mmGB_BACKEND_MAP, false, false},
  443. {mmPA_SC_RASTER_CONFIG, false, true},
  444. {mmPA_SC_RASTER_CONFIG_1, false, true},
  445. };
  446. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  447. u32 sh_num, u32 reg_offset)
  448. {
  449. uint32_t val;
  450. mutex_lock(&adev->grbm_idx_mutex);
  451. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  452. gfx_v8_0_select_se_sh(adev, se_num, sh_num);
  453. val = RREG32(reg_offset);
  454. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  455. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  456. mutex_unlock(&adev->grbm_idx_mutex);
  457. return val;
  458. }
  459. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  460. u32 sh_num, u32 reg_offset, u32 *value)
  461. {
  462. struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  463. struct amdgpu_allowed_register_entry *asic_register_entry;
  464. uint32_t size, i;
  465. *value = 0;
  466. switch (adev->asic_type) {
  467. case CHIP_TOPAZ:
  468. asic_register_table = tonga_allowed_read_registers;
  469. size = ARRAY_SIZE(tonga_allowed_read_registers);
  470. break;
  471. case CHIP_FIJI:
  472. case CHIP_TONGA:
  473. case CHIP_CARRIZO:
  474. case CHIP_STONEY:
  475. asic_register_table = cz_allowed_read_registers;
  476. size = ARRAY_SIZE(cz_allowed_read_registers);
  477. break;
  478. default:
  479. return -EINVAL;
  480. }
  481. if (asic_register_table) {
  482. for (i = 0; i < size; i++) {
  483. asic_register_entry = asic_register_table + i;
  484. if (reg_offset != asic_register_entry->reg_offset)
  485. continue;
  486. if (!asic_register_entry->untouched)
  487. *value = asic_register_entry->grbm_indexed ?
  488. vi_read_indexed_register(adev, se_num,
  489. sh_num, reg_offset) :
  490. RREG32(reg_offset);
  491. return 0;
  492. }
  493. }
  494. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  495. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  496. continue;
  497. if (!vi_allowed_read_registers[i].untouched)
  498. *value = vi_allowed_read_registers[i].grbm_indexed ?
  499. vi_read_indexed_register(adev, se_num,
  500. sh_num, reg_offset) :
  501. RREG32(reg_offset);
  502. return 0;
  503. }
  504. return -EINVAL;
  505. }
  506. static void vi_print_gpu_status_regs(struct amdgpu_device *adev)
  507. {
  508. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  509. RREG32(mmGRBM_STATUS));
  510. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  511. RREG32(mmGRBM_STATUS2));
  512. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  513. RREG32(mmGRBM_STATUS_SE0));
  514. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  515. RREG32(mmGRBM_STATUS_SE1));
  516. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  517. RREG32(mmGRBM_STATUS_SE2));
  518. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  519. RREG32(mmGRBM_STATUS_SE3));
  520. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  521. RREG32(mmSRBM_STATUS));
  522. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  523. RREG32(mmSRBM_STATUS2));
  524. dev_info(adev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  525. RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  526. if (adev->sdma.num_instances > 1) {
  527. dev_info(adev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  528. RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  529. }
  530. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  531. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  532. RREG32(mmCP_STALLED_STAT1));
  533. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  534. RREG32(mmCP_STALLED_STAT2));
  535. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  536. RREG32(mmCP_STALLED_STAT3));
  537. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  538. RREG32(mmCP_CPF_BUSY_STAT));
  539. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  540. RREG32(mmCP_CPF_STALLED_STAT1));
  541. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  542. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  543. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  544. RREG32(mmCP_CPC_STALLED_STAT1));
  545. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  546. }
  547. /**
  548. * vi_gpu_check_soft_reset - check which blocks are busy
  549. *
  550. * @adev: amdgpu_device pointer
  551. *
  552. * Check which blocks are busy and return the relevant reset
  553. * mask to be used by vi_gpu_soft_reset().
  554. * Returns a mask of the blocks to be reset.
  555. */
  556. u32 vi_gpu_check_soft_reset(struct amdgpu_device *adev)
  557. {
  558. u32 reset_mask = 0;
  559. u32 tmp;
  560. /* GRBM_STATUS */
  561. tmp = RREG32(mmGRBM_STATUS);
  562. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  563. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  564. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  565. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  566. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  567. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  568. reset_mask |= AMDGPU_RESET_GFX;
  569. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK))
  570. reset_mask |= AMDGPU_RESET_CP;
  571. /* GRBM_STATUS2 */
  572. tmp = RREG32(mmGRBM_STATUS2);
  573. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  574. reset_mask |= AMDGPU_RESET_RLC;
  575. if (tmp & (GRBM_STATUS2__CPF_BUSY_MASK |
  576. GRBM_STATUS2__CPC_BUSY_MASK |
  577. GRBM_STATUS2__CPG_BUSY_MASK))
  578. reset_mask |= AMDGPU_RESET_CP;
  579. /* SRBM_STATUS2 */
  580. tmp = RREG32(mmSRBM_STATUS2);
  581. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK)
  582. reset_mask |= AMDGPU_RESET_DMA;
  583. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)
  584. reset_mask |= AMDGPU_RESET_DMA1;
  585. /* SRBM_STATUS */
  586. tmp = RREG32(mmSRBM_STATUS);
  587. if (tmp & SRBM_STATUS__IH_BUSY_MASK)
  588. reset_mask |= AMDGPU_RESET_IH;
  589. if (tmp & SRBM_STATUS__SEM_BUSY_MASK)
  590. reset_mask |= AMDGPU_RESET_SEM;
  591. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  592. reset_mask |= AMDGPU_RESET_GRBM;
  593. if (adev->asic_type != CHIP_TOPAZ) {
  594. if (tmp & (SRBM_STATUS__UVD_RQ_PENDING_MASK |
  595. SRBM_STATUS__UVD_BUSY_MASK))
  596. reset_mask |= AMDGPU_RESET_UVD;
  597. }
  598. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  599. reset_mask |= AMDGPU_RESET_VMC;
  600. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  601. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK))
  602. reset_mask |= AMDGPU_RESET_MC;
  603. /* SDMA0_STATUS_REG */
  604. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  605. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  606. reset_mask |= AMDGPU_RESET_DMA;
  607. /* SDMA1_STATUS_REG */
  608. if (adev->sdma.num_instances > 1) {
  609. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  610. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  611. reset_mask |= AMDGPU_RESET_DMA1;
  612. }
  613. #if 0
  614. /* VCE_STATUS */
  615. if (adev->asic_type != CHIP_TOPAZ) {
  616. tmp = RREG32(mmVCE_STATUS);
  617. if (tmp & VCE_STATUS__VCPU_REPORT_RB0_BUSY_MASK)
  618. reset_mask |= AMDGPU_RESET_VCE;
  619. if (tmp & VCE_STATUS__VCPU_REPORT_RB1_BUSY_MASK)
  620. reset_mask |= AMDGPU_RESET_VCE1;
  621. }
  622. if (adev->asic_type != CHIP_TOPAZ) {
  623. if (amdgpu_display_is_display_hung(adev))
  624. reset_mask |= AMDGPU_RESET_DISPLAY;
  625. }
  626. #endif
  627. /* Skip MC reset as it's mostly likely not hung, just busy */
  628. if (reset_mask & AMDGPU_RESET_MC) {
  629. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  630. reset_mask &= ~AMDGPU_RESET_MC;
  631. }
  632. return reset_mask;
  633. }
  634. /**
  635. * vi_gpu_soft_reset - soft reset GPU
  636. *
  637. * @adev: amdgpu_device pointer
  638. * @reset_mask: mask of which blocks to reset
  639. *
  640. * Soft reset the blocks specified in @reset_mask.
  641. */
  642. static void vi_gpu_soft_reset(struct amdgpu_device *adev, u32 reset_mask)
  643. {
  644. struct amdgpu_mode_mc_save save;
  645. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  646. u32 tmp;
  647. if (reset_mask == 0)
  648. return;
  649. dev_info(adev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  650. vi_print_gpu_status_regs(adev);
  651. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  652. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR));
  653. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  654. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS));
  655. /* disable CG/PG */
  656. /* stop the rlc */
  657. //XXX
  658. //gfx_v8_0_rlc_stop(adev);
  659. /* Disable GFX parsing/prefetching */
  660. tmp = RREG32(mmCP_ME_CNTL);
  661. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  662. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  663. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  664. WREG32(mmCP_ME_CNTL, tmp);
  665. /* Disable MEC parsing/prefetching */
  666. tmp = RREG32(mmCP_MEC_CNTL);
  667. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  668. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  669. WREG32(mmCP_MEC_CNTL, tmp);
  670. if (reset_mask & AMDGPU_RESET_DMA) {
  671. /* sdma0 */
  672. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  673. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  674. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  675. }
  676. if (reset_mask & AMDGPU_RESET_DMA1) {
  677. /* sdma1 */
  678. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  679. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  680. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  681. }
  682. gmc_v8_0_mc_stop(adev, &save);
  683. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  684. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  685. }
  686. if (reset_mask & (AMDGPU_RESET_GFX | AMDGPU_RESET_COMPUTE | AMDGPU_RESET_CP)) {
  687. grbm_soft_reset =
  688. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  689. grbm_soft_reset =
  690. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  691. }
  692. if (reset_mask & AMDGPU_RESET_CP) {
  693. grbm_soft_reset =
  694. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  695. srbm_soft_reset =
  696. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  697. }
  698. if (reset_mask & AMDGPU_RESET_DMA)
  699. srbm_soft_reset =
  700. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA, 1);
  701. if (reset_mask & AMDGPU_RESET_DMA1)
  702. srbm_soft_reset =
  703. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1, 1);
  704. if (reset_mask & AMDGPU_RESET_DISPLAY)
  705. srbm_soft_reset =
  706. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_DC, 1);
  707. if (reset_mask & AMDGPU_RESET_RLC)
  708. grbm_soft_reset =
  709. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  710. if (reset_mask & AMDGPU_RESET_SEM)
  711. srbm_soft_reset =
  712. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  713. if (reset_mask & AMDGPU_RESET_IH)
  714. srbm_soft_reset =
  715. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_IH, 1);
  716. if (reset_mask & AMDGPU_RESET_GRBM)
  717. srbm_soft_reset =
  718. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  719. if (reset_mask & AMDGPU_RESET_VMC)
  720. srbm_soft_reset =
  721. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  722. if (reset_mask & AMDGPU_RESET_UVD)
  723. srbm_soft_reset =
  724. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  725. if (reset_mask & AMDGPU_RESET_VCE)
  726. srbm_soft_reset =
  727. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
  728. if (reset_mask & AMDGPU_RESET_VCE)
  729. srbm_soft_reset =
  730. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
  731. if (!(adev->flags & AMD_IS_APU)) {
  732. if (reset_mask & AMDGPU_RESET_MC)
  733. srbm_soft_reset =
  734. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  735. }
  736. if (grbm_soft_reset) {
  737. tmp = RREG32(mmGRBM_SOFT_RESET);
  738. tmp |= grbm_soft_reset;
  739. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  740. WREG32(mmGRBM_SOFT_RESET, tmp);
  741. tmp = RREG32(mmGRBM_SOFT_RESET);
  742. udelay(50);
  743. tmp &= ~grbm_soft_reset;
  744. WREG32(mmGRBM_SOFT_RESET, tmp);
  745. tmp = RREG32(mmGRBM_SOFT_RESET);
  746. }
  747. if (srbm_soft_reset) {
  748. tmp = RREG32(mmSRBM_SOFT_RESET);
  749. tmp |= srbm_soft_reset;
  750. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  751. WREG32(mmSRBM_SOFT_RESET, tmp);
  752. tmp = RREG32(mmSRBM_SOFT_RESET);
  753. udelay(50);
  754. tmp &= ~srbm_soft_reset;
  755. WREG32(mmSRBM_SOFT_RESET, tmp);
  756. tmp = RREG32(mmSRBM_SOFT_RESET);
  757. }
  758. /* Wait a little for things to settle down */
  759. udelay(50);
  760. gmc_v8_0_mc_resume(adev, &save);
  761. udelay(50);
  762. vi_print_gpu_status_regs(adev);
  763. }
  764. static void vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  765. {
  766. struct amdgpu_mode_mc_save save;
  767. u32 tmp, i;
  768. dev_info(adev->dev, "GPU pci config reset\n");
  769. /* disable dpm? */
  770. /* disable cg/pg */
  771. /* Disable GFX parsing/prefetching */
  772. tmp = RREG32(mmCP_ME_CNTL);
  773. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  774. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  775. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  776. WREG32(mmCP_ME_CNTL, tmp);
  777. /* Disable MEC parsing/prefetching */
  778. tmp = RREG32(mmCP_MEC_CNTL);
  779. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  780. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  781. WREG32(mmCP_MEC_CNTL, tmp);
  782. /* Disable GFX parsing/prefetching */
  783. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK |
  784. CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  785. /* Disable MEC parsing/prefetching */
  786. WREG32(mmCP_MEC_CNTL,
  787. CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  788. /* sdma0 */
  789. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  790. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  791. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  792. /* sdma1 */
  793. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  794. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  795. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  796. /* XXX other engines? */
  797. /* halt the rlc, disable cp internal ints */
  798. //XXX
  799. //gfx_v8_0_rlc_stop(adev);
  800. udelay(50);
  801. /* disable mem access */
  802. gmc_v8_0_mc_stop(adev, &save);
  803. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  804. dev_warn(adev->dev, "Wait for MC idle timed out !\n");
  805. }
  806. /* disable BM */
  807. pci_clear_master(adev->pdev);
  808. /* reset */
  809. amdgpu_pci_config_reset(adev);
  810. udelay(100);
  811. /* wait for asic to come out of reset */
  812. for (i = 0; i < adev->usec_timeout; i++) {
  813. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff)
  814. break;
  815. udelay(1);
  816. }
  817. }
  818. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  819. {
  820. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  821. if (hung)
  822. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  823. else
  824. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  825. WREG32(mmBIOS_SCRATCH_3, tmp);
  826. }
  827. /**
  828. * vi_asic_reset - soft reset GPU
  829. *
  830. * @adev: amdgpu_device pointer
  831. *
  832. * Look up which blocks are hung and attempt
  833. * to reset them.
  834. * Returns 0 for success.
  835. */
  836. static int vi_asic_reset(struct amdgpu_device *adev)
  837. {
  838. u32 reset_mask;
  839. reset_mask = vi_gpu_check_soft_reset(adev);
  840. if (reset_mask)
  841. vi_set_bios_scratch_engine_hung(adev, true);
  842. /* try soft reset */
  843. vi_gpu_soft_reset(adev, reset_mask);
  844. reset_mask = vi_gpu_check_soft_reset(adev);
  845. /* try pci config reset */
  846. if (reset_mask && amdgpu_hard_reset)
  847. vi_gpu_pci_config_reset(adev);
  848. reset_mask = vi_gpu_check_soft_reset(adev);
  849. if (!reset_mask)
  850. vi_set_bios_scratch_engine_hung(adev, false);
  851. return 0;
  852. }
  853. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  854. u32 cntl_reg, u32 status_reg)
  855. {
  856. int r, i;
  857. struct atom_clock_dividers dividers;
  858. uint32_t tmp;
  859. r = amdgpu_atombios_get_clock_dividers(adev,
  860. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  861. clock, false, &dividers);
  862. if (r)
  863. return r;
  864. tmp = RREG32_SMC(cntl_reg);
  865. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  866. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  867. tmp |= dividers.post_divider;
  868. WREG32_SMC(cntl_reg, tmp);
  869. for (i = 0; i < 100; i++) {
  870. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  871. break;
  872. mdelay(10);
  873. }
  874. if (i == 100)
  875. return -ETIMEDOUT;
  876. return 0;
  877. }
  878. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  879. {
  880. int r;
  881. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  882. if (r)
  883. return r;
  884. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  885. return 0;
  886. }
  887. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  888. {
  889. /* todo */
  890. return 0;
  891. }
  892. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  893. {
  894. u32 mask;
  895. int ret;
  896. if (pci_is_root_bus(adev->pdev->bus))
  897. return;
  898. if (amdgpu_pcie_gen2 == 0)
  899. return;
  900. if (adev->flags & AMD_IS_APU)
  901. return;
  902. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  903. if (ret != 0)
  904. return;
  905. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  906. return;
  907. /* todo */
  908. }
  909. static void vi_program_aspm(struct amdgpu_device *adev)
  910. {
  911. if (amdgpu_aspm == 0)
  912. return;
  913. /* todo */
  914. }
  915. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  916. bool enable)
  917. {
  918. u32 tmp;
  919. /* not necessary on CZ */
  920. if (adev->flags & AMD_IS_APU)
  921. return;
  922. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  923. if (enable)
  924. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  925. else
  926. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  927. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  928. }
  929. /* topaz has no DCE, UVD, VCE */
  930. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  931. {
  932. /* ORDER MATTERS! */
  933. {
  934. .type = AMD_IP_BLOCK_TYPE_COMMON,
  935. .major = 2,
  936. .minor = 0,
  937. .rev = 0,
  938. .funcs = &vi_common_ip_funcs,
  939. },
  940. {
  941. .type = AMD_IP_BLOCK_TYPE_GMC,
  942. .major = 8,
  943. .minor = 0,
  944. .rev = 0,
  945. .funcs = &gmc_v8_0_ip_funcs,
  946. },
  947. {
  948. .type = AMD_IP_BLOCK_TYPE_IH,
  949. .major = 2,
  950. .minor = 4,
  951. .rev = 0,
  952. .funcs = &iceland_ih_ip_funcs,
  953. },
  954. {
  955. .type = AMD_IP_BLOCK_TYPE_SMC,
  956. .major = 7,
  957. .minor = 1,
  958. .rev = 0,
  959. .funcs = &amdgpu_pp_ip_funcs,
  960. },
  961. {
  962. .type = AMD_IP_BLOCK_TYPE_GFX,
  963. .major = 8,
  964. .minor = 0,
  965. .rev = 0,
  966. .funcs = &gfx_v8_0_ip_funcs,
  967. },
  968. {
  969. .type = AMD_IP_BLOCK_TYPE_SDMA,
  970. .major = 2,
  971. .minor = 4,
  972. .rev = 0,
  973. .funcs = &sdma_v2_4_ip_funcs,
  974. },
  975. };
  976. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  977. {
  978. /* ORDER MATTERS! */
  979. {
  980. .type = AMD_IP_BLOCK_TYPE_COMMON,
  981. .major = 2,
  982. .minor = 0,
  983. .rev = 0,
  984. .funcs = &vi_common_ip_funcs,
  985. },
  986. {
  987. .type = AMD_IP_BLOCK_TYPE_GMC,
  988. .major = 8,
  989. .minor = 0,
  990. .rev = 0,
  991. .funcs = &gmc_v8_0_ip_funcs,
  992. },
  993. {
  994. .type = AMD_IP_BLOCK_TYPE_IH,
  995. .major = 3,
  996. .minor = 0,
  997. .rev = 0,
  998. .funcs = &tonga_ih_ip_funcs,
  999. },
  1000. {
  1001. .type = AMD_IP_BLOCK_TYPE_SMC,
  1002. .major = 7,
  1003. .minor = 1,
  1004. .rev = 0,
  1005. .funcs = &amdgpu_pp_ip_funcs,
  1006. },
  1007. {
  1008. .type = AMD_IP_BLOCK_TYPE_DCE,
  1009. .major = 10,
  1010. .minor = 0,
  1011. .rev = 0,
  1012. .funcs = &dce_v10_0_ip_funcs,
  1013. },
  1014. {
  1015. .type = AMD_IP_BLOCK_TYPE_GFX,
  1016. .major = 8,
  1017. .minor = 0,
  1018. .rev = 0,
  1019. .funcs = &gfx_v8_0_ip_funcs,
  1020. },
  1021. {
  1022. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1023. .major = 3,
  1024. .minor = 0,
  1025. .rev = 0,
  1026. .funcs = &sdma_v3_0_ip_funcs,
  1027. },
  1028. {
  1029. .type = AMD_IP_BLOCK_TYPE_UVD,
  1030. .major = 5,
  1031. .minor = 0,
  1032. .rev = 0,
  1033. .funcs = &uvd_v5_0_ip_funcs,
  1034. },
  1035. {
  1036. .type = AMD_IP_BLOCK_TYPE_VCE,
  1037. .major = 3,
  1038. .minor = 0,
  1039. .rev = 0,
  1040. .funcs = &vce_v3_0_ip_funcs,
  1041. },
  1042. };
  1043. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  1044. {
  1045. /* ORDER MATTERS! */
  1046. {
  1047. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1048. .major = 2,
  1049. .minor = 0,
  1050. .rev = 0,
  1051. .funcs = &vi_common_ip_funcs,
  1052. },
  1053. {
  1054. .type = AMD_IP_BLOCK_TYPE_GMC,
  1055. .major = 8,
  1056. .minor = 5,
  1057. .rev = 0,
  1058. .funcs = &gmc_v8_0_ip_funcs,
  1059. },
  1060. {
  1061. .type = AMD_IP_BLOCK_TYPE_IH,
  1062. .major = 3,
  1063. .minor = 0,
  1064. .rev = 0,
  1065. .funcs = &tonga_ih_ip_funcs,
  1066. },
  1067. {
  1068. .type = AMD_IP_BLOCK_TYPE_SMC,
  1069. .major = 7,
  1070. .minor = 1,
  1071. .rev = 0,
  1072. .funcs = &fiji_dpm_ip_funcs,
  1073. },
  1074. {
  1075. .type = AMD_IP_BLOCK_TYPE_DCE,
  1076. .major = 10,
  1077. .minor = 1,
  1078. .rev = 0,
  1079. .funcs = &dce_v10_0_ip_funcs,
  1080. },
  1081. {
  1082. .type = AMD_IP_BLOCK_TYPE_GFX,
  1083. .major = 8,
  1084. .minor = 0,
  1085. .rev = 0,
  1086. .funcs = &gfx_v8_0_ip_funcs,
  1087. },
  1088. {
  1089. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1090. .major = 3,
  1091. .minor = 0,
  1092. .rev = 0,
  1093. .funcs = &sdma_v3_0_ip_funcs,
  1094. },
  1095. {
  1096. .type = AMD_IP_BLOCK_TYPE_UVD,
  1097. .major = 6,
  1098. .minor = 0,
  1099. .rev = 0,
  1100. .funcs = &uvd_v6_0_ip_funcs,
  1101. },
  1102. {
  1103. .type = AMD_IP_BLOCK_TYPE_VCE,
  1104. .major = 3,
  1105. .minor = 0,
  1106. .rev = 0,
  1107. .funcs = &vce_v3_0_ip_funcs,
  1108. },
  1109. };
  1110. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  1111. {
  1112. /* ORDER MATTERS! */
  1113. {
  1114. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1115. .major = 2,
  1116. .minor = 0,
  1117. .rev = 0,
  1118. .funcs = &vi_common_ip_funcs,
  1119. },
  1120. {
  1121. .type = AMD_IP_BLOCK_TYPE_GMC,
  1122. .major = 8,
  1123. .minor = 0,
  1124. .rev = 0,
  1125. .funcs = &gmc_v8_0_ip_funcs,
  1126. },
  1127. {
  1128. .type = AMD_IP_BLOCK_TYPE_IH,
  1129. .major = 3,
  1130. .minor = 0,
  1131. .rev = 0,
  1132. .funcs = &cz_ih_ip_funcs,
  1133. },
  1134. {
  1135. .type = AMD_IP_BLOCK_TYPE_SMC,
  1136. .major = 8,
  1137. .minor = 0,
  1138. .rev = 0,
  1139. .funcs = &amdgpu_pp_ip_funcs
  1140. },
  1141. {
  1142. .type = AMD_IP_BLOCK_TYPE_DCE,
  1143. .major = 11,
  1144. .minor = 0,
  1145. .rev = 0,
  1146. .funcs = &dce_v11_0_ip_funcs,
  1147. },
  1148. {
  1149. .type = AMD_IP_BLOCK_TYPE_GFX,
  1150. .major = 8,
  1151. .minor = 0,
  1152. .rev = 0,
  1153. .funcs = &gfx_v8_0_ip_funcs,
  1154. },
  1155. {
  1156. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1157. .major = 3,
  1158. .minor = 0,
  1159. .rev = 0,
  1160. .funcs = &sdma_v3_0_ip_funcs,
  1161. },
  1162. {
  1163. .type = AMD_IP_BLOCK_TYPE_UVD,
  1164. .major = 6,
  1165. .minor = 0,
  1166. .rev = 0,
  1167. .funcs = &uvd_v6_0_ip_funcs,
  1168. },
  1169. {
  1170. .type = AMD_IP_BLOCK_TYPE_VCE,
  1171. .major = 3,
  1172. .minor = 0,
  1173. .rev = 0,
  1174. .funcs = &vce_v3_0_ip_funcs,
  1175. },
  1176. };
  1177. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1178. {
  1179. switch (adev->asic_type) {
  1180. case CHIP_TOPAZ:
  1181. adev->ip_blocks = topaz_ip_blocks;
  1182. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  1183. break;
  1184. case CHIP_FIJI:
  1185. adev->ip_blocks = fiji_ip_blocks;
  1186. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  1187. break;
  1188. case CHIP_TONGA:
  1189. adev->ip_blocks = tonga_ip_blocks;
  1190. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  1191. break;
  1192. case CHIP_CARRIZO:
  1193. case CHIP_STONEY:
  1194. adev->ip_blocks = cz_ip_blocks;
  1195. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  1196. break;
  1197. default:
  1198. /* FIXME: not supported yet */
  1199. return -EINVAL;
  1200. }
  1201. return 0;
  1202. }
  1203. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  1204. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  1205. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  1206. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1207. {
  1208. if (adev->flags & AMD_IS_APU)
  1209. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  1210. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  1211. else
  1212. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1213. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1214. }
  1215. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1216. {
  1217. .read_disabled_bios = &vi_read_disabled_bios,
  1218. .read_bios_from_rom = &vi_read_bios_from_rom,
  1219. .read_register = &vi_read_register,
  1220. .reset = &vi_asic_reset,
  1221. .set_vga_state = &vi_vga_set_state,
  1222. .get_xclk = &vi_get_xclk,
  1223. .set_uvd_clocks = &vi_set_uvd_clocks,
  1224. .set_vce_clocks = &vi_set_vce_clocks,
  1225. .get_cu_info = &gfx_v8_0_get_cu_info,
  1226. /* these should be moved to their own ip modules */
  1227. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  1228. .wait_for_mc_idle = &gmc_v8_0_mc_wait_for_idle,
  1229. };
  1230. static int vi_common_early_init(void *handle)
  1231. {
  1232. bool smc_enabled = false;
  1233. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1234. if (adev->flags & AMD_IS_APU) {
  1235. adev->smc_rreg = &cz_smc_rreg;
  1236. adev->smc_wreg = &cz_smc_wreg;
  1237. } else {
  1238. adev->smc_rreg = &vi_smc_rreg;
  1239. adev->smc_wreg = &vi_smc_wreg;
  1240. }
  1241. adev->pcie_rreg = &vi_pcie_rreg;
  1242. adev->pcie_wreg = &vi_pcie_wreg;
  1243. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1244. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1245. adev->didt_rreg = &vi_didt_rreg;
  1246. adev->didt_wreg = &vi_didt_wreg;
  1247. adev->asic_funcs = &vi_asic_funcs;
  1248. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1249. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1250. smc_enabled = true;
  1251. adev->rev_id = vi_get_rev_id(adev);
  1252. adev->external_rev_id = 0xFF;
  1253. switch (adev->asic_type) {
  1254. case CHIP_TOPAZ:
  1255. adev->has_uvd = false;
  1256. adev->cg_flags = 0;
  1257. adev->pg_flags = 0;
  1258. adev->external_rev_id = 0x1;
  1259. break;
  1260. case CHIP_FIJI:
  1261. adev->has_uvd = true;
  1262. adev->cg_flags = 0;
  1263. adev->pg_flags = 0;
  1264. adev->external_rev_id = adev->rev_id + 0x3c;
  1265. break;
  1266. case CHIP_TONGA:
  1267. adev->has_uvd = true;
  1268. adev->cg_flags = 0;
  1269. adev->pg_flags = 0;
  1270. adev->external_rev_id = adev->rev_id + 0x14;
  1271. break;
  1272. case CHIP_CARRIZO:
  1273. case CHIP_STONEY:
  1274. adev->has_uvd = true;
  1275. adev->cg_flags = 0;
  1276. /* Disable UVD pg */
  1277. adev->pg_flags = /* AMDGPU_PG_SUPPORT_UVD | */AMDGPU_PG_SUPPORT_VCE;
  1278. adev->external_rev_id = adev->rev_id + 0x1;
  1279. break;
  1280. default:
  1281. /* FIXME: not supported yet */
  1282. return -EINVAL;
  1283. }
  1284. if (amdgpu_smc_load_fw && smc_enabled)
  1285. adev->firmware.smu_load = true;
  1286. return 0;
  1287. }
  1288. static int vi_common_sw_init(void *handle)
  1289. {
  1290. return 0;
  1291. }
  1292. static int vi_common_sw_fini(void *handle)
  1293. {
  1294. return 0;
  1295. }
  1296. static int vi_common_hw_init(void *handle)
  1297. {
  1298. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1299. /* move the golden regs per IP block */
  1300. vi_init_golden_registers(adev);
  1301. /* enable pcie gen2/3 link */
  1302. vi_pcie_gen3_enable(adev);
  1303. /* enable aspm */
  1304. vi_program_aspm(adev);
  1305. /* enable the doorbell aperture */
  1306. vi_enable_doorbell_aperture(adev, true);
  1307. return 0;
  1308. }
  1309. static int vi_common_hw_fini(void *handle)
  1310. {
  1311. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1312. /* enable the doorbell aperture */
  1313. vi_enable_doorbell_aperture(adev, false);
  1314. return 0;
  1315. }
  1316. static int vi_common_suspend(void *handle)
  1317. {
  1318. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1319. return vi_common_hw_fini(adev);
  1320. }
  1321. static int vi_common_resume(void *handle)
  1322. {
  1323. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1324. return vi_common_hw_init(adev);
  1325. }
  1326. static bool vi_common_is_idle(void *handle)
  1327. {
  1328. return true;
  1329. }
  1330. static int vi_common_wait_for_idle(void *handle)
  1331. {
  1332. return 0;
  1333. }
  1334. static void vi_common_print_status(void *handle)
  1335. {
  1336. return;
  1337. }
  1338. static int vi_common_soft_reset(void *handle)
  1339. {
  1340. return 0;
  1341. }
  1342. static int vi_common_set_clockgating_state(void *handle,
  1343. enum amd_clockgating_state state)
  1344. {
  1345. return 0;
  1346. }
  1347. static int vi_common_set_powergating_state(void *handle,
  1348. enum amd_powergating_state state)
  1349. {
  1350. return 0;
  1351. }
  1352. const struct amd_ip_funcs vi_common_ip_funcs = {
  1353. .early_init = vi_common_early_init,
  1354. .late_init = NULL,
  1355. .sw_init = vi_common_sw_init,
  1356. .sw_fini = vi_common_sw_fini,
  1357. .hw_init = vi_common_hw_init,
  1358. .hw_fini = vi_common_hw_fini,
  1359. .suspend = vi_common_suspend,
  1360. .resume = vi_common_resume,
  1361. .is_idle = vi_common_is_idle,
  1362. .wait_for_idle = vi_common_wait_for_idle,
  1363. .soft_reset = vi_common_soft_reset,
  1364. .print_status = vi_common_print_status,
  1365. .set_clockgating_state = vi_common_set_clockgating_state,
  1366. .set_powergating_state = vi_common_set_powergating_state,
  1367. };