gxbb.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581
  1. /*
  2. * AmLogic S905 / GXBB Clock Controller Driver
  3. *
  4. * Copyright (c) 2016 AmLogic, Inc.
  5. * Michael Turquette <mturquette@baylibre.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/clk.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_device.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/init.h>
  25. #include "clkc.h"
  26. #include "gxbb.h"
  27. static DEFINE_SPINLOCK(clk_lock);
  28. static const struct pll_rate_table sys_pll_rate_table[] = {
  29. PLL_RATE(24000000, 56, 1, 2),
  30. PLL_RATE(48000000, 64, 1, 2),
  31. PLL_RATE(72000000, 72, 1, 2),
  32. PLL_RATE(96000000, 64, 1, 2),
  33. PLL_RATE(120000000, 80, 1, 2),
  34. PLL_RATE(144000000, 96, 1, 2),
  35. PLL_RATE(168000000, 56, 1, 1),
  36. PLL_RATE(192000000, 64, 1, 1),
  37. PLL_RATE(216000000, 72, 1, 1),
  38. PLL_RATE(240000000, 80, 1, 1),
  39. PLL_RATE(264000000, 88, 1, 1),
  40. PLL_RATE(288000000, 96, 1, 1),
  41. PLL_RATE(312000000, 52, 1, 2),
  42. PLL_RATE(336000000, 56, 1, 2),
  43. PLL_RATE(360000000, 60, 1, 2),
  44. PLL_RATE(384000000, 64, 1, 2),
  45. PLL_RATE(408000000, 68, 1, 2),
  46. PLL_RATE(432000000, 72, 1, 2),
  47. PLL_RATE(456000000, 76, 1, 2),
  48. PLL_RATE(480000000, 80, 1, 2),
  49. PLL_RATE(504000000, 84, 1, 2),
  50. PLL_RATE(528000000, 88, 1, 2),
  51. PLL_RATE(552000000, 92, 1, 2),
  52. PLL_RATE(576000000, 96, 1, 2),
  53. PLL_RATE(600000000, 50, 1, 1),
  54. PLL_RATE(624000000, 52, 1, 1),
  55. PLL_RATE(648000000, 54, 1, 1),
  56. PLL_RATE(672000000, 56, 1, 1),
  57. PLL_RATE(696000000, 58, 1, 1),
  58. PLL_RATE(720000000, 60, 1, 1),
  59. PLL_RATE(744000000, 62, 1, 1),
  60. PLL_RATE(768000000, 64, 1, 1),
  61. PLL_RATE(792000000, 66, 1, 1),
  62. PLL_RATE(816000000, 68, 1, 1),
  63. PLL_RATE(840000000, 70, 1, 1),
  64. PLL_RATE(864000000, 72, 1, 1),
  65. PLL_RATE(888000000, 74, 1, 1),
  66. PLL_RATE(912000000, 76, 1, 1),
  67. PLL_RATE(936000000, 78, 1, 1),
  68. PLL_RATE(960000000, 80, 1, 1),
  69. PLL_RATE(984000000, 82, 1, 1),
  70. PLL_RATE(1008000000, 84, 1, 1),
  71. PLL_RATE(1032000000, 86, 1, 1),
  72. PLL_RATE(1056000000, 88, 1, 1),
  73. PLL_RATE(1080000000, 90, 1, 1),
  74. PLL_RATE(1104000000, 92, 1, 1),
  75. PLL_RATE(1128000000, 94, 1, 1),
  76. PLL_RATE(1152000000, 96, 1, 1),
  77. PLL_RATE(1176000000, 98, 1, 1),
  78. PLL_RATE(1200000000, 50, 1, 0),
  79. PLL_RATE(1224000000, 51, 1, 0),
  80. PLL_RATE(1248000000, 52, 1, 0),
  81. PLL_RATE(1272000000, 53, 1, 0),
  82. PLL_RATE(1296000000, 54, 1, 0),
  83. PLL_RATE(1320000000, 55, 1, 0),
  84. PLL_RATE(1344000000, 56, 1, 0),
  85. PLL_RATE(1368000000, 57, 1, 0),
  86. PLL_RATE(1392000000, 58, 1, 0),
  87. PLL_RATE(1416000000, 59, 1, 0),
  88. PLL_RATE(1440000000, 60, 1, 0),
  89. PLL_RATE(1464000000, 61, 1, 0),
  90. PLL_RATE(1488000000, 62, 1, 0),
  91. PLL_RATE(1512000000, 63, 1, 0),
  92. PLL_RATE(1536000000, 64, 1, 0),
  93. PLL_RATE(1560000000, 65, 1, 0),
  94. PLL_RATE(1584000000, 66, 1, 0),
  95. PLL_RATE(1608000000, 67, 1, 0),
  96. PLL_RATE(1632000000, 68, 1, 0),
  97. PLL_RATE(1656000000, 68, 1, 0),
  98. PLL_RATE(1680000000, 68, 1, 0),
  99. PLL_RATE(1704000000, 68, 1, 0),
  100. PLL_RATE(1728000000, 69, 1, 0),
  101. PLL_RATE(1752000000, 69, 1, 0),
  102. PLL_RATE(1776000000, 69, 1, 0),
  103. PLL_RATE(1800000000, 69, 1, 0),
  104. PLL_RATE(1824000000, 70, 1, 0),
  105. PLL_RATE(1848000000, 70, 1, 0),
  106. PLL_RATE(1872000000, 70, 1, 0),
  107. PLL_RATE(1896000000, 70, 1, 0),
  108. PLL_RATE(1920000000, 71, 1, 0),
  109. PLL_RATE(1944000000, 71, 1, 0),
  110. PLL_RATE(1968000000, 71, 1, 0),
  111. PLL_RATE(1992000000, 71, 1, 0),
  112. PLL_RATE(2016000000, 72, 1, 0),
  113. PLL_RATE(2040000000, 72, 1, 0),
  114. PLL_RATE(2064000000, 72, 1, 0),
  115. PLL_RATE(2088000000, 72, 1, 0),
  116. PLL_RATE(2112000000, 73, 1, 0),
  117. { /* sentinel */ },
  118. };
  119. static const struct pll_rate_table gxbb_gp0_pll_rate_table[] = {
  120. PLL_RATE(96000000, 32, 1, 3),
  121. PLL_RATE(99000000, 33, 1, 3),
  122. PLL_RATE(102000000, 34, 1, 3),
  123. PLL_RATE(105000000, 35, 1, 3),
  124. PLL_RATE(108000000, 36, 1, 3),
  125. PLL_RATE(111000000, 37, 1, 3),
  126. PLL_RATE(114000000, 38, 1, 3),
  127. PLL_RATE(117000000, 39, 1, 3),
  128. PLL_RATE(120000000, 40, 1, 3),
  129. PLL_RATE(123000000, 41, 1, 3),
  130. PLL_RATE(126000000, 42, 1, 3),
  131. PLL_RATE(129000000, 43, 1, 3),
  132. PLL_RATE(132000000, 44, 1, 3),
  133. PLL_RATE(135000000, 45, 1, 3),
  134. PLL_RATE(138000000, 46, 1, 3),
  135. PLL_RATE(141000000, 47, 1, 3),
  136. PLL_RATE(144000000, 48, 1, 3),
  137. PLL_RATE(147000000, 49, 1, 3),
  138. PLL_RATE(150000000, 50, 1, 3),
  139. PLL_RATE(153000000, 51, 1, 3),
  140. PLL_RATE(156000000, 52, 1, 3),
  141. PLL_RATE(159000000, 53, 1, 3),
  142. PLL_RATE(162000000, 54, 1, 3),
  143. PLL_RATE(165000000, 55, 1, 3),
  144. PLL_RATE(168000000, 56, 1, 3),
  145. PLL_RATE(171000000, 57, 1, 3),
  146. PLL_RATE(174000000, 58, 1, 3),
  147. PLL_RATE(177000000, 59, 1, 3),
  148. PLL_RATE(180000000, 60, 1, 3),
  149. PLL_RATE(183000000, 61, 1, 3),
  150. PLL_RATE(186000000, 62, 1, 3),
  151. PLL_RATE(192000000, 32, 1, 2),
  152. PLL_RATE(198000000, 33, 1, 2),
  153. PLL_RATE(204000000, 34, 1, 2),
  154. PLL_RATE(210000000, 35, 1, 2),
  155. PLL_RATE(216000000, 36, 1, 2),
  156. PLL_RATE(222000000, 37, 1, 2),
  157. PLL_RATE(228000000, 38, 1, 2),
  158. PLL_RATE(234000000, 39, 1, 2),
  159. PLL_RATE(240000000, 40, 1, 2),
  160. PLL_RATE(246000000, 41, 1, 2),
  161. PLL_RATE(252000000, 42, 1, 2),
  162. PLL_RATE(258000000, 43, 1, 2),
  163. PLL_RATE(264000000, 44, 1, 2),
  164. PLL_RATE(270000000, 45, 1, 2),
  165. PLL_RATE(276000000, 46, 1, 2),
  166. PLL_RATE(282000000, 47, 1, 2),
  167. PLL_RATE(288000000, 48, 1, 2),
  168. PLL_RATE(294000000, 49, 1, 2),
  169. PLL_RATE(300000000, 50, 1, 2),
  170. PLL_RATE(306000000, 51, 1, 2),
  171. PLL_RATE(312000000, 52, 1, 2),
  172. PLL_RATE(318000000, 53, 1, 2),
  173. PLL_RATE(324000000, 54, 1, 2),
  174. PLL_RATE(330000000, 55, 1, 2),
  175. PLL_RATE(336000000, 56, 1, 2),
  176. PLL_RATE(342000000, 57, 1, 2),
  177. PLL_RATE(348000000, 58, 1, 2),
  178. PLL_RATE(354000000, 59, 1, 2),
  179. PLL_RATE(360000000, 60, 1, 2),
  180. PLL_RATE(366000000, 61, 1, 2),
  181. PLL_RATE(372000000, 62, 1, 2),
  182. PLL_RATE(384000000, 32, 1, 1),
  183. PLL_RATE(396000000, 33, 1, 1),
  184. PLL_RATE(408000000, 34, 1, 1),
  185. PLL_RATE(420000000, 35, 1, 1),
  186. PLL_RATE(432000000, 36, 1, 1),
  187. PLL_RATE(444000000, 37, 1, 1),
  188. PLL_RATE(456000000, 38, 1, 1),
  189. PLL_RATE(468000000, 39, 1, 1),
  190. PLL_RATE(480000000, 40, 1, 1),
  191. PLL_RATE(492000000, 41, 1, 1),
  192. PLL_RATE(504000000, 42, 1, 1),
  193. PLL_RATE(516000000, 43, 1, 1),
  194. PLL_RATE(528000000, 44, 1, 1),
  195. PLL_RATE(540000000, 45, 1, 1),
  196. PLL_RATE(552000000, 46, 1, 1),
  197. PLL_RATE(564000000, 47, 1, 1),
  198. PLL_RATE(576000000, 48, 1, 1),
  199. PLL_RATE(588000000, 49, 1, 1),
  200. PLL_RATE(600000000, 50, 1, 1),
  201. PLL_RATE(612000000, 51, 1, 1),
  202. PLL_RATE(624000000, 52, 1, 1),
  203. PLL_RATE(636000000, 53, 1, 1),
  204. PLL_RATE(648000000, 54, 1, 1),
  205. PLL_RATE(660000000, 55, 1, 1),
  206. PLL_RATE(672000000, 56, 1, 1),
  207. PLL_RATE(684000000, 57, 1, 1),
  208. PLL_RATE(696000000, 58, 1, 1),
  209. PLL_RATE(708000000, 59, 1, 1),
  210. PLL_RATE(720000000, 60, 1, 1),
  211. PLL_RATE(732000000, 61, 1, 1),
  212. PLL_RATE(744000000, 62, 1, 1),
  213. PLL_RATE(768000000, 32, 1, 0),
  214. PLL_RATE(792000000, 33, 1, 0),
  215. PLL_RATE(816000000, 34, 1, 0),
  216. PLL_RATE(840000000, 35, 1, 0),
  217. PLL_RATE(864000000, 36, 1, 0),
  218. PLL_RATE(888000000, 37, 1, 0),
  219. PLL_RATE(912000000, 38, 1, 0),
  220. PLL_RATE(936000000, 39, 1, 0),
  221. PLL_RATE(960000000, 40, 1, 0),
  222. PLL_RATE(984000000, 41, 1, 0),
  223. PLL_RATE(1008000000, 42, 1, 0),
  224. PLL_RATE(1032000000, 43, 1, 0),
  225. PLL_RATE(1056000000, 44, 1, 0),
  226. PLL_RATE(1080000000, 45, 1, 0),
  227. PLL_RATE(1104000000, 46, 1, 0),
  228. PLL_RATE(1128000000, 47, 1, 0),
  229. PLL_RATE(1152000000, 48, 1, 0),
  230. PLL_RATE(1176000000, 49, 1, 0),
  231. PLL_RATE(1200000000, 50, 1, 0),
  232. PLL_RATE(1224000000, 51, 1, 0),
  233. PLL_RATE(1248000000, 52, 1, 0),
  234. PLL_RATE(1272000000, 53, 1, 0),
  235. PLL_RATE(1296000000, 54, 1, 0),
  236. PLL_RATE(1320000000, 55, 1, 0),
  237. PLL_RATE(1344000000, 56, 1, 0),
  238. PLL_RATE(1368000000, 57, 1, 0),
  239. PLL_RATE(1392000000, 58, 1, 0),
  240. PLL_RATE(1416000000, 59, 1, 0),
  241. PLL_RATE(1440000000, 60, 1, 0),
  242. PLL_RATE(1464000000, 61, 1, 0),
  243. PLL_RATE(1488000000, 62, 1, 0),
  244. { /* sentinel */ },
  245. };
  246. static const struct pll_rate_table gxl_gp0_pll_rate_table[] = {
  247. PLL_RATE(504000000, 42, 1, 1),
  248. PLL_RATE(516000000, 43, 1, 1),
  249. PLL_RATE(528000000, 44, 1, 1),
  250. PLL_RATE(540000000, 45, 1, 1),
  251. PLL_RATE(552000000, 46, 1, 1),
  252. PLL_RATE(564000000, 47, 1, 1),
  253. PLL_RATE(576000000, 48, 1, 1),
  254. PLL_RATE(588000000, 49, 1, 1),
  255. PLL_RATE(600000000, 50, 1, 1),
  256. PLL_RATE(612000000, 51, 1, 1),
  257. PLL_RATE(624000000, 52, 1, 1),
  258. PLL_RATE(636000000, 53, 1, 1),
  259. PLL_RATE(648000000, 54, 1, 1),
  260. PLL_RATE(660000000, 55, 1, 1),
  261. PLL_RATE(672000000, 56, 1, 1),
  262. PLL_RATE(684000000, 57, 1, 1),
  263. PLL_RATE(696000000, 58, 1, 1),
  264. PLL_RATE(708000000, 59, 1, 1),
  265. PLL_RATE(720000000, 60, 1, 1),
  266. PLL_RATE(732000000, 61, 1, 1),
  267. PLL_RATE(744000000, 62, 1, 1),
  268. PLL_RATE(756000000, 63, 1, 1),
  269. PLL_RATE(768000000, 64, 1, 1),
  270. PLL_RATE(780000000, 65, 1, 1),
  271. PLL_RATE(792000000, 66, 1, 1),
  272. { /* sentinel */ },
  273. };
  274. static struct meson_clk_pll gxbb_fixed_pll = {
  275. .m = {
  276. .reg_off = HHI_MPLL_CNTL,
  277. .shift = 0,
  278. .width = 9,
  279. },
  280. .n = {
  281. .reg_off = HHI_MPLL_CNTL,
  282. .shift = 9,
  283. .width = 5,
  284. },
  285. .od = {
  286. .reg_off = HHI_MPLL_CNTL,
  287. .shift = 16,
  288. .width = 2,
  289. },
  290. .lock = &clk_lock,
  291. .hw.init = &(struct clk_init_data){
  292. .name = "fixed_pll",
  293. .ops = &meson_clk_pll_ro_ops,
  294. .parent_names = (const char *[]){ "xtal" },
  295. .num_parents = 1,
  296. .flags = CLK_GET_RATE_NOCACHE,
  297. },
  298. };
  299. static struct meson_clk_pll gxbb_hdmi_pll = {
  300. .m = {
  301. .reg_off = HHI_HDMI_PLL_CNTL,
  302. .shift = 0,
  303. .width = 9,
  304. },
  305. .n = {
  306. .reg_off = HHI_HDMI_PLL_CNTL,
  307. .shift = 9,
  308. .width = 5,
  309. },
  310. .frac = {
  311. .reg_off = HHI_HDMI_PLL_CNTL2,
  312. .shift = 0,
  313. .width = 12,
  314. },
  315. .od = {
  316. .reg_off = HHI_HDMI_PLL_CNTL2,
  317. .shift = 16,
  318. .width = 2,
  319. },
  320. .od2 = {
  321. .reg_off = HHI_HDMI_PLL_CNTL2,
  322. .shift = 22,
  323. .width = 2,
  324. },
  325. .lock = &clk_lock,
  326. .hw.init = &(struct clk_init_data){
  327. .name = "hdmi_pll",
  328. .ops = &meson_clk_pll_ro_ops,
  329. .parent_names = (const char *[]){ "xtal" },
  330. .num_parents = 1,
  331. .flags = CLK_GET_RATE_NOCACHE,
  332. },
  333. };
  334. static struct meson_clk_pll gxbb_sys_pll = {
  335. .m = {
  336. .reg_off = HHI_SYS_PLL_CNTL,
  337. .shift = 0,
  338. .width = 9,
  339. },
  340. .n = {
  341. .reg_off = HHI_SYS_PLL_CNTL,
  342. .shift = 9,
  343. .width = 5,
  344. },
  345. .od = {
  346. .reg_off = HHI_SYS_PLL_CNTL,
  347. .shift = 10,
  348. .width = 2,
  349. },
  350. .rate_table = sys_pll_rate_table,
  351. .rate_count = ARRAY_SIZE(sys_pll_rate_table),
  352. .lock = &clk_lock,
  353. .hw.init = &(struct clk_init_data){
  354. .name = "sys_pll",
  355. .ops = &meson_clk_pll_ro_ops,
  356. .parent_names = (const char *[]){ "xtal" },
  357. .num_parents = 1,
  358. .flags = CLK_GET_RATE_NOCACHE,
  359. },
  360. };
  361. struct pll_params_table gxbb_gp0_params_table[] = {
  362. PLL_PARAM(HHI_GP0_PLL_CNTL, 0x6a000228),
  363. PLL_PARAM(HHI_GP0_PLL_CNTL2, 0x69c80000),
  364. PLL_PARAM(HHI_GP0_PLL_CNTL3, 0x0a5590c4),
  365. PLL_PARAM(HHI_GP0_PLL_CNTL4, 0x0000500d),
  366. };
  367. static struct meson_clk_pll gxbb_gp0_pll = {
  368. .m = {
  369. .reg_off = HHI_GP0_PLL_CNTL,
  370. .shift = 0,
  371. .width = 9,
  372. },
  373. .n = {
  374. .reg_off = HHI_GP0_PLL_CNTL,
  375. .shift = 9,
  376. .width = 5,
  377. },
  378. .od = {
  379. .reg_off = HHI_GP0_PLL_CNTL,
  380. .shift = 16,
  381. .width = 2,
  382. },
  383. .params = {
  384. .params_table = gxbb_gp0_params_table,
  385. .params_count = ARRAY_SIZE(gxbb_gp0_params_table),
  386. .no_init_reset = true,
  387. .clear_reset_for_lock = true,
  388. },
  389. .rate_table = gxbb_gp0_pll_rate_table,
  390. .rate_count = ARRAY_SIZE(gxbb_gp0_pll_rate_table),
  391. .lock = &clk_lock,
  392. .hw.init = &(struct clk_init_data){
  393. .name = "gp0_pll",
  394. .ops = &meson_clk_pll_ops,
  395. .parent_names = (const char *[]){ "xtal" },
  396. .num_parents = 1,
  397. .flags = CLK_GET_RATE_NOCACHE,
  398. },
  399. };
  400. struct pll_params_table gxl_gp0_params_table[] = {
  401. PLL_PARAM(HHI_GP0_PLL_CNTL, 0x40010250),
  402. PLL_PARAM(HHI_GP0_PLL_CNTL1, 0xc084a000),
  403. PLL_PARAM(HHI_GP0_PLL_CNTL2, 0xb75020be),
  404. PLL_PARAM(HHI_GP0_PLL_CNTL3, 0x0a59a288),
  405. PLL_PARAM(HHI_GP0_PLL_CNTL4, 0xc000004d),
  406. PLL_PARAM(HHI_GP0_PLL_CNTL5, 0x00078000),
  407. };
  408. static struct meson_clk_pll gxl_gp0_pll = {
  409. .m = {
  410. .reg_off = HHI_GP0_PLL_CNTL,
  411. .shift = 0,
  412. .width = 9,
  413. },
  414. .n = {
  415. .reg_off = HHI_GP0_PLL_CNTL,
  416. .shift = 9,
  417. .width = 5,
  418. },
  419. .od = {
  420. .reg_off = HHI_GP0_PLL_CNTL,
  421. .shift = 16,
  422. .width = 2,
  423. },
  424. .params = {
  425. .params_table = gxl_gp0_params_table,
  426. .params_count = ARRAY_SIZE(gxl_gp0_params_table),
  427. .no_init_reset = true,
  428. .reset_lock_loop = true,
  429. },
  430. .rate_table = gxl_gp0_pll_rate_table,
  431. .rate_count = ARRAY_SIZE(gxl_gp0_pll_rate_table),
  432. .lock = &clk_lock,
  433. .hw.init = &(struct clk_init_data){
  434. .name = "gp0_pll",
  435. .ops = &meson_clk_pll_ops,
  436. .parent_names = (const char *[]){ "xtal" },
  437. .num_parents = 1,
  438. .flags = CLK_GET_RATE_NOCACHE,
  439. },
  440. };
  441. static struct clk_fixed_factor gxbb_fclk_div2 = {
  442. .mult = 1,
  443. .div = 2,
  444. .hw.init = &(struct clk_init_data){
  445. .name = "fclk_div2",
  446. .ops = &clk_fixed_factor_ops,
  447. .parent_names = (const char *[]){ "fixed_pll" },
  448. .num_parents = 1,
  449. },
  450. };
  451. static struct clk_fixed_factor gxbb_fclk_div3 = {
  452. .mult = 1,
  453. .div = 3,
  454. .hw.init = &(struct clk_init_data){
  455. .name = "fclk_div3",
  456. .ops = &clk_fixed_factor_ops,
  457. .parent_names = (const char *[]){ "fixed_pll" },
  458. .num_parents = 1,
  459. },
  460. };
  461. static struct clk_fixed_factor gxbb_fclk_div4 = {
  462. .mult = 1,
  463. .div = 4,
  464. .hw.init = &(struct clk_init_data){
  465. .name = "fclk_div4",
  466. .ops = &clk_fixed_factor_ops,
  467. .parent_names = (const char *[]){ "fixed_pll" },
  468. .num_parents = 1,
  469. },
  470. };
  471. static struct clk_fixed_factor gxbb_fclk_div5 = {
  472. .mult = 1,
  473. .div = 5,
  474. .hw.init = &(struct clk_init_data){
  475. .name = "fclk_div5",
  476. .ops = &clk_fixed_factor_ops,
  477. .parent_names = (const char *[]){ "fixed_pll" },
  478. .num_parents = 1,
  479. },
  480. };
  481. static struct clk_fixed_factor gxbb_fclk_div7 = {
  482. .mult = 1,
  483. .div = 7,
  484. .hw.init = &(struct clk_init_data){
  485. .name = "fclk_div7",
  486. .ops = &clk_fixed_factor_ops,
  487. .parent_names = (const char *[]){ "fixed_pll" },
  488. .num_parents = 1,
  489. },
  490. };
  491. static struct meson_clk_mpll gxbb_mpll0 = {
  492. .sdm = {
  493. .reg_off = HHI_MPLL_CNTL7,
  494. .shift = 0,
  495. .width = 14,
  496. },
  497. .sdm_en = {
  498. .reg_off = HHI_MPLL_CNTL7,
  499. .shift = 15,
  500. .width = 1,
  501. },
  502. .n2 = {
  503. .reg_off = HHI_MPLL_CNTL7,
  504. .shift = 16,
  505. .width = 9,
  506. },
  507. .en = {
  508. .reg_off = HHI_MPLL_CNTL7,
  509. .shift = 14,
  510. .width = 1,
  511. },
  512. .lock = &clk_lock,
  513. .hw.init = &(struct clk_init_data){
  514. .name = "mpll0",
  515. .ops = &meson_clk_mpll_ops,
  516. .parent_names = (const char *[]){ "fixed_pll" },
  517. .num_parents = 1,
  518. },
  519. };
  520. static struct meson_clk_mpll gxbb_mpll1 = {
  521. .sdm = {
  522. .reg_off = HHI_MPLL_CNTL8,
  523. .shift = 0,
  524. .width = 14,
  525. },
  526. .sdm_en = {
  527. .reg_off = HHI_MPLL_CNTL8,
  528. .shift = 15,
  529. .width = 1,
  530. },
  531. .n2 = {
  532. .reg_off = HHI_MPLL_CNTL8,
  533. .shift = 16,
  534. .width = 9,
  535. },
  536. .en = {
  537. .reg_off = HHI_MPLL_CNTL8,
  538. .shift = 14,
  539. .width = 1,
  540. },
  541. .lock = &clk_lock,
  542. .hw.init = &(struct clk_init_data){
  543. .name = "mpll1",
  544. .ops = &meson_clk_mpll_ops,
  545. .parent_names = (const char *[]){ "fixed_pll" },
  546. .num_parents = 1,
  547. },
  548. };
  549. static struct meson_clk_mpll gxbb_mpll2 = {
  550. .sdm = {
  551. .reg_off = HHI_MPLL_CNTL9,
  552. .shift = 0,
  553. .width = 14,
  554. },
  555. .sdm_en = {
  556. .reg_off = HHI_MPLL_CNTL9,
  557. .shift = 15,
  558. .width = 1,
  559. },
  560. .n2 = {
  561. .reg_off = HHI_MPLL_CNTL9,
  562. .shift = 16,
  563. .width = 9,
  564. },
  565. .en = {
  566. .reg_off = HHI_MPLL_CNTL9,
  567. .shift = 14,
  568. .width = 1,
  569. },
  570. .lock = &clk_lock,
  571. .hw.init = &(struct clk_init_data){
  572. .name = "mpll2",
  573. .ops = &meson_clk_mpll_ops,
  574. .parent_names = (const char *[]){ "fixed_pll" },
  575. .num_parents = 1,
  576. },
  577. };
  578. /*
  579. * FIXME The legacy composite clocks (e.g. clk81) are both PLL post-dividers
  580. * and should be modeled with their respective PLLs via the forthcoming
  581. * coordinated clock rates feature
  582. */
  583. static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
  584. static const char * const clk81_parent_names[] = {
  585. "xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",
  586. "fclk_div3", "fclk_div5"
  587. };
  588. static struct clk_mux gxbb_mpeg_clk_sel = {
  589. .reg = (void *)HHI_MPEG_CLK_CNTL,
  590. .mask = 0x7,
  591. .shift = 12,
  592. .flags = CLK_MUX_READ_ONLY,
  593. .table = mux_table_clk81,
  594. .lock = &clk_lock,
  595. .hw.init = &(struct clk_init_data){
  596. .name = "mpeg_clk_sel",
  597. .ops = &clk_mux_ro_ops,
  598. /*
  599. * bits 14:12 selects from 8 possible parents:
  600. * xtal, 1'b0 (wtf), fclk_div7, mpll_clkout1, mpll_clkout2,
  601. * fclk_div4, fclk_div3, fclk_div5
  602. */
  603. .parent_names = clk81_parent_names,
  604. .num_parents = ARRAY_SIZE(clk81_parent_names),
  605. .flags = (CLK_SET_RATE_NO_REPARENT | CLK_IGNORE_UNUSED),
  606. },
  607. };
  608. static struct clk_divider gxbb_mpeg_clk_div = {
  609. .reg = (void *)HHI_MPEG_CLK_CNTL,
  610. .shift = 0,
  611. .width = 7,
  612. .lock = &clk_lock,
  613. .hw.init = &(struct clk_init_data){
  614. .name = "mpeg_clk_div",
  615. .ops = &clk_divider_ops,
  616. .parent_names = (const char *[]){ "mpeg_clk_sel" },
  617. .num_parents = 1,
  618. .flags = (CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED),
  619. },
  620. };
  621. /* the mother of dragons^W gates */
  622. static struct clk_gate gxbb_clk81 = {
  623. .reg = (void *)HHI_MPEG_CLK_CNTL,
  624. .bit_idx = 7,
  625. .lock = &clk_lock,
  626. .hw.init = &(struct clk_init_data){
  627. .name = "clk81",
  628. .ops = &clk_gate_ops,
  629. .parent_names = (const char *[]){ "mpeg_clk_div" },
  630. .num_parents = 1,
  631. .flags = (CLK_SET_RATE_PARENT | CLK_IS_CRITICAL),
  632. },
  633. };
  634. static struct clk_mux gxbb_sar_adc_clk_sel = {
  635. .reg = (void *)HHI_SAR_CLK_CNTL,
  636. .mask = 0x3,
  637. .shift = 9,
  638. .lock = &clk_lock,
  639. .hw.init = &(struct clk_init_data){
  640. .name = "sar_adc_clk_sel",
  641. .ops = &clk_mux_ops,
  642. /* NOTE: The datasheet doesn't list the parents for bit 10 */
  643. .parent_names = (const char *[]){ "xtal", "clk81", },
  644. .num_parents = 2,
  645. },
  646. };
  647. static struct clk_divider gxbb_sar_adc_clk_div = {
  648. .reg = (void *)HHI_SAR_CLK_CNTL,
  649. .shift = 0,
  650. .width = 8,
  651. .lock = &clk_lock,
  652. .hw.init = &(struct clk_init_data){
  653. .name = "sar_adc_clk_div",
  654. .ops = &clk_divider_ops,
  655. .parent_names = (const char *[]){ "sar_adc_clk_sel" },
  656. .num_parents = 1,
  657. },
  658. };
  659. static struct clk_gate gxbb_sar_adc_clk = {
  660. .reg = (void *)HHI_SAR_CLK_CNTL,
  661. .bit_idx = 8,
  662. .lock = &clk_lock,
  663. .hw.init = &(struct clk_init_data){
  664. .name = "sar_adc_clk",
  665. .ops = &clk_gate_ops,
  666. .parent_names = (const char *[]){ "sar_adc_clk_div" },
  667. .num_parents = 1,
  668. .flags = CLK_SET_RATE_PARENT,
  669. },
  670. };
  671. /*
  672. * The MALI IP is clocked by two identical clocks (mali_0 and mali_1)
  673. * muxed by a glitch-free switch.
  674. */
  675. static u32 mux_table_mali_0_1[] = {0, 1, 2, 3, 4, 5, 6, 7};
  676. static const char * const gxbb_mali_0_1_parent_names[] = {
  677. "xtal", "gp0_pll", "mpll2", "mpll1", "fclk_div7",
  678. "fclk_div4", "fclk_div3", "fclk_div5"
  679. };
  680. static struct clk_mux gxbb_mali_0_sel = {
  681. .reg = (void *)HHI_MALI_CLK_CNTL,
  682. .mask = 0x7,
  683. .shift = 9,
  684. .table = mux_table_mali_0_1,
  685. .lock = &clk_lock,
  686. .hw.init = &(struct clk_init_data){
  687. .name = "mali_0_sel",
  688. .ops = &clk_mux_ops,
  689. /*
  690. * bits 10:9 selects from 8 possible parents:
  691. * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
  692. * fclk_div4, fclk_div3, fclk_div5
  693. */
  694. .parent_names = gxbb_mali_0_1_parent_names,
  695. .num_parents = 8,
  696. .flags = CLK_SET_RATE_NO_REPARENT,
  697. },
  698. };
  699. static struct clk_divider gxbb_mali_0_div = {
  700. .reg = (void *)HHI_MALI_CLK_CNTL,
  701. .shift = 0,
  702. .width = 7,
  703. .lock = &clk_lock,
  704. .hw.init = &(struct clk_init_data){
  705. .name = "mali_0_div",
  706. .ops = &clk_divider_ops,
  707. .parent_names = (const char *[]){ "mali_0_sel" },
  708. .num_parents = 1,
  709. .flags = CLK_SET_RATE_NO_REPARENT,
  710. },
  711. };
  712. static struct clk_gate gxbb_mali_0 = {
  713. .reg = (void *)HHI_MALI_CLK_CNTL,
  714. .bit_idx = 8,
  715. .lock = &clk_lock,
  716. .hw.init = &(struct clk_init_data){
  717. .name = "mali_0",
  718. .ops = &clk_gate_ops,
  719. .parent_names = (const char *[]){ "mali_0_div" },
  720. .num_parents = 1,
  721. .flags = CLK_SET_RATE_PARENT,
  722. },
  723. };
  724. static struct clk_mux gxbb_mali_1_sel = {
  725. .reg = (void *)HHI_MALI_CLK_CNTL,
  726. .mask = 0x7,
  727. .shift = 25,
  728. .table = mux_table_mali_0_1,
  729. .lock = &clk_lock,
  730. .hw.init = &(struct clk_init_data){
  731. .name = "mali_1_sel",
  732. .ops = &clk_mux_ops,
  733. /*
  734. * bits 10:9 selects from 8 possible parents:
  735. * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
  736. * fclk_div4, fclk_div3, fclk_div5
  737. */
  738. .parent_names = gxbb_mali_0_1_parent_names,
  739. .num_parents = 8,
  740. .flags = CLK_SET_RATE_NO_REPARENT,
  741. },
  742. };
  743. static struct clk_divider gxbb_mali_1_div = {
  744. .reg = (void *)HHI_MALI_CLK_CNTL,
  745. .shift = 16,
  746. .width = 7,
  747. .lock = &clk_lock,
  748. .hw.init = &(struct clk_init_data){
  749. .name = "mali_1_div",
  750. .ops = &clk_divider_ops,
  751. .parent_names = (const char *[]){ "mali_1_sel" },
  752. .num_parents = 1,
  753. .flags = CLK_SET_RATE_NO_REPARENT,
  754. },
  755. };
  756. static struct clk_gate gxbb_mali_1 = {
  757. .reg = (void *)HHI_MALI_CLK_CNTL,
  758. .bit_idx = 24,
  759. .lock = &clk_lock,
  760. .hw.init = &(struct clk_init_data){
  761. .name = "mali_1",
  762. .ops = &clk_gate_ops,
  763. .parent_names = (const char *[]){ "mali_1_div" },
  764. .num_parents = 1,
  765. .flags = CLK_SET_RATE_PARENT,
  766. },
  767. };
  768. static u32 mux_table_mali[] = {0, 1};
  769. static const char * const gxbb_mali_parent_names[] = {
  770. "mali_0", "mali_1"
  771. };
  772. static struct clk_mux gxbb_mali = {
  773. .reg = (void *)HHI_MALI_CLK_CNTL,
  774. .mask = 1,
  775. .shift = 31,
  776. .table = mux_table_mali,
  777. .lock = &clk_lock,
  778. .hw.init = &(struct clk_init_data){
  779. .name = "mali",
  780. .ops = &clk_mux_ops,
  781. .parent_names = gxbb_mali_parent_names,
  782. .num_parents = 2,
  783. .flags = CLK_SET_RATE_NO_REPARENT,
  784. },
  785. };
  786. static struct clk_mux gxbb_cts_amclk_sel = {
  787. .reg = (void *) HHI_AUD_CLK_CNTL,
  788. .mask = 0x3,
  789. .shift = 9,
  790. /* Default parent unknown (register reset value: 0) */
  791. .table = (u32[]){ 1, 2, 3 },
  792. .lock = &clk_lock,
  793. .hw.init = &(struct clk_init_data){
  794. .name = "cts_amclk_sel",
  795. .ops = &clk_mux_ops,
  796. .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
  797. .num_parents = 3,
  798. .flags = CLK_SET_RATE_PARENT,
  799. },
  800. };
  801. static struct meson_clk_audio_divider gxbb_cts_amclk_div = {
  802. .div = {
  803. .reg_off = HHI_AUD_CLK_CNTL,
  804. .shift = 0,
  805. .width = 8,
  806. },
  807. .lock = &clk_lock,
  808. .hw.init = &(struct clk_init_data){
  809. .name = "cts_amclk_div",
  810. .ops = &meson_clk_audio_divider_ops,
  811. .parent_names = (const char *[]){ "cts_amclk_sel" },
  812. .num_parents = 1,
  813. .flags = CLK_SET_RATE_PARENT | CLK_DIVIDER_ROUND_CLOSEST,
  814. },
  815. };
  816. static struct clk_gate gxbb_cts_amclk = {
  817. .reg = (void *) HHI_AUD_CLK_CNTL,
  818. .bit_idx = 8,
  819. .lock = &clk_lock,
  820. .hw.init = &(struct clk_init_data){
  821. .name = "cts_amclk",
  822. .ops = &clk_gate_ops,
  823. .parent_names = (const char *[]){ "cts_amclk_div" },
  824. .num_parents = 1,
  825. .flags = CLK_SET_RATE_PARENT,
  826. },
  827. };
  828. static struct clk_mux gxbb_cts_mclk_i958_sel = {
  829. .reg = (void *)HHI_AUD_CLK_CNTL2,
  830. .mask = 0x3,
  831. .shift = 25,
  832. /* Default parent unknown (register reset value: 0) */
  833. .table = (u32[]){ 1, 2, 3 },
  834. .lock = &clk_lock,
  835. .hw.init = &(struct clk_init_data){
  836. .name = "cts_mclk_i958_sel",
  837. .ops = &clk_mux_ops,
  838. .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
  839. .num_parents = 3,
  840. .flags = CLK_SET_RATE_PARENT,
  841. },
  842. };
  843. static struct clk_divider gxbb_cts_mclk_i958_div = {
  844. .reg = (void *)HHI_AUD_CLK_CNTL2,
  845. .shift = 16,
  846. .width = 8,
  847. .lock = &clk_lock,
  848. .hw.init = &(struct clk_init_data){
  849. .name = "cts_mclk_i958_div",
  850. .ops = &clk_divider_ops,
  851. .parent_names = (const char *[]){ "cts_mclk_i958_sel" },
  852. .num_parents = 1,
  853. .flags = CLK_SET_RATE_PARENT | CLK_DIVIDER_ROUND_CLOSEST,
  854. },
  855. };
  856. static struct clk_gate gxbb_cts_mclk_i958 = {
  857. .reg = (void *)HHI_AUD_CLK_CNTL2,
  858. .bit_idx = 24,
  859. .lock = &clk_lock,
  860. .hw.init = &(struct clk_init_data){
  861. .name = "cts_mclk_i958",
  862. .ops = &clk_gate_ops,
  863. .parent_names = (const char *[]){ "cts_mclk_i958_div" },
  864. .num_parents = 1,
  865. .flags = CLK_SET_RATE_PARENT,
  866. },
  867. };
  868. static struct clk_mux gxbb_cts_i958 = {
  869. .reg = (void *)HHI_AUD_CLK_CNTL2,
  870. .mask = 0x1,
  871. .shift = 27,
  872. .lock = &clk_lock,
  873. .hw.init = &(struct clk_init_data){
  874. .name = "cts_i958",
  875. .ops = &clk_mux_ops,
  876. .parent_names = (const char *[]){ "cts_amclk", "cts_mclk_i958" },
  877. .num_parents = 2,
  878. /*
  879. *The parent is specific to origin of the audio data. Let the
  880. * consumer choose the appropriate parent
  881. */
  882. .flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  883. },
  884. };
  885. static struct clk_divider gxbb_32k_clk_div = {
  886. .reg = (void *)HHI_32K_CLK_CNTL,
  887. .shift = 0,
  888. .width = 14,
  889. .lock = &clk_lock,
  890. .hw.init = &(struct clk_init_data){
  891. .name = "32k_clk_div",
  892. .ops = &clk_divider_ops,
  893. .parent_names = (const char *[]){ "32k_clk_sel" },
  894. .num_parents = 1,
  895. .flags = CLK_SET_RATE_PARENT | CLK_DIVIDER_ROUND_CLOSEST,
  896. },
  897. };
  898. static struct clk_gate gxbb_32k_clk = {
  899. .reg = (void *)HHI_32K_CLK_CNTL,
  900. .bit_idx = 15,
  901. .lock = &clk_lock,
  902. .hw.init = &(struct clk_init_data){
  903. .name = "32k_clk",
  904. .ops = &clk_gate_ops,
  905. .parent_names = (const char *[]){ "32k_clk_div" },
  906. .num_parents = 1,
  907. .flags = CLK_SET_RATE_PARENT,
  908. },
  909. };
  910. static const char * const gxbb_32k_clk_parent_names[] = {
  911. "xtal", "cts_slow_oscin", "fclk_div3", "fclk_div5"
  912. };
  913. static struct clk_mux gxbb_32k_clk_sel = {
  914. .reg = (void *)HHI_32K_CLK_CNTL,
  915. .mask = 0x3,
  916. .shift = 16,
  917. .lock = &clk_lock,
  918. .hw.init = &(struct clk_init_data){
  919. .name = "32k_clk_sel",
  920. .ops = &clk_mux_ops,
  921. .parent_names = gxbb_32k_clk_parent_names,
  922. .num_parents = 4,
  923. .flags = CLK_SET_RATE_PARENT,
  924. },
  925. };
  926. /* Everything Else (EE) domain gates */
  927. static MESON_GATE(gxbb_ddr, HHI_GCLK_MPEG0, 0);
  928. static MESON_GATE(gxbb_dos, HHI_GCLK_MPEG0, 1);
  929. static MESON_GATE(gxbb_isa, HHI_GCLK_MPEG0, 5);
  930. static MESON_GATE(gxbb_pl301, HHI_GCLK_MPEG0, 6);
  931. static MESON_GATE(gxbb_periphs, HHI_GCLK_MPEG0, 7);
  932. static MESON_GATE(gxbb_spicc, HHI_GCLK_MPEG0, 8);
  933. static MESON_GATE(gxbb_i2c, HHI_GCLK_MPEG0, 9);
  934. static MESON_GATE(gxbb_sar_adc, HHI_GCLK_MPEG0, 10);
  935. static MESON_GATE(gxbb_smart_card, HHI_GCLK_MPEG0, 11);
  936. static MESON_GATE(gxbb_rng0, HHI_GCLK_MPEG0, 12);
  937. static MESON_GATE(gxbb_uart0, HHI_GCLK_MPEG0, 13);
  938. static MESON_GATE(gxbb_sdhc, HHI_GCLK_MPEG0, 14);
  939. static MESON_GATE(gxbb_stream, HHI_GCLK_MPEG0, 15);
  940. static MESON_GATE(gxbb_async_fifo, HHI_GCLK_MPEG0, 16);
  941. static MESON_GATE(gxbb_sdio, HHI_GCLK_MPEG0, 17);
  942. static MESON_GATE(gxbb_abuf, HHI_GCLK_MPEG0, 18);
  943. static MESON_GATE(gxbb_hiu_iface, HHI_GCLK_MPEG0, 19);
  944. static MESON_GATE(gxbb_assist_misc, HHI_GCLK_MPEG0, 23);
  945. static MESON_GATE(gxbb_emmc_a, HHI_GCLK_MPEG0, 24);
  946. static MESON_GATE(gxbb_emmc_b, HHI_GCLK_MPEG0, 25);
  947. static MESON_GATE(gxbb_emmc_c, HHI_GCLK_MPEG0, 26);
  948. static MESON_GATE(gxbb_spi, HHI_GCLK_MPEG0, 30);
  949. static MESON_GATE(gxbb_i2s_spdif, HHI_GCLK_MPEG1, 2);
  950. static MESON_GATE(gxbb_eth, HHI_GCLK_MPEG1, 3);
  951. static MESON_GATE(gxbb_demux, HHI_GCLK_MPEG1, 4);
  952. static MESON_GATE(gxbb_aiu_glue, HHI_GCLK_MPEG1, 6);
  953. static MESON_GATE(gxbb_iec958, HHI_GCLK_MPEG1, 7);
  954. static MESON_GATE(gxbb_i2s_out, HHI_GCLK_MPEG1, 8);
  955. static MESON_GATE(gxbb_amclk, HHI_GCLK_MPEG1, 9);
  956. static MESON_GATE(gxbb_aififo2, HHI_GCLK_MPEG1, 10);
  957. static MESON_GATE(gxbb_mixer, HHI_GCLK_MPEG1, 11);
  958. static MESON_GATE(gxbb_mixer_iface, HHI_GCLK_MPEG1, 12);
  959. static MESON_GATE(gxbb_adc, HHI_GCLK_MPEG1, 13);
  960. static MESON_GATE(gxbb_blkmv, HHI_GCLK_MPEG1, 14);
  961. static MESON_GATE(gxbb_aiu, HHI_GCLK_MPEG1, 15);
  962. static MESON_GATE(gxbb_uart1, HHI_GCLK_MPEG1, 16);
  963. static MESON_GATE(gxbb_g2d, HHI_GCLK_MPEG1, 20);
  964. static MESON_GATE(gxbb_usb0, HHI_GCLK_MPEG1, 21);
  965. static MESON_GATE(gxbb_usb1, HHI_GCLK_MPEG1, 22);
  966. static MESON_GATE(gxbb_reset, HHI_GCLK_MPEG1, 23);
  967. static MESON_GATE(gxbb_nand, HHI_GCLK_MPEG1, 24);
  968. static MESON_GATE(gxbb_dos_parser, HHI_GCLK_MPEG1, 25);
  969. static MESON_GATE(gxbb_usb, HHI_GCLK_MPEG1, 26);
  970. static MESON_GATE(gxbb_vdin1, HHI_GCLK_MPEG1, 28);
  971. static MESON_GATE(gxbb_ahb_arb0, HHI_GCLK_MPEG1, 29);
  972. static MESON_GATE(gxbb_efuse, HHI_GCLK_MPEG1, 30);
  973. static MESON_GATE(gxbb_boot_rom, HHI_GCLK_MPEG1, 31);
  974. static MESON_GATE(gxbb_ahb_data_bus, HHI_GCLK_MPEG2, 1);
  975. static MESON_GATE(gxbb_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
  976. static MESON_GATE(gxbb_hdmi_intr_sync, HHI_GCLK_MPEG2, 3);
  977. static MESON_GATE(gxbb_hdmi_pclk, HHI_GCLK_MPEG2, 4);
  978. static MESON_GATE(gxbb_usb1_ddr_bridge, HHI_GCLK_MPEG2, 8);
  979. static MESON_GATE(gxbb_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9);
  980. static MESON_GATE(gxbb_mmc_pclk, HHI_GCLK_MPEG2, 11);
  981. static MESON_GATE(gxbb_dvin, HHI_GCLK_MPEG2, 12);
  982. static MESON_GATE(gxbb_uart2, HHI_GCLK_MPEG2, 15);
  983. static MESON_GATE(gxbb_sana, HHI_GCLK_MPEG2, 22);
  984. static MESON_GATE(gxbb_vpu_intr, HHI_GCLK_MPEG2, 25);
  985. static MESON_GATE(gxbb_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
  986. static MESON_GATE(gxbb_clk81_a53, HHI_GCLK_MPEG2, 29);
  987. static MESON_GATE(gxbb_vclk2_venci0, HHI_GCLK_OTHER, 1);
  988. static MESON_GATE(gxbb_vclk2_venci1, HHI_GCLK_OTHER, 2);
  989. static MESON_GATE(gxbb_vclk2_vencp0, HHI_GCLK_OTHER, 3);
  990. static MESON_GATE(gxbb_vclk2_vencp1, HHI_GCLK_OTHER, 4);
  991. static MESON_GATE(gxbb_gclk_venci_int0, HHI_GCLK_OTHER, 8);
  992. static MESON_GATE(gxbb_gclk_vencp_int, HHI_GCLK_OTHER, 9);
  993. static MESON_GATE(gxbb_dac_clk, HHI_GCLK_OTHER, 10);
  994. static MESON_GATE(gxbb_aoclk_gate, HHI_GCLK_OTHER, 14);
  995. static MESON_GATE(gxbb_iec958_gate, HHI_GCLK_OTHER, 16);
  996. static MESON_GATE(gxbb_enc480p, HHI_GCLK_OTHER, 20);
  997. static MESON_GATE(gxbb_rng1, HHI_GCLK_OTHER, 21);
  998. static MESON_GATE(gxbb_gclk_venci_int1, HHI_GCLK_OTHER, 22);
  999. static MESON_GATE(gxbb_vclk2_venclmcc, HHI_GCLK_OTHER, 24);
  1000. static MESON_GATE(gxbb_vclk2_vencl, HHI_GCLK_OTHER, 25);
  1001. static MESON_GATE(gxbb_vclk_other, HHI_GCLK_OTHER, 26);
  1002. static MESON_GATE(gxbb_edp, HHI_GCLK_OTHER, 31);
  1003. /* Always On (AO) domain gates */
  1004. static MESON_GATE(gxbb_ao_media_cpu, HHI_GCLK_AO, 0);
  1005. static MESON_GATE(gxbb_ao_ahb_sram, HHI_GCLK_AO, 1);
  1006. static MESON_GATE(gxbb_ao_ahb_bus, HHI_GCLK_AO, 2);
  1007. static MESON_GATE(gxbb_ao_iface, HHI_GCLK_AO, 3);
  1008. static MESON_GATE(gxbb_ao_i2c, HHI_GCLK_AO, 4);
  1009. /* Array of all clocks provided by this provider */
  1010. static struct clk_hw_onecell_data gxbb_hw_onecell_data = {
  1011. .hws = {
  1012. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  1013. [CLKID_HDMI_PLL] = &gxbb_hdmi_pll.hw,
  1014. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  1015. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  1016. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  1017. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  1018. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  1019. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  1020. [CLKID_GP0_PLL] = &gxbb_gp0_pll.hw,
  1021. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  1022. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  1023. [CLKID_CLK81] = &gxbb_clk81.hw,
  1024. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  1025. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  1026. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  1027. [CLKID_DDR] = &gxbb_ddr.hw,
  1028. [CLKID_DOS] = &gxbb_dos.hw,
  1029. [CLKID_ISA] = &gxbb_isa.hw,
  1030. [CLKID_PL301] = &gxbb_pl301.hw,
  1031. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  1032. [CLKID_SPICC] = &gxbb_spicc.hw,
  1033. [CLKID_I2C] = &gxbb_i2c.hw,
  1034. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  1035. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  1036. [CLKID_RNG0] = &gxbb_rng0.hw,
  1037. [CLKID_UART0] = &gxbb_uart0.hw,
  1038. [CLKID_SDHC] = &gxbb_sdhc.hw,
  1039. [CLKID_STREAM] = &gxbb_stream.hw,
  1040. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  1041. [CLKID_SDIO] = &gxbb_sdio.hw,
  1042. [CLKID_ABUF] = &gxbb_abuf.hw,
  1043. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  1044. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  1045. [CLKID_SPI] = &gxbb_spi.hw,
  1046. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  1047. [CLKID_ETH] = &gxbb_eth.hw,
  1048. [CLKID_DEMUX] = &gxbb_demux.hw,
  1049. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  1050. [CLKID_IEC958] = &gxbb_iec958.hw,
  1051. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  1052. [CLKID_AMCLK] = &gxbb_amclk.hw,
  1053. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  1054. [CLKID_MIXER] = &gxbb_mixer.hw,
  1055. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  1056. [CLKID_ADC] = &gxbb_adc.hw,
  1057. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  1058. [CLKID_AIU] = &gxbb_aiu.hw,
  1059. [CLKID_UART1] = &gxbb_uart1.hw,
  1060. [CLKID_G2D] = &gxbb_g2d.hw,
  1061. [CLKID_USB0] = &gxbb_usb0.hw,
  1062. [CLKID_USB1] = &gxbb_usb1.hw,
  1063. [CLKID_RESET] = &gxbb_reset.hw,
  1064. [CLKID_NAND] = &gxbb_nand.hw,
  1065. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  1066. [CLKID_USB] = &gxbb_usb.hw,
  1067. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  1068. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  1069. [CLKID_EFUSE] = &gxbb_efuse.hw,
  1070. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  1071. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  1072. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  1073. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  1074. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  1075. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  1076. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  1077. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  1078. [CLKID_DVIN] = &gxbb_dvin.hw,
  1079. [CLKID_UART2] = &gxbb_uart2.hw,
  1080. [CLKID_SANA] = &gxbb_sana.hw,
  1081. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  1082. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  1083. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  1084. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  1085. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  1086. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  1087. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  1088. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  1089. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  1090. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  1091. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  1092. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  1093. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  1094. [CLKID_RNG1] = &gxbb_rng1.hw,
  1095. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  1096. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  1097. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  1098. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  1099. [CLKID_EDP] = &gxbb_edp.hw,
  1100. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  1101. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  1102. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  1103. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  1104. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  1105. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  1106. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  1107. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  1108. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  1109. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  1110. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  1111. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  1112. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  1113. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  1114. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  1115. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  1116. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  1117. [CLKID_MALI] = &gxbb_mali.hw,
  1118. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  1119. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  1120. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  1121. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  1122. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  1123. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  1124. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  1125. [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
  1126. [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
  1127. [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
  1128. [NR_CLKS] = NULL,
  1129. },
  1130. .num = NR_CLKS,
  1131. };
  1132. static struct clk_hw_onecell_data gxl_hw_onecell_data = {
  1133. .hws = {
  1134. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  1135. [CLKID_HDMI_PLL] = &gxbb_hdmi_pll.hw,
  1136. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  1137. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  1138. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  1139. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  1140. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  1141. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  1142. [CLKID_GP0_PLL] = &gxl_gp0_pll.hw,
  1143. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  1144. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  1145. [CLKID_CLK81] = &gxbb_clk81.hw,
  1146. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  1147. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  1148. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  1149. [CLKID_DDR] = &gxbb_ddr.hw,
  1150. [CLKID_DOS] = &gxbb_dos.hw,
  1151. [CLKID_ISA] = &gxbb_isa.hw,
  1152. [CLKID_PL301] = &gxbb_pl301.hw,
  1153. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  1154. [CLKID_SPICC] = &gxbb_spicc.hw,
  1155. [CLKID_I2C] = &gxbb_i2c.hw,
  1156. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  1157. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  1158. [CLKID_RNG0] = &gxbb_rng0.hw,
  1159. [CLKID_UART0] = &gxbb_uart0.hw,
  1160. [CLKID_SDHC] = &gxbb_sdhc.hw,
  1161. [CLKID_STREAM] = &gxbb_stream.hw,
  1162. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  1163. [CLKID_SDIO] = &gxbb_sdio.hw,
  1164. [CLKID_ABUF] = &gxbb_abuf.hw,
  1165. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  1166. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  1167. [CLKID_SPI] = &gxbb_spi.hw,
  1168. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  1169. [CLKID_ETH] = &gxbb_eth.hw,
  1170. [CLKID_DEMUX] = &gxbb_demux.hw,
  1171. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  1172. [CLKID_IEC958] = &gxbb_iec958.hw,
  1173. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  1174. [CLKID_AMCLK] = &gxbb_amclk.hw,
  1175. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  1176. [CLKID_MIXER] = &gxbb_mixer.hw,
  1177. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  1178. [CLKID_ADC] = &gxbb_adc.hw,
  1179. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  1180. [CLKID_AIU] = &gxbb_aiu.hw,
  1181. [CLKID_UART1] = &gxbb_uart1.hw,
  1182. [CLKID_G2D] = &gxbb_g2d.hw,
  1183. [CLKID_USB0] = &gxbb_usb0.hw,
  1184. [CLKID_USB1] = &gxbb_usb1.hw,
  1185. [CLKID_RESET] = &gxbb_reset.hw,
  1186. [CLKID_NAND] = &gxbb_nand.hw,
  1187. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  1188. [CLKID_USB] = &gxbb_usb.hw,
  1189. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  1190. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  1191. [CLKID_EFUSE] = &gxbb_efuse.hw,
  1192. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  1193. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  1194. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  1195. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  1196. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  1197. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  1198. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  1199. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  1200. [CLKID_DVIN] = &gxbb_dvin.hw,
  1201. [CLKID_UART2] = &gxbb_uart2.hw,
  1202. [CLKID_SANA] = &gxbb_sana.hw,
  1203. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  1204. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  1205. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  1206. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  1207. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  1208. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  1209. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  1210. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  1211. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  1212. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  1213. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  1214. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  1215. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  1216. [CLKID_RNG1] = &gxbb_rng1.hw,
  1217. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  1218. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  1219. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  1220. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  1221. [CLKID_EDP] = &gxbb_edp.hw,
  1222. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  1223. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  1224. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  1225. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  1226. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  1227. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  1228. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  1229. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  1230. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  1231. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  1232. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  1233. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  1234. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  1235. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  1236. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  1237. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  1238. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  1239. [CLKID_MALI] = &gxbb_mali.hw,
  1240. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  1241. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  1242. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  1243. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  1244. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  1245. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  1246. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  1247. [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
  1248. [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
  1249. [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
  1250. [NR_CLKS] = NULL,
  1251. },
  1252. .num = NR_CLKS,
  1253. };
  1254. /* Convenience tables to populate base addresses in .probe */
  1255. static struct meson_clk_pll *const gxbb_clk_plls[] = {
  1256. &gxbb_fixed_pll,
  1257. &gxbb_hdmi_pll,
  1258. &gxbb_sys_pll,
  1259. &gxbb_gp0_pll,
  1260. };
  1261. static struct meson_clk_pll *const gxl_clk_plls[] = {
  1262. &gxbb_fixed_pll,
  1263. &gxbb_hdmi_pll,
  1264. &gxbb_sys_pll,
  1265. &gxl_gp0_pll,
  1266. };
  1267. static struct meson_clk_mpll *const gxbb_clk_mplls[] = {
  1268. &gxbb_mpll0,
  1269. &gxbb_mpll1,
  1270. &gxbb_mpll2,
  1271. };
  1272. static struct clk_gate *const gxbb_clk_gates[] = {
  1273. &gxbb_clk81,
  1274. &gxbb_ddr,
  1275. &gxbb_dos,
  1276. &gxbb_isa,
  1277. &gxbb_pl301,
  1278. &gxbb_periphs,
  1279. &gxbb_spicc,
  1280. &gxbb_i2c,
  1281. &gxbb_sar_adc,
  1282. &gxbb_smart_card,
  1283. &gxbb_rng0,
  1284. &gxbb_uart0,
  1285. &gxbb_sdhc,
  1286. &gxbb_stream,
  1287. &gxbb_async_fifo,
  1288. &gxbb_sdio,
  1289. &gxbb_abuf,
  1290. &gxbb_hiu_iface,
  1291. &gxbb_assist_misc,
  1292. &gxbb_spi,
  1293. &gxbb_i2s_spdif,
  1294. &gxbb_eth,
  1295. &gxbb_demux,
  1296. &gxbb_aiu_glue,
  1297. &gxbb_iec958,
  1298. &gxbb_i2s_out,
  1299. &gxbb_amclk,
  1300. &gxbb_aififo2,
  1301. &gxbb_mixer,
  1302. &gxbb_mixer_iface,
  1303. &gxbb_adc,
  1304. &gxbb_blkmv,
  1305. &gxbb_aiu,
  1306. &gxbb_uart1,
  1307. &gxbb_g2d,
  1308. &gxbb_usb0,
  1309. &gxbb_usb1,
  1310. &gxbb_reset,
  1311. &gxbb_nand,
  1312. &gxbb_dos_parser,
  1313. &gxbb_usb,
  1314. &gxbb_vdin1,
  1315. &gxbb_ahb_arb0,
  1316. &gxbb_efuse,
  1317. &gxbb_boot_rom,
  1318. &gxbb_ahb_data_bus,
  1319. &gxbb_ahb_ctrl_bus,
  1320. &gxbb_hdmi_intr_sync,
  1321. &gxbb_hdmi_pclk,
  1322. &gxbb_usb1_ddr_bridge,
  1323. &gxbb_usb0_ddr_bridge,
  1324. &gxbb_mmc_pclk,
  1325. &gxbb_dvin,
  1326. &gxbb_uart2,
  1327. &gxbb_sana,
  1328. &gxbb_vpu_intr,
  1329. &gxbb_sec_ahb_ahb3_bridge,
  1330. &gxbb_clk81_a53,
  1331. &gxbb_vclk2_venci0,
  1332. &gxbb_vclk2_venci1,
  1333. &gxbb_vclk2_vencp0,
  1334. &gxbb_vclk2_vencp1,
  1335. &gxbb_gclk_venci_int0,
  1336. &gxbb_gclk_vencp_int,
  1337. &gxbb_dac_clk,
  1338. &gxbb_aoclk_gate,
  1339. &gxbb_iec958_gate,
  1340. &gxbb_enc480p,
  1341. &gxbb_rng1,
  1342. &gxbb_gclk_venci_int1,
  1343. &gxbb_vclk2_venclmcc,
  1344. &gxbb_vclk2_vencl,
  1345. &gxbb_vclk_other,
  1346. &gxbb_edp,
  1347. &gxbb_ao_media_cpu,
  1348. &gxbb_ao_ahb_sram,
  1349. &gxbb_ao_ahb_bus,
  1350. &gxbb_ao_iface,
  1351. &gxbb_ao_i2c,
  1352. &gxbb_emmc_a,
  1353. &gxbb_emmc_b,
  1354. &gxbb_emmc_c,
  1355. &gxbb_sar_adc_clk,
  1356. &gxbb_mali_0,
  1357. &gxbb_mali_1,
  1358. &gxbb_cts_amclk,
  1359. &gxbb_cts_mclk_i958,
  1360. &gxbb_32k_clk,
  1361. };
  1362. static struct clk_mux *const gxbb_clk_muxes[] = {
  1363. &gxbb_mpeg_clk_sel,
  1364. &gxbb_sar_adc_clk_sel,
  1365. &gxbb_mali_0_sel,
  1366. &gxbb_mali_1_sel,
  1367. &gxbb_mali,
  1368. &gxbb_cts_amclk_sel,
  1369. &gxbb_cts_mclk_i958_sel,
  1370. &gxbb_cts_i958,
  1371. &gxbb_32k_clk_sel,
  1372. };
  1373. static struct clk_divider *const gxbb_clk_dividers[] = {
  1374. &gxbb_mpeg_clk_div,
  1375. &gxbb_sar_adc_clk_div,
  1376. &gxbb_mali_0_div,
  1377. &gxbb_mali_1_div,
  1378. &gxbb_cts_mclk_i958_div,
  1379. &gxbb_32k_clk_div,
  1380. };
  1381. static struct meson_clk_audio_divider *const gxbb_audio_dividers[] = {
  1382. &gxbb_cts_amclk_div,
  1383. };
  1384. struct clkc_data {
  1385. struct clk_gate *const *clk_gates;
  1386. unsigned int clk_gates_count;
  1387. struct meson_clk_mpll *const *clk_mplls;
  1388. unsigned int clk_mplls_count;
  1389. struct meson_clk_pll *const *clk_plls;
  1390. unsigned int clk_plls_count;
  1391. struct clk_mux *const *clk_muxes;
  1392. unsigned int clk_muxes_count;
  1393. struct clk_divider *const *clk_dividers;
  1394. unsigned int clk_dividers_count;
  1395. struct meson_clk_audio_divider *const *clk_audio_dividers;
  1396. unsigned int clk_audio_dividers_count;
  1397. struct clk_hw_onecell_data *hw_onecell_data;
  1398. };
  1399. static const struct clkc_data gxbb_clkc_data = {
  1400. .clk_gates = gxbb_clk_gates,
  1401. .clk_gates_count = ARRAY_SIZE(gxbb_clk_gates),
  1402. .clk_mplls = gxbb_clk_mplls,
  1403. .clk_mplls_count = ARRAY_SIZE(gxbb_clk_mplls),
  1404. .clk_plls = gxbb_clk_plls,
  1405. .clk_plls_count = ARRAY_SIZE(gxbb_clk_plls),
  1406. .clk_muxes = gxbb_clk_muxes,
  1407. .clk_muxes_count = ARRAY_SIZE(gxbb_clk_muxes),
  1408. .clk_dividers = gxbb_clk_dividers,
  1409. .clk_dividers_count = ARRAY_SIZE(gxbb_clk_dividers),
  1410. .clk_audio_dividers = gxbb_audio_dividers,
  1411. .clk_audio_dividers_count = ARRAY_SIZE(gxbb_audio_dividers),
  1412. .hw_onecell_data = &gxbb_hw_onecell_data,
  1413. };
  1414. static const struct clkc_data gxl_clkc_data = {
  1415. .clk_gates = gxbb_clk_gates,
  1416. .clk_gates_count = ARRAY_SIZE(gxbb_clk_gates),
  1417. .clk_mplls = gxbb_clk_mplls,
  1418. .clk_mplls_count = ARRAY_SIZE(gxbb_clk_mplls),
  1419. .clk_plls = gxl_clk_plls,
  1420. .clk_plls_count = ARRAY_SIZE(gxl_clk_plls),
  1421. .clk_muxes = gxbb_clk_muxes,
  1422. .clk_muxes_count = ARRAY_SIZE(gxbb_clk_muxes),
  1423. .clk_dividers = gxbb_clk_dividers,
  1424. .clk_dividers_count = ARRAY_SIZE(gxbb_clk_dividers),
  1425. .clk_audio_dividers = gxbb_audio_dividers,
  1426. .clk_audio_dividers_count = ARRAY_SIZE(gxbb_audio_dividers),
  1427. .hw_onecell_data = &gxl_hw_onecell_data,
  1428. };
  1429. static const struct of_device_id clkc_match_table[] = {
  1430. { .compatible = "amlogic,gxbb-clkc", .data = &gxbb_clkc_data },
  1431. { .compatible = "amlogic,gxl-clkc", .data = &gxl_clkc_data },
  1432. {},
  1433. };
  1434. static int gxbb_clkc_probe(struct platform_device *pdev)
  1435. {
  1436. const struct clkc_data *clkc_data;
  1437. void __iomem *clk_base;
  1438. int ret, clkid, i;
  1439. struct device *dev = &pdev->dev;
  1440. clkc_data = of_device_get_match_data(&pdev->dev);
  1441. if (!clkc_data)
  1442. return -EINVAL;
  1443. /* Generic clocks and PLLs */
  1444. clk_base = of_iomap(dev->of_node, 0);
  1445. if (!clk_base) {
  1446. pr_err("%s: Unable to map clk base\n", __func__);
  1447. return -ENXIO;
  1448. }
  1449. /* Populate base address for PLLs */
  1450. for (i = 0; i < clkc_data->clk_plls_count; i++)
  1451. clkc_data->clk_plls[i]->base = clk_base;
  1452. /* Populate base address for MPLLs */
  1453. for (i = 0; i < clkc_data->clk_mplls_count; i++)
  1454. clkc_data->clk_mplls[i]->base = clk_base;
  1455. /* Populate base address for gates */
  1456. for (i = 0; i < clkc_data->clk_gates_count; i++)
  1457. clkc_data->clk_gates[i]->reg = clk_base +
  1458. (u64)clkc_data->clk_gates[i]->reg;
  1459. /* Populate base address for muxes */
  1460. for (i = 0; i < clkc_data->clk_muxes_count; i++)
  1461. clkc_data->clk_muxes[i]->reg = clk_base +
  1462. (u64)clkc_data->clk_muxes[i]->reg;
  1463. /* Populate base address for dividers */
  1464. for (i = 0; i < clkc_data->clk_dividers_count; i++)
  1465. clkc_data->clk_dividers[i]->reg = clk_base +
  1466. (u64)clkc_data->clk_dividers[i]->reg;
  1467. /* Populate base address for the audio dividers */
  1468. for (i = 0; i < clkc_data->clk_audio_dividers_count; i++)
  1469. clkc_data->clk_audio_dividers[i]->base = clk_base;
  1470. /*
  1471. * register all clks
  1472. */
  1473. for (clkid = 0; clkid < clkc_data->hw_onecell_data->num; clkid++) {
  1474. /* array might be sparse */
  1475. if (!clkc_data->hw_onecell_data->hws[clkid])
  1476. continue;
  1477. ret = devm_clk_hw_register(dev,
  1478. clkc_data->hw_onecell_data->hws[clkid]);
  1479. if (ret)
  1480. goto iounmap;
  1481. }
  1482. return of_clk_add_hw_provider(dev->of_node, of_clk_hw_onecell_get,
  1483. clkc_data->hw_onecell_data);
  1484. iounmap:
  1485. iounmap(clk_base);
  1486. return ret;
  1487. }
  1488. static struct platform_driver gxbb_driver = {
  1489. .probe = gxbb_clkc_probe,
  1490. .driver = {
  1491. .name = "gxbb-clkc",
  1492. .of_match_table = clkc_match_table,
  1493. },
  1494. };
  1495. builtin_platform_driver(gxbb_driver);