dhd_sdio.c 108 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/vmalloc.h>
  33. #include <linux/platform_data/brcmfmac-sdio.h>
  34. #include <linux/moduleparam.h>
  35. #include <asm/unaligned.h>
  36. #include <defs.h>
  37. #include <brcmu_wifi.h>
  38. #include <brcmu_utils.h>
  39. #include <brcm_hw_ids.h>
  40. #include <soc.h>
  41. #include "sdio_host.h"
  42. #include "sdio_chip.h"
  43. #include "nvram.h"
  44. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  45. #ifdef DEBUG
  46. #define BRCMF_TRAP_INFO_SIZE 80
  47. #define CBUF_LEN (128)
  48. /* Device console log buffer state */
  49. #define CONSOLE_BUFFER_MAX 2024
  50. struct rte_log_le {
  51. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  52. __le32 buf_size;
  53. __le32 idx;
  54. char *_buf_compat; /* Redundant pointer for backward compat. */
  55. };
  56. struct rte_console {
  57. /* Virtual UART
  58. * When there is no UART (e.g. Quickturn),
  59. * the host should write a complete
  60. * input line directly into cbuf and then write
  61. * the length into vcons_in.
  62. * This may also be used when there is a real UART
  63. * (at risk of conflicting with
  64. * the real UART). vcons_out is currently unused.
  65. */
  66. uint vcons_in;
  67. uint vcons_out;
  68. /* Output (logging) buffer
  69. * Console output is written to a ring buffer log_buf at index log_idx.
  70. * The host may read the output when it sees log_idx advance.
  71. * Output will be lost if the output wraps around faster than the host
  72. * polls.
  73. */
  74. struct rte_log_le log_le;
  75. /* Console input line buffer
  76. * Characters are read one at a time into cbuf
  77. * until <CR> is received, then
  78. * the buffer is processed as a command line.
  79. * Also used for virtual UART.
  80. */
  81. uint cbuf_idx;
  82. char cbuf[CBUF_LEN];
  83. };
  84. #endif /* DEBUG */
  85. #include <chipcommon.h>
  86. #include "dhd_bus.h"
  87. #include "dhd_dbg.h"
  88. #include "tracepoint.h"
  89. #define TXQLEN 2048 /* bulk tx queue length */
  90. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  91. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  92. #define PRIOMASK 7
  93. #define TXRETRIES 2 /* # of retries for tx frames */
  94. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  95. one scheduling */
  96. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  97. one scheduling */
  98. #define BRCMF_DEFAULT_TXGLOM_SIZE 32 /* max tx frames in glom chain */
  99. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  100. #define MEMBLOCK 2048 /* Block size used for downloading
  101. of dongle image */
  102. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  103. biggest possible glom */
  104. #define BRCMF_FIRSTREAD (1 << 6)
  105. /* SBSDIO_DEVICE_CTL */
  106. /* 1: device will assert busy signal when receiving CMD53 */
  107. #define SBSDIO_DEVCTL_SETBUSY 0x01
  108. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  109. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  110. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  111. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  112. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  113. * sdio bus power cycle to clear (rev 9) */
  114. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  115. /* Force SD->SB reset mapping (rev 11) */
  116. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  117. /* Determined by CoreControl bit */
  118. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  119. /* Force backplane reset */
  120. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  121. /* Force no backplane reset */
  122. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  123. /* direct(mapped) cis space */
  124. /* MAPPED common CIS address */
  125. #define SBSDIO_CIS_BASE_COMMON 0x1000
  126. /* maximum bytes in one CIS */
  127. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  128. /* cis offset addr is < 17 bits */
  129. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  130. /* manfid tuple length, include tuple, link bytes */
  131. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  132. /* intstatus */
  133. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  134. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  135. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  136. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  137. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  138. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  139. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  140. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  141. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  142. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  143. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  144. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  145. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  146. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  147. #define I_PC (1 << 10) /* descriptor error */
  148. #define I_PD (1 << 11) /* data error */
  149. #define I_DE (1 << 12) /* Descriptor protocol Error */
  150. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  151. #define I_RO (1 << 14) /* Receive fifo Overflow */
  152. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  153. #define I_RI (1 << 16) /* Receive Interrupt */
  154. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  155. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  156. #define I_XI (1 << 24) /* Transmit Interrupt */
  157. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  158. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  159. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  160. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  161. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  162. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  163. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  164. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  165. #define I_DMA (I_RI | I_XI | I_ERRORS)
  166. /* corecontrol */
  167. #define CC_CISRDY (1 << 0) /* CIS Ready */
  168. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  169. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  170. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  171. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  172. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  173. /* SDA_FRAMECTRL */
  174. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  175. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  176. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  177. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  178. /*
  179. * Software allocation of To SB Mailbox resources
  180. */
  181. /* tosbmailbox bits corresponding to intstatus bits */
  182. #define SMB_NAK (1 << 0) /* Frame NAK */
  183. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  184. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  185. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  186. /* tosbmailboxdata */
  187. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  188. /*
  189. * Software allocation of To Host Mailbox resources
  190. */
  191. /* intstatus bits */
  192. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  193. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  194. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  195. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  196. /* tohostmailboxdata */
  197. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  198. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  199. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  200. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  201. #define HMB_DATA_FCDATA_MASK 0xff000000
  202. #define HMB_DATA_FCDATA_SHIFT 24
  203. #define HMB_DATA_VERSION_MASK 0x00ff0000
  204. #define HMB_DATA_VERSION_SHIFT 16
  205. /*
  206. * Software-defined protocol header
  207. */
  208. /* Current protocol version */
  209. #define SDPCM_PROT_VERSION 4
  210. /*
  211. * Shared structure between dongle and the host.
  212. * The structure contains pointers to trap or assert information.
  213. */
  214. #define SDPCM_SHARED_VERSION 0x0003
  215. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  216. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  217. #define SDPCM_SHARED_ASSERT 0x0200
  218. #define SDPCM_SHARED_TRAP 0x0400
  219. /* Space for header read, limit for data packets */
  220. #define MAX_HDR_READ (1 << 6)
  221. #define MAX_RX_DATASZ 2048
  222. /* Bump up limit on waiting for HT to account for first startup;
  223. * if the image is doing a CRC calculation before programming the PMU
  224. * for HT availability, it could take a couple hundred ms more, so
  225. * max out at a 1 second (1000000us).
  226. */
  227. #undef PMU_MAX_TRANSITION_DLY
  228. #define PMU_MAX_TRANSITION_DLY 1000000
  229. /* Value for ChipClockCSR during initial setup */
  230. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  231. SBSDIO_ALP_AVAIL_REQ)
  232. /* Flags for SDH calls */
  233. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  234. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  235. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  236. * when idle
  237. */
  238. #define BRCMF_IDLE_INTERVAL 1
  239. #define KSO_WAIT_US 50
  240. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  241. /*
  242. * Conversion of 802.1D priority to precedence level
  243. */
  244. static uint prio2prec(u32 prio)
  245. {
  246. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  247. (prio^2) : prio;
  248. }
  249. #ifdef DEBUG
  250. /* Device console log buffer state */
  251. struct brcmf_console {
  252. uint count; /* Poll interval msec counter */
  253. uint log_addr; /* Log struct address (fixed) */
  254. struct rte_log_le log_le; /* Log struct (host copy) */
  255. uint bufsize; /* Size of log buffer */
  256. u8 *buf; /* Log buffer (host copy) */
  257. uint last; /* Last buffer read index */
  258. };
  259. struct brcmf_trap_info {
  260. __le32 type;
  261. __le32 epc;
  262. __le32 cpsr;
  263. __le32 spsr;
  264. __le32 r0; /* a1 */
  265. __le32 r1; /* a2 */
  266. __le32 r2; /* a3 */
  267. __le32 r3; /* a4 */
  268. __le32 r4; /* v1 */
  269. __le32 r5; /* v2 */
  270. __le32 r6; /* v3 */
  271. __le32 r7; /* v4 */
  272. __le32 r8; /* v5 */
  273. __le32 r9; /* sb/v6 */
  274. __le32 r10; /* sl/v7 */
  275. __le32 r11; /* fp/v8 */
  276. __le32 r12; /* ip */
  277. __le32 r13; /* sp */
  278. __le32 r14; /* lr */
  279. __le32 pc; /* r15 */
  280. };
  281. #endif /* DEBUG */
  282. struct sdpcm_shared {
  283. u32 flags;
  284. u32 trap_addr;
  285. u32 assert_exp_addr;
  286. u32 assert_file_addr;
  287. u32 assert_line;
  288. u32 console_addr; /* Address of struct rte_console */
  289. u32 msgtrace_addr;
  290. u8 tag[32];
  291. u32 brpt_addr;
  292. };
  293. struct sdpcm_shared_le {
  294. __le32 flags;
  295. __le32 trap_addr;
  296. __le32 assert_exp_addr;
  297. __le32 assert_file_addr;
  298. __le32 assert_line;
  299. __le32 console_addr; /* Address of struct rte_console */
  300. __le32 msgtrace_addr;
  301. u8 tag[32];
  302. __le32 brpt_addr;
  303. };
  304. /* dongle SDIO bus specific header info */
  305. struct brcmf_sdio_hdrinfo {
  306. u8 seq_num;
  307. u8 channel;
  308. u16 len;
  309. u16 len_left;
  310. u16 len_nxtfrm;
  311. u8 dat_offset;
  312. bool lastfrm;
  313. u16 tail_pad;
  314. };
  315. /* misc chip info needed by some of the routines */
  316. /* Private data for SDIO bus interaction */
  317. struct brcmf_sdio {
  318. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  319. struct brcmf_chip *ci; /* Chip info struct */
  320. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  321. u32 hostintmask; /* Copy of Host Interrupt Mask */
  322. atomic_t intstatus; /* Intstatus bits (events) pending */
  323. atomic_t fcstate; /* State of dongle flow-control */
  324. uint blocksize; /* Block size of SDIO transfers */
  325. uint roundup; /* Max roundup limit */
  326. struct pktq txq; /* Queue length used for flow-control */
  327. u8 flowcontrol; /* per prio flow control bitmask */
  328. u8 tx_seq; /* Transmit sequence number (next) */
  329. u8 tx_max; /* Maximum transmit sequence allowed */
  330. u8 *hdrbuf; /* buffer for handling rx frame */
  331. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  332. u8 rx_seq; /* Receive sequence number (expected) */
  333. struct brcmf_sdio_hdrinfo cur_read;
  334. /* info of current read frame */
  335. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  336. bool rxpending; /* Data frame pending in dongle */
  337. uint rxbound; /* Rx frames to read before resched */
  338. uint txbound; /* Tx frames to send before resched */
  339. uint txminmax;
  340. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  341. struct sk_buff_head glom; /* Packet list for glommed superframe */
  342. uint glomerr; /* Glom packet read errors */
  343. u8 *rxbuf; /* Buffer for receiving control packets */
  344. uint rxblen; /* Allocated length of rxbuf */
  345. u8 *rxctl; /* Aligned pointer into rxbuf */
  346. u8 *rxctl_orig; /* pointer for freeing rxctl */
  347. uint rxlen; /* Length of valid data in buffer */
  348. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  349. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  350. bool intr; /* Use interrupts */
  351. bool poll; /* Use polling */
  352. atomic_t ipend; /* Device interrupt is pending */
  353. uint spurious; /* Count of spurious interrupts */
  354. uint pollrate; /* Ticks between device polls */
  355. uint polltick; /* Tick counter */
  356. #ifdef DEBUG
  357. uint console_interval;
  358. struct brcmf_console console; /* Console output polling support */
  359. uint console_addr; /* Console address from shared struct */
  360. #endif /* DEBUG */
  361. uint clkstate; /* State of sd and backplane clock(s) */
  362. bool activity; /* Activity flag for clock down */
  363. s32 idletime; /* Control for activity timeout */
  364. s32 idlecount; /* Activity timeout counter */
  365. s32 idleclock; /* How to set bus driver when idle */
  366. bool rxflow_mode; /* Rx flow control mode */
  367. bool rxflow; /* Is rx flow control on */
  368. bool alp_only; /* Don't use HT clock (ALP only) */
  369. u8 *ctrl_frame_buf;
  370. u32 ctrl_frame_len;
  371. bool ctrl_frame_stat;
  372. spinlock_t txqlock;
  373. wait_queue_head_t ctrl_wait;
  374. wait_queue_head_t dcmd_resp_wait;
  375. struct timer_list timer;
  376. struct completion watchdog_wait;
  377. struct task_struct *watchdog_tsk;
  378. bool wd_timer_valid;
  379. uint save_ms;
  380. struct workqueue_struct *brcmf_wq;
  381. struct work_struct datawork;
  382. atomic_t dpc_tskcnt;
  383. bool txoff; /* Transmit flow-controlled */
  384. struct brcmf_sdio_count sdcnt;
  385. bool sr_enabled; /* SaveRestore enabled */
  386. bool sleeping; /* SDIO bus sleeping */
  387. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  388. bool txglom; /* host tx glomming enable flag */
  389. u16 head_align; /* buffer pointer alignment */
  390. u16 sgentry_align; /* scatter-gather buffer alignment */
  391. };
  392. /* clkstate */
  393. #define CLK_NONE 0
  394. #define CLK_SDONLY 1
  395. #define CLK_PENDING 2
  396. #define CLK_AVAIL 3
  397. #ifdef DEBUG
  398. static int qcount[NUMPRIO];
  399. #endif /* DEBUG */
  400. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  401. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  402. /* Retry count for register access failures */
  403. static const uint retry_limit = 2;
  404. /* Limit on rounding up frames */
  405. static const uint max_roundup = 512;
  406. #define ALIGNMENT 4
  407. static int brcmf_sdio_txglomsz = BRCMF_DEFAULT_TXGLOM_SIZE;
  408. module_param_named(txglomsz, brcmf_sdio_txglomsz, int, 0);
  409. MODULE_PARM_DESC(txglomsz, "maximum tx packet chain size [SDIO]");
  410. enum brcmf_sdio_frmtype {
  411. BRCMF_SDIO_FT_NORMAL,
  412. BRCMF_SDIO_FT_SUPER,
  413. BRCMF_SDIO_FT_SUB,
  414. };
  415. #define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
  416. #define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
  417. #define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
  418. #define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
  419. #define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
  420. #define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
  421. #define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
  422. #define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
  423. #define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
  424. #define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
  425. #define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
  426. #define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
  427. #define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
  428. #define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
  429. #define BCM43362_FIRMWARE_NAME "brcm/brcmfmac43362-sdio.bin"
  430. #define BCM43362_NVRAM_NAME "brcm/brcmfmac43362-sdio.txt"
  431. #define BCM4339_FIRMWARE_NAME "brcm/brcmfmac4339-sdio.bin"
  432. #define BCM4339_NVRAM_NAME "brcm/brcmfmac4339-sdio.txt"
  433. MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
  434. MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
  435. MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
  436. MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
  437. MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
  438. MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
  439. MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
  440. MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
  441. MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
  442. MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
  443. MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
  444. MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
  445. MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
  446. MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
  447. MODULE_FIRMWARE(BCM43362_FIRMWARE_NAME);
  448. MODULE_FIRMWARE(BCM43362_NVRAM_NAME);
  449. MODULE_FIRMWARE(BCM4339_FIRMWARE_NAME);
  450. MODULE_FIRMWARE(BCM4339_NVRAM_NAME);
  451. struct brcmf_firmware_names {
  452. u32 chipid;
  453. u32 revmsk;
  454. const char *bin;
  455. const char *nv;
  456. };
  457. enum brcmf_firmware_type {
  458. BRCMF_FIRMWARE_BIN,
  459. BRCMF_FIRMWARE_NVRAM
  460. };
  461. #define BRCMF_FIRMWARE_NVRAM(name) \
  462. name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
  463. static const struct brcmf_firmware_names brcmf_fwname_data[] = {
  464. { BCM43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
  465. { BCM43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
  466. { BCM43241_CHIP_ID, 0xFFFFFFE0, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
  467. { BCM4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
  468. { BCM4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
  469. { BCM4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
  470. { BCM4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) },
  471. { BCM43362_CHIP_ID, 0xFFFFFFFE, BRCMF_FIRMWARE_NVRAM(BCM43362) },
  472. { BCM4339_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4339) }
  473. };
  474. static const struct firmware *brcmf_sdio_get_fw(struct brcmf_sdio *bus,
  475. enum brcmf_firmware_type type)
  476. {
  477. const struct firmware *fw;
  478. const char *name;
  479. int err, i;
  480. for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
  481. if (brcmf_fwname_data[i].chipid == bus->ci->chip &&
  482. brcmf_fwname_data[i].revmsk & BIT(bus->ci->chiprev)) {
  483. switch (type) {
  484. case BRCMF_FIRMWARE_BIN:
  485. name = brcmf_fwname_data[i].bin;
  486. break;
  487. case BRCMF_FIRMWARE_NVRAM:
  488. name = brcmf_fwname_data[i].nv;
  489. break;
  490. default:
  491. brcmf_err("invalid firmware type (%d)\n", type);
  492. return NULL;
  493. }
  494. goto found;
  495. }
  496. }
  497. brcmf_err("Unknown chipid %d [%d]\n",
  498. bus->ci->chip, bus->ci->chiprev);
  499. return NULL;
  500. found:
  501. err = request_firmware(&fw, name, &bus->sdiodev->func[2]->dev);
  502. if ((err) || (!fw)) {
  503. brcmf_err("fail to request firmware %s (%d)\n", name, err);
  504. return NULL;
  505. }
  506. return fw;
  507. }
  508. static void pkt_align(struct sk_buff *p, int len, int align)
  509. {
  510. uint datalign;
  511. datalign = (unsigned long)(p->data);
  512. datalign = roundup(datalign, (align)) - datalign;
  513. if (datalign)
  514. skb_pull(p, datalign);
  515. __skb_trim(p, len);
  516. }
  517. /* To check if there's window offered */
  518. static bool data_ok(struct brcmf_sdio *bus)
  519. {
  520. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  521. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  522. }
  523. /*
  524. * Reads a register in the SDIO hardware block. This block occupies a series of
  525. * adresses on the 32 bit backplane bus.
  526. */
  527. static int
  528. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  529. {
  530. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  531. int ret;
  532. *regvar = brcmf_sdiod_regrl(bus->sdiodev,
  533. bus->ci->c_inf[idx].base + offset, &ret);
  534. return ret;
  535. }
  536. static int
  537. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  538. {
  539. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  540. int ret;
  541. brcmf_sdiod_regwl(bus->sdiodev,
  542. bus->ci->c_inf[idx].base + reg_offset,
  543. regval, &ret);
  544. return ret;
  545. }
  546. static int
  547. brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
  548. {
  549. u8 wr_val = 0, rd_val, cmp_val, bmask;
  550. int err = 0;
  551. int try_cnt = 0;
  552. brcmf_dbg(TRACE, "Enter\n");
  553. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  554. /* 1st KSO write goes to AOS wake up core if device is asleep */
  555. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  556. wr_val, &err);
  557. if (err) {
  558. brcmf_err("SDIO_AOS KSO write error: %d\n", err);
  559. return err;
  560. }
  561. if (on) {
  562. /* device WAKEUP through KSO:
  563. * write bit 0 & read back until
  564. * both bits 0 (kso bit) & 1 (dev on status) are set
  565. */
  566. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  567. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  568. bmask = cmp_val;
  569. usleep_range(2000, 3000);
  570. } else {
  571. /* Put device to sleep, turn off KSO */
  572. cmp_val = 0;
  573. /* only check for bit0, bit1(dev on status) may not
  574. * get cleared right away
  575. */
  576. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  577. }
  578. do {
  579. /* reliable KSO bit set/clr:
  580. * the sdiod sleep write access is synced to PMU 32khz clk
  581. * just one write attempt may fail,
  582. * read it back until it matches written value
  583. */
  584. rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  585. &err);
  586. if (((rd_val & bmask) == cmp_val) && !err)
  587. break;
  588. brcmf_dbg(SDIO, "KSO wr/rd retry:%d (max: %d) ERR:%x\n",
  589. try_cnt, MAX_KSO_ATTEMPTS, err);
  590. udelay(KSO_WAIT_US);
  591. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  592. wr_val, &err);
  593. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  594. return err;
  595. }
  596. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  597. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  598. /* Turn backplane clock on or off */
  599. static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  600. {
  601. int err;
  602. u8 clkctl, clkreq, devctl;
  603. unsigned long timeout;
  604. brcmf_dbg(SDIO, "Enter\n");
  605. clkctl = 0;
  606. if (bus->sr_enabled) {
  607. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  608. return 0;
  609. }
  610. if (on) {
  611. /* Request HT Avail */
  612. clkreq =
  613. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  614. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  615. clkreq, &err);
  616. if (err) {
  617. brcmf_err("HT Avail request error: %d\n", err);
  618. return -EBADE;
  619. }
  620. /* Check current status */
  621. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  622. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  623. if (err) {
  624. brcmf_err("HT Avail read error: %d\n", err);
  625. return -EBADE;
  626. }
  627. /* Go to pending and await interrupt if appropriate */
  628. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  629. /* Allow only clock-available interrupt */
  630. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  631. SBSDIO_DEVICE_CTL, &err);
  632. if (err) {
  633. brcmf_err("Devctl error setting CA: %d\n",
  634. err);
  635. return -EBADE;
  636. }
  637. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  638. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  639. devctl, &err);
  640. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  641. bus->clkstate = CLK_PENDING;
  642. return 0;
  643. } else if (bus->clkstate == CLK_PENDING) {
  644. /* Cancel CA-only interrupt filter */
  645. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  646. SBSDIO_DEVICE_CTL, &err);
  647. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  648. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  649. devctl, &err);
  650. }
  651. /* Otherwise, wait here (polling) for HT Avail */
  652. timeout = jiffies +
  653. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  654. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  655. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  656. SBSDIO_FUNC1_CHIPCLKCSR,
  657. &err);
  658. if (time_after(jiffies, timeout))
  659. break;
  660. else
  661. usleep_range(5000, 10000);
  662. }
  663. if (err) {
  664. brcmf_err("HT Avail request error: %d\n", err);
  665. return -EBADE;
  666. }
  667. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  668. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  669. PMU_MAX_TRANSITION_DLY, clkctl);
  670. return -EBADE;
  671. }
  672. /* Mark clock available */
  673. bus->clkstate = CLK_AVAIL;
  674. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  675. #if defined(DEBUG)
  676. if (!bus->alp_only) {
  677. if (SBSDIO_ALPONLY(clkctl))
  678. brcmf_err("HT Clock should be on\n");
  679. }
  680. #endif /* defined (DEBUG) */
  681. bus->activity = true;
  682. } else {
  683. clkreq = 0;
  684. if (bus->clkstate == CLK_PENDING) {
  685. /* Cancel CA-only interrupt filter */
  686. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  687. SBSDIO_DEVICE_CTL, &err);
  688. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  689. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  690. devctl, &err);
  691. }
  692. bus->clkstate = CLK_SDONLY;
  693. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  694. clkreq, &err);
  695. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  696. if (err) {
  697. brcmf_err("Failed access turning clock off: %d\n",
  698. err);
  699. return -EBADE;
  700. }
  701. }
  702. return 0;
  703. }
  704. /* Change idle/active SD state */
  705. static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
  706. {
  707. brcmf_dbg(SDIO, "Enter\n");
  708. if (on)
  709. bus->clkstate = CLK_SDONLY;
  710. else
  711. bus->clkstate = CLK_NONE;
  712. return 0;
  713. }
  714. /* Transition SD and backplane clock readiness */
  715. static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  716. {
  717. #ifdef DEBUG
  718. uint oldstate = bus->clkstate;
  719. #endif /* DEBUG */
  720. brcmf_dbg(SDIO, "Enter\n");
  721. /* Early exit if we're already there */
  722. if (bus->clkstate == target) {
  723. if (target == CLK_AVAIL) {
  724. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  725. bus->activity = true;
  726. }
  727. return 0;
  728. }
  729. switch (target) {
  730. case CLK_AVAIL:
  731. /* Make sure SD clock is available */
  732. if (bus->clkstate == CLK_NONE)
  733. brcmf_sdio_sdclk(bus, true);
  734. /* Now request HT Avail on the backplane */
  735. brcmf_sdio_htclk(bus, true, pendok);
  736. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  737. bus->activity = true;
  738. break;
  739. case CLK_SDONLY:
  740. /* Remove HT request, or bring up SD clock */
  741. if (bus->clkstate == CLK_NONE)
  742. brcmf_sdio_sdclk(bus, true);
  743. else if (bus->clkstate == CLK_AVAIL)
  744. brcmf_sdio_htclk(bus, false, false);
  745. else
  746. brcmf_err("request for %d -> %d\n",
  747. bus->clkstate, target);
  748. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  749. break;
  750. case CLK_NONE:
  751. /* Make sure to remove HT request */
  752. if (bus->clkstate == CLK_AVAIL)
  753. brcmf_sdio_htclk(bus, false, false);
  754. /* Now remove the SD clock */
  755. brcmf_sdio_sdclk(bus, false);
  756. brcmf_sdio_wd_timer(bus, 0);
  757. break;
  758. }
  759. #ifdef DEBUG
  760. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  761. #endif /* DEBUG */
  762. return 0;
  763. }
  764. static int
  765. brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  766. {
  767. int err = 0;
  768. brcmf_dbg(TRACE, "Enter\n");
  769. brcmf_dbg(SDIO, "request %s currently %s\n",
  770. (sleep ? "SLEEP" : "WAKE"),
  771. (bus->sleeping ? "SLEEP" : "WAKE"));
  772. /* If SR is enabled control bus state with KSO */
  773. if (bus->sr_enabled) {
  774. /* Done if we're already in the requested state */
  775. if (sleep == bus->sleeping)
  776. goto end;
  777. /* Going to sleep */
  778. if (sleep) {
  779. /* Don't sleep if something is pending */
  780. if (atomic_read(&bus->intstatus) ||
  781. atomic_read(&bus->ipend) > 0 ||
  782. (!atomic_read(&bus->fcstate) &&
  783. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  784. data_ok(bus)))
  785. return -EBUSY;
  786. err = brcmf_sdio_kso_control(bus, false);
  787. /* disable watchdog */
  788. if (!err)
  789. brcmf_sdio_wd_timer(bus, 0);
  790. } else {
  791. bus->idlecount = 0;
  792. err = brcmf_sdio_kso_control(bus, true);
  793. }
  794. if (!err) {
  795. /* Change state */
  796. bus->sleeping = sleep;
  797. brcmf_dbg(SDIO, "new state %s\n",
  798. (sleep ? "SLEEP" : "WAKE"));
  799. } else {
  800. brcmf_err("error while changing bus sleep state %d\n",
  801. err);
  802. return err;
  803. }
  804. }
  805. end:
  806. /* control clocks */
  807. if (sleep) {
  808. if (!bus->sr_enabled)
  809. brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
  810. } else {
  811. brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
  812. }
  813. return err;
  814. }
  815. static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
  816. {
  817. u32 intstatus = 0;
  818. u32 hmb_data;
  819. u8 fcbits;
  820. int ret;
  821. brcmf_dbg(SDIO, "Enter\n");
  822. /* Read mailbox data and ack that we did so */
  823. ret = r_sdreg32(bus, &hmb_data,
  824. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  825. if (ret == 0)
  826. w_sdreg32(bus, SMB_INT_ACK,
  827. offsetof(struct sdpcmd_regs, tosbmailbox));
  828. bus->sdcnt.f1regdata += 2;
  829. /* Dongle recomposed rx frames, accept them again */
  830. if (hmb_data & HMB_DATA_NAKHANDLED) {
  831. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  832. bus->rx_seq);
  833. if (!bus->rxskip)
  834. brcmf_err("unexpected NAKHANDLED!\n");
  835. bus->rxskip = false;
  836. intstatus |= I_HMB_FRAME_IND;
  837. }
  838. /*
  839. * DEVREADY does not occur with gSPI.
  840. */
  841. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  842. bus->sdpcm_ver =
  843. (hmb_data & HMB_DATA_VERSION_MASK) >>
  844. HMB_DATA_VERSION_SHIFT;
  845. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  846. brcmf_err("Version mismatch, dongle reports %d, "
  847. "expecting %d\n",
  848. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  849. else
  850. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  851. bus->sdpcm_ver);
  852. }
  853. /*
  854. * Flow Control has been moved into the RX headers and this out of band
  855. * method isn't used any more.
  856. * remaining backward compatible with older dongles.
  857. */
  858. if (hmb_data & HMB_DATA_FC) {
  859. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  860. HMB_DATA_FCDATA_SHIFT;
  861. if (fcbits & ~bus->flowcontrol)
  862. bus->sdcnt.fc_xoff++;
  863. if (bus->flowcontrol & ~fcbits)
  864. bus->sdcnt.fc_xon++;
  865. bus->sdcnt.fc_rcvd++;
  866. bus->flowcontrol = fcbits;
  867. }
  868. /* Shouldn't be any others */
  869. if (hmb_data & ~(HMB_DATA_DEVREADY |
  870. HMB_DATA_NAKHANDLED |
  871. HMB_DATA_FC |
  872. HMB_DATA_FWREADY |
  873. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  874. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  875. hmb_data);
  876. return intstatus;
  877. }
  878. static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  879. {
  880. uint retries = 0;
  881. u16 lastrbc;
  882. u8 hi, lo;
  883. int err;
  884. brcmf_err("%sterminate frame%s\n",
  885. abort ? "abort command, " : "",
  886. rtx ? ", send NAK" : "");
  887. if (abort)
  888. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  889. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  890. SFC_RF_TERM, &err);
  891. bus->sdcnt.f1regdata++;
  892. /* Wait until the packet has been flushed (device/FIFO stable) */
  893. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  894. hi = brcmf_sdiod_regrb(bus->sdiodev,
  895. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  896. lo = brcmf_sdiod_regrb(bus->sdiodev,
  897. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  898. bus->sdcnt.f1regdata += 2;
  899. if ((hi == 0) && (lo == 0))
  900. break;
  901. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  902. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  903. lastrbc, (hi << 8) + lo);
  904. }
  905. lastrbc = (hi << 8) + lo;
  906. }
  907. if (!retries)
  908. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  909. else
  910. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  911. if (rtx) {
  912. bus->sdcnt.rxrtx++;
  913. err = w_sdreg32(bus, SMB_NAK,
  914. offsetof(struct sdpcmd_regs, tosbmailbox));
  915. bus->sdcnt.f1regdata++;
  916. if (err == 0)
  917. bus->rxskip = true;
  918. }
  919. /* Clear partial in any case */
  920. bus->cur_read.len = 0;
  921. }
  922. /* return total length of buffer chain */
  923. static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
  924. {
  925. struct sk_buff *p;
  926. uint total;
  927. total = 0;
  928. skb_queue_walk(&bus->glom, p)
  929. total += p->len;
  930. return total;
  931. }
  932. static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
  933. {
  934. struct sk_buff *cur, *next;
  935. skb_queue_walk_safe(&bus->glom, cur, next) {
  936. skb_unlink(cur, &bus->glom);
  937. brcmu_pkt_buf_free_skb(cur);
  938. }
  939. }
  940. /**
  941. * brcmfmac sdio bus specific header
  942. * This is the lowest layer header wrapped on the packets transmitted between
  943. * host and WiFi dongle which contains information needed for SDIO core and
  944. * firmware
  945. *
  946. * It consists of 3 parts: hardware header, hardware extension header and
  947. * software header
  948. * hardware header (frame tag) - 4 bytes
  949. * Byte 0~1: Frame length
  950. * Byte 2~3: Checksum, bit-wise inverse of frame length
  951. * hardware extension header - 8 bytes
  952. * Tx glom mode only, N/A for Rx or normal Tx
  953. * Byte 0~1: Packet length excluding hw frame tag
  954. * Byte 2: Reserved
  955. * Byte 3: Frame flags, bit 0: last frame indication
  956. * Byte 4~5: Reserved
  957. * Byte 6~7: Tail padding length
  958. * software header - 8 bytes
  959. * Byte 0: Rx/Tx sequence number
  960. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  961. * Byte 2: Length of next data frame, reserved for Tx
  962. * Byte 3: Data offset
  963. * Byte 4: Flow control bits, reserved for Tx
  964. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  965. * Byte 6~7: Reserved
  966. */
  967. #define SDPCM_HWHDR_LEN 4
  968. #define SDPCM_HWEXT_LEN 8
  969. #define SDPCM_SWHDR_LEN 8
  970. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  971. /* software header */
  972. #define SDPCM_SEQ_MASK 0x000000ff
  973. #define SDPCM_SEQ_WRAP 256
  974. #define SDPCM_CHANNEL_MASK 0x00000f00
  975. #define SDPCM_CHANNEL_SHIFT 8
  976. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  977. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  978. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  979. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  980. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  981. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  982. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  983. #define SDPCM_NEXTLEN_SHIFT 16
  984. #define SDPCM_DOFFSET_MASK 0xff000000
  985. #define SDPCM_DOFFSET_SHIFT 24
  986. #define SDPCM_FCMASK_MASK 0x000000ff
  987. #define SDPCM_WINDOW_MASK 0x0000ff00
  988. #define SDPCM_WINDOW_SHIFT 8
  989. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  990. {
  991. u32 hdrvalue;
  992. hdrvalue = *(u32 *)swheader;
  993. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  994. }
  995. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  996. struct brcmf_sdio_hdrinfo *rd,
  997. enum brcmf_sdio_frmtype type)
  998. {
  999. u16 len, checksum;
  1000. u8 rx_seq, fc, tx_seq_max;
  1001. u32 swheader;
  1002. trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
  1003. /* hw header */
  1004. len = get_unaligned_le16(header);
  1005. checksum = get_unaligned_le16(header + sizeof(u16));
  1006. /* All zero means no more to read */
  1007. if (!(len | checksum)) {
  1008. bus->rxpending = false;
  1009. return -ENODATA;
  1010. }
  1011. if ((u16)(~(len ^ checksum))) {
  1012. brcmf_err("HW header checksum error\n");
  1013. bus->sdcnt.rx_badhdr++;
  1014. brcmf_sdio_rxfail(bus, false, false);
  1015. return -EIO;
  1016. }
  1017. if (len < SDPCM_HDRLEN) {
  1018. brcmf_err("HW header length error\n");
  1019. return -EPROTO;
  1020. }
  1021. if (type == BRCMF_SDIO_FT_SUPER &&
  1022. (roundup(len, bus->blocksize) != rd->len)) {
  1023. brcmf_err("HW superframe header length error\n");
  1024. return -EPROTO;
  1025. }
  1026. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1027. brcmf_err("HW subframe header length error\n");
  1028. return -EPROTO;
  1029. }
  1030. rd->len = len;
  1031. /* software header */
  1032. header += SDPCM_HWHDR_LEN;
  1033. swheader = le32_to_cpu(*(__le32 *)header);
  1034. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1035. brcmf_err("Glom descriptor found in superframe head\n");
  1036. rd->len = 0;
  1037. return -EINVAL;
  1038. }
  1039. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1040. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1041. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1042. type != BRCMF_SDIO_FT_SUPER) {
  1043. brcmf_err("HW header length too long\n");
  1044. bus->sdcnt.rx_toolong++;
  1045. brcmf_sdio_rxfail(bus, false, false);
  1046. rd->len = 0;
  1047. return -EPROTO;
  1048. }
  1049. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1050. brcmf_err("Wrong channel for superframe\n");
  1051. rd->len = 0;
  1052. return -EINVAL;
  1053. }
  1054. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1055. rd->channel != SDPCM_EVENT_CHANNEL) {
  1056. brcmf_err("Wrong channel for subframe\n");
  1057. rd->len = 0;
  1058. return -EINVAL;
  1059. }
  1060. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1061. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1062. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1063. bus->sdcnt.rx_badhdr++;
  1064. brcmf_sdio_rxfail(bus, false, false);
  1065. rd->len = 0;
  1066. return -ENXIO;
  1067. }
  1068. if (rd->seq_num != rx_seq) {
  1069. brcmf_err("seq %d: sequence number error, expect %d\n",
  1070. rx_seq, rd->seq_num);
  1071. bus->sdcnt.rx_badseq++;
  1072. rd->seq_num = rx_seq;
  1073. }
  1074. /* no need to check the reset for subframe */
  1075. if (type == BRCMF_SDIO_FT_SUB)
  1076. return 0;
  1077. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1078. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1079. /* only warm for NON glom packet */
  1080. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1081. brcmf_err("seq %d: next length error\n", rx_seq);
  1082. rd->len_nxtfrm = 0;
  1083. }
  1084. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1085. fc = swheader & SDPCM_FCMASK_MASK;
  1086. if (bus->flowcontrol != fc) {
  1087. if (~bus->flowcontrol & fc)
  1088. bus->sdcnt.fc_xoff++;
  1089. if (bus->flowcontrol & ~fc)
  1090. bus->sdcnt.fc_xon++;
  1091. bus->sdcnt.fc_rcvd++;
  1092. bus->flowcontrol = fc;
  1093. }
  1094. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1095. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1096. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1097. tx_seq_max = bus->tx_seq + 2;
  1098. }
  1099. bus->tx_max = tx_seq_max;
  1100. return 0;
  1101. }
  1102. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1103. {
  1104. *(__le16 *)header = cpu_to_le16(frm_length);
  1105. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1106. }
  1107. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1108. struct brcmf_sdio_hdrinfo *hd_info)
  1109. {
  1110. u32 hdrval;
  1111. u8 hdr_offset;
  1112. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1113. hdr_offset = SDPCM_HWHDR_LEN;
  1114. if (bus->txglom) {
  1115. hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
  1116. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1117. hdrval = (u16)hd_info->tail_pad << 16;
  1118. *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
  1119. hdr_offset += SDPCM_HWEXT_LEN;
  1120. }
  1121. hdrval = hd_info->seq_num;
  1122. hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1123. SDPCM_CHANNEL_MASK;
  1124. hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1125. SDPCM_DOFFSET_MASK;
  1126. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1127. *(((__le32 *)(header + hdr_offset)) + 1) = 0;
  1128. trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
  1129. }
  1130. static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1131. {
  1132. u16 dlen, totlen;
  1133. u8 *dptr, num = 0;
  1134. u16 sublen;
  1135. struct sk_buff *pfirst, *pnext;
  1136. int errcode;
  1137. u8 doff, sfdoff;
  1138. struct brcmf_sdio_hdrinfo rd_new;
  1139. /* If packets, issue read(s) and send up packet chain */
  1140. /* Return sequence numbers consumed? */
  1141. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1142. bus->glomd, skb_peek(&bus->glom));
  1143. /* If there's a descriptor, generate the packet chain */
  1144. if (bus->glomd) {
  1145. pfirst = pnext = NULL;
  1146. dlen = (u16) (bus->glomd->len);
  1147. dptr = bus->glomd->data;
  1148. if (!dlen || (dlen & 1)) {
  1149. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1150. dlen);
  1151. dlen = 0;
  1152. }
  1153. for (totlen = num = 0; dlen; num++) {
  1154. /* Get (and move past) next length */
  1155. sublen = get_unaligned_le16(dptr);
  1156. dlen -= sizeof(u16);
  1157. dptr += sizeof(u16);
  1158. if ((sublen < SDPCM_HDRLEN) ||
  1159. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1160. brcmf_err("descriptor len %d bad: %d\n",
  1161. num, sublen);
  1162. pnext = NULL;
  1163. break;
  1164. }
  1165. if (sublen % bus->sgentry_align) {
  1166. brcmf_err("sublen %d not multiple of %d\n",
  1167. sublen, bus->sgentry_align);
  1168. }
  1169. totlen += sublen;
  1170. /* For last frame, adjust read len so total
  1171. is a block multiple */
  1172. if (!dlen) {
  1173. sublen +=
  1174. (roundup(totlen, bus->blocksize) - totlen);
  1175. totlen = roundup(totlen, bus->blocksize);
  1176. }
  1177. /* Allocate/chain packet for next subframe */
  1178. pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
  1179. if (pnext == NULL) {
  1180. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1181. num, sublen);
  1182. break;
  1183. }
  1184. skb_queue_tail(&bus->glom, pnext);
  1185. /* Adhere to start alignment requirements */
  1186. pkt_align(pnext, sublen, bus->sgentry_align);
  1187. }
  1188. /* If all allocations succeeded, save packet chain
  1189. in bus structure */
  1190. if (pnext) {
  1191. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1192. totlen, num);
  1193. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1194. totlen != bus->cur_read.len) {
  1195. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1196. bus->cur_read.len, totlen, rxseq);
  1197. }
  1198. pfirst = pnext = NULL;
  1199. } else {
  1200. brcmf_sdio_free_glom(bus);
  1201. num = 0;
  1202. }
  1203. /* Done with descriptor packet */
  1204. brcmu_pkt_buf_free_skb(bus->glomd);
  1205. bus->glomd = NULL;
  1206. bus->cur_read.len = 0;
  1207. }
  1208. /* Ok -- either we just generated a packet chain,
  1209. or had one from before */
  1210. if (!skb_queue_empty(&bus->glom)) {
  1211. if (BRCMF_GLOM_ON()) {
  1212. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1213. skb_queue_walk(&bus->glom, pnext) {
  1214. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1215. pnext, (u8 *) (pnext->data),
  1216. pnext->len, pnext->len);
  1217. }
  1218. }
  1219. pfirst = skb_peek(&bus->glom);
  1220. dlen = (u16) brcmf_sdio_glom_len(bus);
  1221. /* Do an SDIO read for the superframe. Configurable iovar to
  1222. * read directly into the chained packet, or allocate a large
  1223. * packet and and copy into the chain.
  1224. */
  1225. sdio_claim_host(bus->sdiodev->func[1]);
  1226. errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
  1227. &bus->glom, dlen);
  1228. sdio_release_host(bus->sdiodev->func[1]);
  1229. bus->sdcnt.f2rxdata++;
  1230. /* On failure, kill the superframe, allow a couple retries */
  1231. if (errcode < 0) {
  1232. brcmf_err("glom read of %d bytes failed: %d\n",
  1233. dlen, errcode);
  1234. sdio_claim_host(bus->sdiodev->func[1]);
  1235. if (bus->glomerr++ < 3) {
  1236. brcmf_sdio_rxfail(bus, true, true);
  1237. } else {
  1238. bus->glomerr = 0;
  1239. brcmf_sdio_rxfail(bus, true, false);
  1240. bus->sdcnt.rxglomfail++;
  1241. brcmf_sdio_free_glom(bus);
  1242. }
  1243. sdio_release_host(bus->sdiodev->func[1]);
  1244. return 0;
  1245. }
  1246. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1247. pfirst->data, min_t(int, pfirst->len, 48),
  1248. "SUPERFRAME:\n");
  1249. rd_new.seq_num = rxseq;
  1250. rd_new.len = dlen;
  1251. sdio_claim_host(bus->sdiodev->func[1]);
  1252. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1253. BRCMF_SDIO_FT_SUPER);
  1254. sdio_release_host(bus->sdiodev->func[1]);
  1255. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1256. /* Remove superframe header, remember offset */
  1257. skb_pull(pfirst, rd_new.dat_offset);
  1258. sfdoff = rd_new.dat_offset;
  1259. num = 0;
  1260. /* Validate all the subframe headers */
  1261. skb_queue_walk(&bus->glom, pnext) {
  1262. /* leave when invalid subframe is found */
  1263. if (errcode)
  1264. break;
  1265. rd_new.len = pnext->len;
  1266. rd_new.seq_num = rxseq++;
  1267. sdio_claim_host(bus->sdiodev->func[1]);
  1268. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1269. BRCMF_SDIO_FT_SUB);
  1270. sdio_release_host(bus->sdiodev->func[1]);
  1271. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1272. pnext->data, 32, "subframe:\n");
  1273. num++;
  1274. }
  1275. if (errcode) {
  1276. /* Terminate frame on error, request
  1277. a couple retries */
  1278. sdio_claim_host(bus->sdiodev->func[1]);
  1279. if (bus->glomerr++ < 3) {
  1280. /* Restore superframe header space */
  1281. skb_push(pfirst, sfdoff);
  1282. brcmf_sdio_rxfail(bus, true, true);
  1283. } else {
  1284. bus->glomerr = 0;
  1285. brcmf_sdio_rxfail(bus, true, false);
  1286. bus->sdcnt.rxglomfail++;
  1287. brcmf_sdio_free_glom(bus);
  1288. }
  1289. sdio_release_host(bus->sdiodev->func[1]);
  1290. bus->cur_read.len = 0;
  1291. return 0;
  1292. }
  1293. /* Basic SD framing looks ok - process each packet (header) */
  1294. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1295. dptr = (u8 *) (pfirst->data);
  1296. sublen = get_unaligned_le16(dptr);
  1297. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1298. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1299. dptr, pfirst->len,
  1300. "Rx Subframe Data:\n");
  1301. __skb_trim(pfirst, sublen);
  1302. skb_pull(pfirst, doff);
  1303. if (pfirst->len == 0) {
  1304. skb_unlink(pfirst, &bus->glom);
  1305. brcmu_pkt_buf_free_skb(pfirst);
  1306. continue;
  1307. }
  1308. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1309. pfirst->data,
  1310. min_t(int, pfirst->len, 32),
  1311. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1312. bus->glom.qlen, pfirst, pfirst->data,
  1313. pfirst->len, pfirst->next,
  1314. pfirst->prev);
  1315. skb_unlink(pfirst, &bus->glom);
  1316. brcmf_rx_frame(bus->sdiodev->dev, pfirst);
  1317. bus->sdcnt.rxglompkts++;
  1318. }
  1319. bus->sdcnt.rxglomframes++;
  1320. }
  1321. return num;
  1322. }
  1323. static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1324. bool *pending)
  1325. {
  1326. DECLARE_WAITQUEUE(wait, current);
  1327. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1328. /* Wait until control frame is available */
  1329. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1330. set_current_state(TASK_INTERRUPTIBLE);
  1331. while (!(*condition) && (!signal_pending(current) && timeout))
  1332. timeout = schedule_timeout(timeout);
  1333. if (signal_pending(current))
  1334. *pending = true;
  1335. set_current_state(TASK_RUNNING);
  1336. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1337. return timeout;
  1338. }
  1339. static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
  1340. {
  1341. if (waitqueue_active(&bus->dcmd_resp_wait))
  1342. wake_up_interruptible(&bus->dcmd_resp_wait);
  1343. return 0;
  1344. }
  1345. static void
  1346. brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1347. {
  1348. uint rdlen, pad;
  1349. u8 *buf = NULL, *rbuf;
  1350. int sdret;
  1351. brcmf_dbg(TRACE, "Enter\n");
  1352. if (bus->rxblen)
  1353. buf = vzalloc(bus->rxblen);
  1354. if (!buf)
  1355. goto done;
  1356. rbuf = bus->rxbuf;
  1357. pad = ((unsigned long)rbuf % bus->head_align);
  1358. if (pad)
  1359. rbuf += (bus->head_align - pad);
  1360. /* Copy the already-read portion over */
  1361. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1362. if (len <= BRCMF_FIRSTREAD)
  1363. goto gotpkt;
  1364. /* Raise rdlen to next SDIO block to avoid tail command */
  1365. rdlen = len - BRCMF_FIRSTREAD;
  1366. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1367. pad = bus->blocksize - (rdlen % bus->blocksize);
  1368. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1369. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1370. rdlen += pad;
  1371. } else if (rdlen % bus->head_align) {
  1372. rdlen += bus->head_align - (rdlen % bus->head_align);
  1373. }
  1374. /* Drop if the read is too big or it exceeds our maximum */
  1375. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1376. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1377. rdlen, bus->sdiodev->bus_if->maxctl);
  1378. brcmf_sdio_rxfail(bus, false, false);
  1379. goto done;
  1380. }
  1381. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1382. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1383. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1384. bus->sdcnt.rx_toolong++;
  1385. brcmf_sdio_rxfail(bus, false, false);
  1386. goto done;
  1387. }
  1388. /* Read remain of frame body */
  1389. sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
  1390. bus->sdcnt.f2rxdata++;
  1391. /* Control frame failures need retransmission */
  1392. if (sdret < 0) {
  1393. brcmf_err("read %d control bytes failed: %d\n",
  1394. rdlen, sdret);
  1395. bus->sdcnt.rxc_errors++;
  1396. brcmf_sdio_rxfail(bus, true, true);
  1397. goto done;
  1398. } else
  1399. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1400. gotpkt:
  1401. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1402. buf, len, "RxCtrl:\n");
  1403. /* Point to valid data and indicate its length */
  1404. spin_lock_bh(&bus->rxctl_lock);
  1405. if (bus->rxctl) {
  1406. brcmf_err("last control frame is being processed.\n");
  1407. spin_unlock_bh(&bus->rxctl_lock);
  1408. vfree(buf);
  1409. goto done;
  1410. }
  1411. bus->rxctl = buf + doff;
  1412. bus->rxctl_orig = buf;
  1413. bus->rxlen = len - doff;
  1414. spin_unlock_bh(&bus->rxctl_lock);
  1415. done:
  1416. /* Awake any waiters */
  1417. brcmf_sdio_dcmd_resp_wake(bus);
  1418. }
  1419. /* Pad read to blocksize for efficiency */
  1420. static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1421. {
  1422. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1423. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1424. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1425. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1426. *rdlen += *pad;
  1427. } else if (*rdlen % bus->head_align) {
  1428. *rdlen += bus->head_align - (*rdlen % bus->head_align);
  1429. }
  1430. }
  1431. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1432. {
  1433. struct sk_buff *pkt; /* Packet for event or data frames */
  1434. u16 pad; /* Number of pad bytes to read */
  1435. uint rxleft = 0; /* Remaining number of frames allowed */
  1436. int ret; /* Return code from calls */
  1437. uint rxcount = 0; /* Total frames read */
  1438. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1439. u8 head_read = 0;
  1440. brcmf_dbg(TRACE, "Enter\n");
  1441. /* Not finished unless we encounter no more frames indication */
  1442. bus->rxpending = true;
  1443. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1444. !bus->rxskip && rxleft && brcmf_bus_ready(bus->sdiodev->bus_if);
  1445. rd->seq_num++, rxleft--) {
  1446. /* Handle glomming separately */
  1447. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1448. u8 cnt;
  1449. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1450. bus->glomd, skb_peek(&bus->glom));
  1451. cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
  1452. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1453. rd->seq_num += cnt - 1;
  1454. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1455. continue;
  1456. }
  1457. rd->len_left = rd->len;
  1458. /* read header first for unknow frame length */
  1459. sdio_claim_host(bus->sdiodev->func[1]);
  1460. if (!rd->len) {
  1461. ret = brcmf_sdiod_recv_buf(bus->sdiodev,
  1462. bus->rxhdr, BRCMF_FIRSTREAD);
  1463. bus->sdcnt.f2rxhdrs++;
  1464. if (ret < 0) {
  1465. brcmf_err("RXHEADER FAILED: %d\n",
  1466. ret);
  1467. bus->sdcnt.rx_hdrfail++;
  1468. brcmf_sdio_rxfail(bus, true, true);
  1469. sdio_release_host(bus->sdiodev->func[1]);
  1470. continue;
  1471. }
  1472. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1473. bus->rxhdr, SDPCM_HDRLEN,
  1474. "RxHdr:\n");
  1475. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1476. BRCMF_SDIO_FT_NORMAL)) {
  1477. sdio_release_host(bus->sdiodev->func[1]);
  1478. if (!bus->rxpending)
  1479. break;
  1480. else
  1481. continue;
  1482. }
  1483. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1484. brcmf_sdio_read_control(bus, bus->rxhdr,
  1485. rd->len,
  1486. rd->dat_offset);
  1487. /* prepare the descriptor for the next read */
  1488. rd->len = rd->len_nxtfrm << 4;
  1489. rd->len_nxtfrm = 0;
  1490. /* treat all packet as event if we don't know */
  1491. rd->channel = SDPCM_EVENT_CHANNEL;
  1492. sdio_release_host(bus->sdiodev->func[1]);
  1493. continue;
  1494. }
  1495. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1496. rd->len - BRCMF_FIRSTREAD : 0;
  1497. head_read = BRCMF_FIRSTREAD;
  1498. }
  1499. brcmf_sdio_pad(bus, &pad, &rd->len_left);
  1500. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1501. bus->head_align);
  1502. if (!pkt) {
  1503. /* Give up on data, request rtx of events */
  1504. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1505. brcmf_sdio_rxfail(bus, false,
  1506. RETRYCHAN(rd->channel));
  1507. sdio_release_host(bus->sdiodev->func[1]);
  1508. continue;
  1509. }
  1510. skb_pull(pkt, head_read);
  1511. pkt_align(pkt, rd->len_left, bus->head_align);
  1512. ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
  1513. bus->sdcnt.f2rxdata++;
  1514. sdio_release_host(bus->sdiodev->func[1]);
  1515. if (ret < 0) {
  1516. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1517. rd->len, rd->channel, ret);
  1518. brcmu_pkt_buf_free_skb(pkt);
  1519. sdio_claim_host(bus->sdiodev->func[1]);
  1520. brcmf_sdio_rxfail(bus, true,
  1521. RETRYCHAN(rd->channel));
  1522. sdio_release_host(bus->sdiodev->func[1]);
  1523. continue;
  1524. }
  1525. if (head_read) {
  1526. skb_push(pkt, head_read);
  1527. memcpy(pkt->data, bus->rxhdr, head_read);
  1528. head_read = 0;
  1529. } else {
  1530. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1531. rd_new.seq_num = rd->seq_num;
  1532. sdio_claim_host(bus->sdiodev->func[1]);
  1533. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1534. BRCMF_SDIO_FT_NORMAL)) {
  1535. rd->len = 0;
  1536. brcmu_pkt_buf_free_skb(pkt);
  1537. }
  1538. bus->sdcnt.rx_readahead_cnt++;
  1539. if (rd->len != roundup(rd_new.len, 16)) {
  1540. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1541. rd->len,
  1542. roundup(rd_new.len, 16) >> 4);
  1543. rd->len = 0;
  1544. brcmf_sdio_rxfail(bus, true, true);
  1545. sdio_release_host(bus->sdiodev->func[1]);
  1546. brcmu_pkt_buf_free_skb(pkt);
  1547. continue;
  1548. }
  1549. sdio_release_host(bus->sdiodev->func[1]);
  1550. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1551. rd->channel = rd_new.channel;
  1552. rd->dat_offset = rd_new.dat_offset;
  1553. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1554. BRCMF_DATA_ON()) &&
  1555. BRCMF_HDRS_ON(),
  1556. bus->rxhdr, SDPCM_HDRLEN,
  1557. "RxHdr:\n");
  1558. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1559. brcmf_err("readahead on control packet %d?\n",
  1560. rd_new.seq_num);
  1561. /* Force retry w/normal header read */
  1562. rd->len = 0;
  1563. sdio_claim_host(bus->sdiodev->func[1]);
  1564. brcmf_sdio_rxfail(bus, false, true);
  1565. sdio_release_host(bus->sdiodev->func[1]);
  1566. brcmu_pkt_buf_free_skb(pkt);
  1567. continue;
  1568. }
  1569. }
  1570. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1571. pkt->data, rd->len, "Rx Data:\n");
  1572. /* Save superframe descriptor and allocate packet frame */
  1573. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1574. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1575. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1576. rd->len);
  1577. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1578. pkt->data, rd->len,
  1579. "Glom Data:\n");
  1580. __skb_trim(pkt, rd->len);
  1581. skb_pull(pkt, SDPCM_HDRLEN);
  1582. bus->glomd = pkt;
  1583. } else {
  1584. brcmf_err("%s: glom superframe w/o "
  1585. "descriptor!\n", __func__);
  1586. sdio_claim_host(bus->sdiodev->func[1]);
  1587. brcmf_sdio_rxfail(bus, false, false);
  1588. sdio_release_host(bus->sdiodev->func[1]);
  1589. }
  1590. /* prepare the descriptor for the next read */
  1591. rd->len = rd->len_nxtfrm << 4;
  1592. rd->len_nxtfrm = 0;
  1593. /* treat all packet as event if we don't know */
  1594. rd->channel = SDPCM_EVENT_CHANNEL;
  1595. continue;
  1596. }
  1597. /* Fill in packet len and prio, deliver upward */
  1598. __skb_trim(pkt, rd->len);
  1599. skb_pull(pkt, rd->dat_offset);
  1600. /* prepare the descriptor for the next read */
  1601. rd->len = rd->len_nxtfrm << 4;
  1602. rd->len_nxtfrm = 0;
  1603. /* treat all packet as event if we don't know */
  1604. rd->channel = SDPCM_EVENT_CHANNEL;
  1605. if (pkt->len == 0) {
  1606. brcmu_pkt_buf_free_skb(pkt);
  1607. continue;
  1608. }
  1609. brcmf_rx_frame(bus->sdiodev->dev, pkt);
  1610. }
  1611. rxcount = maxframes - rxleft;
  1612. /* Message if we hit the limit */
  1613. if (!rxleft)
  1614. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1615. else
  1616. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1617. /* Back off rxseq if awaiting rtx, update rx_seq */
  1618. if (bus->rxskip)
  1619. rd->seq_num--;
  1620. bus->rx_seq = rd->seq_num;
  1621. return rxcount;
  1622. }
  1623. static void
  1624. brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
  1625. {
  1626. if (waitqueue_active(&bus->ctrl_wait))
  1627. wake_up_interruptible(&bus->ctrl_wait);
  1628. return;
  1629. }
  1630. static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
  1631. {
  1632. u16 head_pad;
  1633. u8 *dat_buf;
  1634. dat_buf = (u8 *)(pkt->data);
  1635. /* Check head padding */
  1636. head_pad = ((unsigned long)dat_buf % bus->head_align);
  1637. if (head_pad) {
  1638. if (skb_headroom(pkt) < head_pad) {
  1639. bus->sdiodev->bus_if->tx_realloc++;
  1640. head_pad = 0;
  1641. if (skb_cow(pkt, head_pad))
  1642. return -ENOMEM;
  1643. }
  1644. skb_push(pkt, head_pad);
  1645. dat_buf = (u8 *)(pkt->data);
  1646. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1647. }
  1648. return head_pad;
  1649. }
  1650. /**
  1651. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1652. * bus layer usage.
  1653. */
  1654. /* flag marking a dummy skb added for DMA alignment requirement */
  1655. #define ALIGN_SKB_FLAG 0x8000
  1656. /* bit mask of data length chopped from the previous packet */
  1657. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1658. static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
  1659. struct sk_buff_head *pktq,
  1660. struct sk_buff *pkt, u16 total_len)
  1661. {
  1662. struct brcmf_sdio_dev *sdiodev;
  1663. struct sk_buff *pkt_pad;
  1664. u16 tail_pad, tail_chop, chain_pad;
  1665. unsigned int blksize;
  1666. bool lastfrm;
  1667. int ntail, ret;
  1668. sdiodev = bus->sdiodev;
  1669. blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1670. /* sg entry alignment should be a divisor of block size */
  1671. WARN_ON(blksize % bus->sgentry_align);
  1672. /* Check tail padding */
  1673. lastfrm = skb_queue_is_last(pktq, pkt);
  1674. tail_pad = 0;
  1675. tail_chop = pkt->len % bus->sgentry_align;
  1676. if (tail_chop)
  1677. tail_pad = bus->sgentry_align - tail_chop;
  1678. chain_pad = (total_len + tail_pad) % blksize;
  1679. if (lastfrm && chain_pad)
  1680. tail_pad += blksize - chain_pad;
  1681. if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
  1682. pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
  1683. bus->head_align);
  1684. if (pkt_pad == NULL)
  1685. return -ENOMEM;
  1686. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
  1687. if (unlikely(ret < 0))
  1688. return ret;
  1689. memcpy(pkt_pad->data,
  1690. pkt->data + pkt->len - tail_chop,
  1691. tail_chop);
  1692. *(u32 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
  1693. skb_trim(pkt, pkt->len - tail_chop);
  1694. skb_trim(pkt_pad, tail_pad + tail_chop);
  1695. __skb_queue_after(pktq, pkt, pkt_pad);
  1696. } else {
  1697. ntail = pkt->data_len + tail_pad -
  1698. (pkt->end - pkt->tail);
  1699. if (skb_cloned(pkt) || ntail > 0)
  1700. if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
  1701. return -ENOMEM;
  1702. if (skb_linearize(pkt))
  1703. return -ENOMEM;
  1704. __skb_put(pkt, tail_pad);
  1705. }
  1706. return tail_pad;
  1707. }
  1708. /**
  1709. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1710. * @bus: brcmf_sdio structure pointer
  1711. * @pktq: packet list pointer
  1712. * @chan: virtual channel to transmit the packet
  1713. *
  1714. * Processes to be applied to the packet
  1715. * - Align data buffer pointer
  1716. * - Align data buffer length
  1717. * - Prepare header
  1718. * Return: negative value if there is error
  1719. */
  1720. static int
  1721. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1722. uint chan)
  1723. {
  1724. u16 head_pad, total_len;
  1725. struct sk_buff *pkt_next;
  1726. u8 txseq;
  1727. int ret;
  1728. struct brcmf_sdio_hdrinfo hd_info = {0};
  1729. txseq = bus->tx_seq;
  1730. total_len = 0;
  1731. skb_queue_walk(pktq, pkt_next) {
  1732. /* alignment packet inserted in previous
  1733. * loop cycle can be skipped as it is
  1734. * already properly aligned and does not
  1735. * need an sdpcm header.
  1736. */
  1737. if (*(u32 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
  1738. continue;
  1739. /* align packet data pointer */
  1740. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
  1741. if (ret < 0)
  1742. return ret;
  1743. head_pad = (u16)ret;
  1744. if (head_pad)
  1745. memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
  1746. total_len += pkt_next->len;
  1747. hd_info.len = pkt_next->len;
  1748. hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
  1749. if (bus->txglom && pktq->qlen > 1) {
  1750. ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
  1751. pkt_next, total_len);
  1752. if (ret < 0)
  1753. return ret;
  1754. hd_info.tail_pad = (u16)ret;
  1755. total_len += (u16)ret;
  1756. }
  1757. hd_info.channel = chan;
  1758. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1759. hd_info.seq_num = txseq++;
  1760. /* Now fill the header */
  1761. brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
  1762. if (BRCMF_BYTES_ON() &&
  1763. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1764. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1765. brcmf_dbg_hex_dump(true, pkt_next, hd_info.len,
  1766. "Tx Frame:\n");
  1767. else if (BRCMF_HDRS_ON())
  1768. brcmf_dbg_hex_dump(true, pkt_next,
  1769. head_pad + bus->tx_hdrlen,
  1770. "Tx Header:\n");
  1771. }
  1772. /* Hardware length tag of the first packet should be total
  1773. * length of the chain (including padding)
  1774. */
  1775. if (bus->txglom)
  1776. brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
  1777. return 0;
  1778. }
  1779. /**
  1780. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1781. * @bus: brcmf_sdio structure pointer
  1782. * @pktq: packet list pointer
  1783. *
  1784. * Processes to be applied to the packet
  1785. * - Remove head padding
  1786. * - Remove tail padding
  1787. */
  1788. static void
  1789. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1790. {
  1791. u8 *hdr;
  1792. u32 dat_offset;
  1793. u16 tail_pad;
  1794. u32 dummy_flags, chop_len;
  1795. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  1796. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1797. dummy_flags = *(u32 *)(pkt_next->cb);
  1798. if (dummy_flags & ALIGN_SKB_FLAG) {
  1799. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  1800. if (chop_len) {
  1801. pkt_prev = pkt_next->prev;
  1802. skb_put(pkt_prev, chop_len);
  1803. }
  1804. __skb_unlink(pkt_next, pktq);
  1805. brcmu_pkt_buf_free_skb(pkt_next);
  1806. } else {
  1807. hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
  1808. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  1809. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  1810. SDPCM_DOFFSET_SHIFT;
  1811. skb_pull(pkt_next, dat_offset);
  1812. if (bus->txglom) {
  1813. tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
  1814. skb_trim(pkt_next, pkt_next->len - tail_pad);
  1815. }
  1816. }
  1817. }
  1818. }
  1819. /* Writes a HW/SW header into the packet and sends it. */
  1820. /* Assumes: (a) header space already there, (b) caller holds lock */
  1821. static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1822. uint chan)
  1823. {
  1824. int ret;
  1825. int i;
  1826. struct sk_buff *pkt_next, *tmp;
  1827. brcmf_dbg(TRACE, "Enter\n");
  1828. ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
  1829. if (ret)
  1830. goto done;
  1831. sdio_claim_host(bus->sdiodev->func[1]);
  1832. ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
  1833. bus->sdcnt.f2txdata++;
  1834. if (ret < 0) {
  1835. /* On failure, abort the command and terminate the frame */
  1836. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1837. ret);
  1838. bus->sdcnt.tx_sderrs++;
  1839. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  1840. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1841. SFC_WF_TERM, NULL);
  1842. bus->sdcnt.f1regdata++;
  1843. for (i = 0; i < 3; i++) {
  1844. u8 hi, lo;
  1845. hi = brcmf_sdiod_regrb(bus->sdiodev,
  1846. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1847. lo = brcmf_sdiod_regrb(bus->sdiodev,
  1848. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1849. bus->sdcnt.f1regdata += 2;
  1850. if ((hi == 0) && (lo == 0))
  1851. break;
  1852. }
  1853. }
  1854. sdio_release_host(bus->sdiodev->func[1]);
  1855. done:
  1856. brcmf_sdio_txpkt_postp(bus, pktq);
  1857. if (ret == 0)
  1858. bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
  1859. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1860. __skb_unlink(pkt_next, pktq);
  1861. brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
  1862. }
  1863. return ret;
  1864. }
  1865. static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1866. {
  1867. struct sk_buff *pkt;
  1868. struct sk_buff_head pktq;
  1869. u32 intstatus = 0;
  1870. int ret = 0, prec_out, i;
  1871. uint cnt = 0;
  1872. u8 tx_prec_map, pkt_num;
  1873. brcmf_dbg(TRACE, "Enter\n");
  1874. tx_prec_map = ~bus->flowcontrol;
  1875. /* Send frames until the limit or some other event */
  1876. for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
  1877. pkt_num = 1;
  1878. __skb_queue_head_init(&pktq);
  1879. if (bus->txglom)
  1880. pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
  1881. brcmf_sdio_txglomsz);
  1882. pkt_num = min_t(u32, pkt_num,
  1883. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
  1884. spin_lock_bh(&bus->txqlock);
  1885. for (i = 0; i < pkt_num; i++) {
  1886. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
  1887. &prec_out);
  1888. if (pkt == NULL)
  1889. break;
  1890. __skb_queue_tail(&pktq, pkt);
  1891. }
  1892. spin_unlock_bh(&bus->txqlock);
  1893. if (i == 0)
  1894. break;
  1895. ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
  1896. cnt += i;
  1897. /* In poll mode, need to check for other events */
  1898. if (!bus->intr && cnt) {
  1899. /* Check device status, signal pending interrupt */
  1900. sdio_claim_host(bus->sdiodev->func[1]);
  1901. ret = r_sdreg32(bus, &intstatus,
  1902. offsetof(struct sdpcmd_regs,
  1903. intstatus));
  1904. sdio_release_host(bus->sdiodev->func[1]);
  1905. bus->sdcnt.f2txdata++;
  1906. if (ret != 0)
  1907. break;
  1908. if (intstatus & bus->hostintmask)
  1909. atomic_set(&bus->ipend, 1);
  1910. }
  1911. }
  1912. /* Deflow-control stack if needed */
  1913. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1914. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1915. bus->txoff = false;
  1916. brcmf_txflowblock(bus->sdiodev->dev, false);
  1917. }
  1918. return cnt;
  1919. }
  1920. static void brcmf_sdio_bus_stop(struct device *dev)
  1921. {
  1922. u32 local_hostintmask;
  1923. u8 saveclk;
  1924. int err;
  1925. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1926. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1927. struct brcmf_sdio *bus = sdiodev->bus;
  1928. brcmf_dbg(TRACE, "Enter\n");
  1929. if (bus->watchdog_tsk) {
  1930. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1931. kthread_stop(bus->watchdog_tsk);
  1932. bus->watchdog_tsk = NULL;
  1933. }
  1934. if (bus_if->state == BRCMF_BUS_DOWN) {
  1935. sdio_claim_host(sdiodev->func[1]);
  1936. /* Enable clock for device interrupts */
  1937. brcmf_sdio_bus_sleep(bus, false, false);
  1938. /* Disable and clear interrupts at the chip level also */
  1939. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1940. local_hostintmask = bus->hostintmask;
  1941. bus->hostintmask = 0;
  1942. /* Force backplane clocks to assure F2 interrupt propagates */
  1943. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1944. &err);
  1945. if (!err)
  1946. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1947. (saveclk | SBSDIO_FORCE_HT), &err);
  1948. if (err)
  1949. brcmf_err("Failed to force clock for F2: err %d\n",
  1950. err);
  1951. /* Turn off the bus (F2), free any pending packets */
  1952. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1953. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  1954. /* Clear any pending interrupts now that F2 is disabled */
  1955. w_sdreg32(bus, local_hostintmask,
  1956. offsetof(struct sdpcmd_regs, intstatus));
  1957. sdio_release_host(sdiodev->func[1]);
  1958. }
  1959. /* Clear the data packet queues */
  1960. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1961. /* Clear any held glomming stuff */
  1962. if (bus->glomd)
  1963. brcmu_pkt_buf_free_skb(bus->glomd);
  1964. brcmf_sdio_free_glom(bus);
  1965. /* Clear rx control and wake any waiters */
  1966. spin_lock_bh(&bus->rxctl_lock);
  1967. bus->rxlen = 0;
  1968. spin_unlock_bh(&bus->rxctl_lock);
  1969. brcmf_sdio_dcmd_resp_wake(bus);
  1970. /* Reset some F2 state stuff */
  1971. bus->rxskip = false;
  1972. bus->tx_seq = bus->rx_seq = 0;
  1973. }
  1974. static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
  1975. {
  1976. unsigned long flags;
  1977. if (bus->sdiodev->oob_irq_requested) {
  1978. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1979. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  1980. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  1981. bus->sdiodev->irq_en = true;
  1982. }
  1983. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1984. }
  1985. }
  1986. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  1987. {
  1988. u8 idx;
  1989. u32 addr;
  1990. unsigned long val;
  1991. int n, ret;
  1992. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  1993. addr = bus->ci->c_inf[idx].base +
  1994. offsetof(struct sdpcmd_regs, intstatus);
  1995. val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
  1996. bus->sdcnt.f1regdata++;
  1997. if (ret != 0)
  1998. val = 0;
  1999. val &= bus->hostintmask;
  2000. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  2001. /* Clear interrupts */
  2002. if (val) {
  2003. brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
  2004. bus->sdcnt.f1regdata++;
  2005. }
  2006. if (ret) {
  2007. atomic_set(&bus->intstatus, 0);
  2008. } else if (val) {
  2009. for_each_set_bit(n, &val, 32)
  2010. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  2011. }
  2012. return ret;
  2013. }
  2014. static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
  2015. {
  2016. u32 newstatus = 0;
  2017. unsigned long intstatus;
  2018. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  2019. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  2020. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  2021. int err = 0, n;
  2022. brcmf_dbg(TRACE, "Enter\n");
  2023. sdio_claim_host(bus->sdiodev->func[1]);
  2024. /* If waiting for HTAVAIL, check status */
  2025. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  2026. u8 clkctl, devctl = 0;
  2027. #ifdef DEBUG
  2028. /* Check for inconsistent device control */
  2029. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2030. SBSDIO_DEVICE_CTL, &err);
  2031. #endif /* DEBUG */
  2032. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2033. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  2034. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2035. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2036. devctl, clkctl);
  2037. if (SBSDIO_HTAV(clkctl)) {
  2038. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2039. SBSDIO_DEVICE_CTL, &err);
  2040. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2041. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2042. devctl, &err);
  2043. bus->clkstate = CLK_AVAIL;
  2044. }
  2045. }
  2046. /* Make sure backplane clock is on */
  2047. brcmf_sdio_bus_sleep(bus, false, true);
  2048. /* Pending interrupt indicates new device status */
  2049. if (atomic_read(&bus->ipend) > 0) {
  2050. atomic_set(&bus->ipend, 0);
  2051. err = brcmf_sdio_intr_rstatus(bus);
  2052. }
  2053. /* Start with leftover status bits */
  2054. intstatus = atomic_xchg(&bus->intstatus, 0);
  2055. /* Handle flow-control change: read new state in case our ack
  2056. * crossed another change interrupt. If change still set, assume
  2057. * FC ON for safety, let next loop through do the debounce.
  2058. */
  2059. if (intstatus & I_HMB_FC_CHANGE) {
  2060. intstatus &= ~I_HMB_FC_CHANGE;
  2061. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2062. offsetof(struct sdpcmd_regs, intstatus));
  2063. err = r_sdreg32(bus, &newstatus,
  2064. offsetof(struct sdpcmd_regs, intstatus));
  2065. bus->sdcnt.f1regdata += 2;
  2066. atomic_set(&bus->fcstate,
  2067. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2068. intstatus |= (newstatus & bus->hostintmask);
  2069. }
  2070. /* Handle host mailbox indication */
  2071. if (intstatus & I_HMB_HOST_INT) {
  2072. intstatus &= ~I_HMB_HOST_INT;
  2073. intstatus |= brcmf_sdio_hostmail(bus);
  2074. }
  2075. sdio_release_host(bus->sdiodev->func[1]);
  2076. /* Generally don't ask for these, can get CRC errors... */
  2077. if (intstatus & I_WR_OOSYNC) {
  2078. brcmf_err("Dongle reports WR_OOSYNC\n");
  2079. intstatus &= ~I_WR_OOSYNC;
  2080. }
  2081. if (intstatus & I_RD_OOSYNC) {
  2082. brcmf_err("Dongle reports RD_OOSYNC\n");
  2083. intstatus &= ~I_RD_OOSYNC;
  2084. }
  2085. if (intstatus & I_SBINT) {
  2086. brcmf_err("Dongle reports SBINT\n");
  2087. intstatus &= ~I_SBINT;
  2088. }
  2089. /* Would be active due to wake-wlan in gSPI */
  2090. if (intstatus & I_CHIPACTIVE) {
  2091. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2092. intstatus &= ~I_CHIPACTIVE;
  2093. }
  2094. /* Ignore frame indications if rxskip is set */
  2095. if (bus->rxskip)
  2096. intstatus &= ~I_HMB_FRAME_IND;
  2097. /* On frame indication, read available frames */
  2098. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  2099. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  2100. if (!bus->rxpending)
  2101. intstatus &= ~I_HMB_FRAME_IND;
  2102. rxlimit -= min(framecnt, rxlimit);
  2103. }
  2104. /* Keep still-pending events for next scheduling */
  2105. if (intstatus) {
  2106. for_each_set_bit(n, &intstatus, 32)
  2107. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  2108. }
  2109. brcmf_sdio_clrintr(bus);
  2110. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2111. (bus->clkstate == CLK_AVAIL)) {
  2112. int i;
  2113. sdio_claim_host(bus->sdiodev->func[1]);
  2114. err = brcmf_sdiod_send_buf(bus->sdiodev, bus->ctrl_frame_buf,
  2115. (u32)bus->ctrl_frame_len);
  2116. if (err < 0) {
  2117. /* On failure, abort the command and
  2118. terminate the frame */
  2119. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2120. err);
  2121. bus->sdcnt.tx_sderrs++;
  2122. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  2123. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2124. SFC_WF_TERM, &err);
  2125. bus->sdcnt.f1regdata++;
  2126. for (i = 0; i < 3; i++) {
  2127. u8 hi, lo;
  2128. hi = brcmf_sdiod_regrb(bus->sdiodev,
  2129. SBSDIO_FUNC1_WFRAMEBCHI,
  2130. &err);
  2131. lo = brcmf_sdiod_regrb(bus->sdiodev,
  2132. SBSDIO_FUNC1_WFRAMEBCLO,
  2133. &err);
  2134. bus->sdcnt.f1regdata += 2;
  2135. if ((hi == 0) && (lo == 0))
  2136. break;
  2137. }
  2138. } else {
  2139. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2140. }
  2141. sdio_release_host(bus->sdiodev->func[1]);
  2142. bus->ctrl_frame_stat = false;
  2143. brcmf_sdio_wait_event_wakeup(bus);
  2144. }
  2145. /* Send queued frames (limit 1 if rx may still be pending) */
  2146. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2147. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2148. && data_ok(bus)) {
  2149. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2150. txlimit;
  2151. framecnt = brcmf_sdio_sendfromq(bus, framecnt);
  2152. txlimit -= framecnt;
  2153. }
  2154. if (!brcmf_bus_ready(bus->sdiodev->bus_if) || (err != 0)) {
  2155. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2156. atomic_set(&bus->intstatus, 0);
  2157. } else if (atomic_read(&bus->intstatus) ||
  2158. atomic_read(&bus->ipend) > 0 ||
  2159. (!atomic_read(&bus->fcstate) &&
  2160. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2161. data_ok(bus)) || PKT_AVAILABLE()) {
  2162. atomic_inc(&bus->dpc_tskcnt);
  2163. }
  2164. /* If we're done for now, turn off clock request. */
  2165. if ((bus->clkstate != CLK_PENDING)
  2166. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2167. bus->activity = false;
  2168. brcmf_dbg(SDIO, "idle state\n");
  2169. sdio_claim_host(bus->sdiodev->func[1]);
  2170. brcmf_sdio_bus_sleep(bus, true, false);
  2171. sdio_release_host(bus->sdiodev->func[1]);
  2172. }
  2173. }
  2174. static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
  2175. {
  2176. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2177. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2178. struct brcmf_sdio *bus = sdiodev->bus;
  2179. return &bus->txq;
  2180. }
  2181. static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2182. {
  2183. int ret = -EBADE;
  2184. uint datalen, prec;
  2185. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2186. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2187. struct brcmf_sdio *bus = sdiodev->bus;
  2188. ulong flags;
  2189. brcmf_dbg(TRACE, "Enter\n");
  2190. datalen = pkt->len;
  2191. /* Add space for the header */
  2192. skb_push(pkt, bus->tx_hdrlen);
  2193. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2194. prec = prio2prec((pkt->priority & PRIOMASK));
  2195. /* Check for existing queue, current flow-control,
  2196. pending event, or pending clock */
  2197. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2198. bus->sdcnt.fcqueued++;
  2199. /* Priority based enq */
  2200. spin_lock_irqsave(&bus->txqlock, flags);
  2201. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2202. skb_pull(pkt, bus->tx_hdrlen);
  2203. brcmf_err("out of bus->txq !!!\n");
  2204. ret = -ENOSR;
  2205. } else {
  2206. ret = 0;
  2207. }
  2208. if (pktq_len(&bus->txq) >= TXHI) {
  2209. bus->txoff = true;
  2210. brcmf_txflowblock(bus->sdiodev->dev, true);
  2211. }
  2212. spin_unlock_irqrestore(&bus->txqlock, flags);
  2213. #ifdef DEBUG
  2214. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2215. qcount[prec] = pktq_plen(&bus->txq, prec);
  2216. #endif
  2217. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  2218. atomic_inc(&bus->dpc_tskcnt);
  2219. queue_work(bus->brcmf_wq, &bus->datawork);
  2220. }
  2221. return ret;
  2222. }
  2223. #ifdef DEBUG
  2224. #define CONSOLE_LINE_MAX 192
  2225. static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
  2226. {
  2227. struct brcmf_console *c = &bus->console;
  2228. u8 line[CONSOLE_LINE_MAX], ch;
  2229. u32 n, idx, addr;
  2230. int rv;
  2231. /* Don't do anything until FWREADY updates console address */
  2232. if (bus->console_addr == 0)
  2233. return 0;
  2234. /* Read console log struct */
  2235. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2236. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2237. sizeof(c->log_le));
  2238. if (rv < 0)
  2239. return rv;
  2240. /* Allocate console buffer (one time only) */
  2241. if (c->buf == NULL) {
  2242. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2243. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2244. if (c->buf == NULL)
  2245. return -ENOMEM;
  2246. }
  2247. idx = le32_to_cpu(c->log_le.idx);
  2248. /* Protect against corrupt value */
  2249. if (idx > c->bufsize)
  2250. return -EBADE;
  2251. /* Skip reading the console buffer if the index pointer
  2252. has not moved */
  2253. if (idx == c->last)
  2254. return 0;
  2255. /* Read the console buffer */
  2256. addr = le32_to_cpu(c->log_le.buf);
  2257. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2258. if (rv < 0)
  2259. return rv;
  2260. while (c->last != idx) {
  2261. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2262. if (c->last == idx) {
  2263. /* This would output a partial line.
  2264. * Instead, back up
  2265. * the buffer pointer and output this
  2266. * line next time around.
  2267. */
  2268. if (c->last >= n)
  2269. c->last -= n;
  2270. else
  2271. c->last = c->bufsize - n;
  2272. goto break2;
  2273. }
  2274. ch = c->buf[c->last];
  2275. c->last = (c->last + 1) % c->bufsize;
  2276. if (ch == '\n')
  2277. break;
  2278. line[n] = ch;
  2279. }
  2280. if (n > 0) {
  2281. if (line[n - 1] == '\r')
  2282. n--;
  2283. line[n] = 0;
  2284. pr_debug("CONSOLE: %s\n", line);
  2285. }
  2286. }
  2287. break2:
  2288. return 0;
  2289. }
  2290. #endif /* DEBUG */
  2291. static int brcmf_sdio_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2292. {
  2293. int i;
  2294. int ret;
  2295. bus->ctrl_frame_stat = false;
  2296. ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
  2297. if (ret < 0) {
  2298. /* On failure, abort the command and terminate the frame */
  2299. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2300. ret);
  2301. bus->sdcnt.tx_sderrs++;
  2302. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  2303. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2304. SFC_WF_TERM, NULL);
  2305. bus->sdcnt.f1regdata++;
  2306. for (i = 0; i < 3; i++) {
  2307. u8 hi, lo;
  2308. hi = brcmf_sdiod_regrb(bus->sdiodev,
  2309. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2310. lo = brcmf_sdiod_regrb(bus->sdiodev,
  2311. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2312. bus->sdcnt.f1regdata += 2;
  2313. if (hi == 0 && lo == 0)
  2314. break;
  2315. }
  2316. return ret;
  2317. }
  2318. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2319. return ret;
  2320. }
  2321. static int
  2322. brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2323. {
  2324. u8 *frame;
  2325. u16 len, pad;
  2326. uint retries = 0;
  2327. u8 doff = 0;
  2328. int ret = -1;
  2329. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2330. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2331. struct brcmf_sdio *bus = sdiodev->bus;
  2332. struct brcmf_sdio_hdrinfo hd_info = {0};
  2333. brcmf_dbg(TRACE, "Enter\n");
  2334. /* Back the pointer to make a room for bus header */
  2335. frame = msg - bus->tx_hdrlen;
  2336. len = (msglen += bus->tx_hdrlen);
  2337. /* Add alignment padding (optional for ctl frames) */
  2338. doff = ((unsigned long)frame % bus->head_align);
  2339. if (doff) {
  2340. frame -= doff;
  2341. len += doff;
  2342. msglen += doff;
  2343. memset(frame, 0, doff + bus->tx_hdrlen);
  2344. }
  2345. /* precondition: doff < bus->head_align */
  2346. doff += bus->tx_hdrlen;
  2347. /* Round send length to next SDIO block */
  2348. pad = 0;
  2349. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2350. pad = bus->blocksize - (len % bus->blocksize);
  2351. if ((pad > bus->roundup) || (pad >= bus->blocksize))
  2352. pad = 0;
  2353. } else if (len % bus->head_align) {
  2354. pad = bus->head_align - (len % bus->head_align);
  2355. }
  2356. len += pad;
  2357. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2358. /* Make sure backplane clock is on */
  2359. sdio_claim_host(bus->sdiodev->func[1]);
  2360. brcmf_sdio_bus_sleep(bus, false, false);
  2361. sdio_release_host(bus->sdiodev->func[1]);
  2362. hd_info.len = (u16)msglen;
  2363. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2364. hd_info.dat_offset = doff;
  2365. hd_info.seq_num = bus->tx_seq;
  2366. hd_info.lastfrm = true;
  2367. hd_info.tail_pad = pad;
  2368. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2369. if (bus->txglom)
  2370. brcmf_sdio_update_hwhdr(frame, len);
  2371. if (!data_ok(bus)) {
  2372. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2373. bus->tx_max, bus->tx_seq);
  2374. bus->ctrl_frame_stat = true;
  2375. /* Send from dpc */
  2376. bus->ctrl_frame_buf = frame;
  2377. bus->ctrl_frame_len = len;
  2378. wait_event_interruptible_timeout(bus->ctrl_wait,
  2379. !bus->ctrl_frame_stat,
  2380. msecs_to_jiffies(2000));
  2381. if (!bus->ctrl_frame_stat) {
  2382. brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
  2383. ret = 0;
  2384. } else {
  2385. brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
  2386. ret = -1;
  2387. }
  2388. }
  2389. if (ret == -1) {
  2390. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2391. frame, len, "Tx Frame:\n");
  2392. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2393. BRCMF_HDRS_ON(),
  2394. frame, min_t(u16, len, 16), "TxHdr:\n");
  2395. do {
  2396. sdio_claim_host(bus->sdiodev->func[1]);
  2397. ret = brcmf_sdio_tx_frame(bus, frame, len);
  2398. sdio_release_host(bus->sdiodev->func[1]);
  2399. } while (ret < 0 && retries++ < TXRETRIES);
  2400. }
  2401. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2402. atomic_read(&bus->dpc_tskcnt) == 0) {
  2403. bus->activity = false;
  2404. sdio_claim_host(bus->sdiodev->func[1]);
  2405. brcmf_dbg(INFO, "idle\n");
  2406. brcmf_sdio_clkctl(bus, CLK_NONE, true);
  2407. sdio_release_host(bus->sdiodev->func[1]);
  2408. }
  2409. if (ret)
  2410. bus->sdcnt.tx_ctlerrs++;
  2411. else
  2412. bus->sdcnt.tx_ctlpkts++;
  2413. return ret ? -EIO : 0;
  2414. }
  2415. #ifdef DEBUG
  2416. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2417. {
  2418. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2419. }
  2420. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2421. struct sdpcm_shared *sh)
  2422. {
  2423. u32 addr;
  2424. int rv;
  2425. u32 shaddr = 0;
  2426. struct sdpcm_shared_le sh_le;
  2427. __le32 addr_le;
  2428. shaddr = bus->ci->rambase + bus->ramsize - 4;
  2429. /*
  2430. * Read last word in socram to determine
  2431. * address of sdpcm_shared structure
  2432. */
  2433. sdio_claim_host(bus->sdiodev->func[1]);
  2434. brcmf_sdio_bus_sleep(bus, false, false);
  2435. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
  2436. sdio_release_host(bus->sdiodev->func[1]);
  2437. if (rv < 0)
  2438. return rv;
  2439. addr = le32_to_cpu(addr_le);
  2440. brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);
  2441. /*
  2442. * Check if addr is valid.
  2443. * NVRAM length at the end of memory should have been overwritten.
  2444. */
  2445. if (!brcmf_sdio_valid_shared_address(addr)) {
  2446. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  2447. addr);
  2448. return -EINVAL;
  2449. }
  2450. /* Read hndrte_shared structure */
  2451. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  2452. sizeof(struct sdpcm_shared_le));
  2453. if (rv < 0)
  2454. return rv;
  2455. /* Endianness */
  2456. sh->flags = le32_to_cpu(sh_le.flags);
  2457. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2458. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2459. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2460. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2461. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2462. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2463. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  2464. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  2465. SDPCM_SHARED_VERSION,
  2466. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2467. return -EPROTO;
  2468. }
  2469. return 0;
  2470. }
  2471. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2472. struct sdpcm_shared *sh, char __user *data,
  2473. size_t count)
  2474. {
  2475. u32 addr, console_ptr, console_size, console_index;
  2476. char *conbuf = NULL;
  2477. __le32 sh_val;
  2478. int rv;
  2479. loff_t pos = 0;
  2480. int nbytes = 0;
  2481. /* obtain console information from device memory */
  2482. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2483. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2484. (u8 *)&sh_val, sizeof(u32));
  2485. if (rv < 0)
  2486. return rv;
  2487. console_ptr = le32_to_cpu(sh_val);
  2488. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2489. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2490. (u8 *)&sh_val, sizeof(u32));
  2491. if (rv < 0)
  2492. return rv;
  2493. console_size = le32_to_cpu(sh_val);
  2494. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2495. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2496. (u8 *)&sh_val, sizeof(u32));
  2497. if (rv < 0)
  2498. return rv;
  2499. console_index = le32_to_cpu(sh_val);
  2500. /* allocate buffer for console data */
  2501. if (console_size <= CONSOLE_BUFFER_MAX)
  2502. conbuf = vzalloc(console_size+1);
  2503. if (!conbuf)
  2504. return -ENOMEM;
  2505. /* obtain the console data from device */
  2506. conbuf[console_size] = '\0';
  2507. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2508. console_size);
  2509. if (rv < 0)
  2510. goto done;
  2511. rv = simple_read_from_buffer(data, count, &pos,
  2512. conbuf + console_index,
  2513. console_size - console_index);
  2514. if (rv < 0)
  2515. goto done;
  2516. nbytes = rv;
  2517. if (console_index > 0) {
  2518. pos = 0;
  2519. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2520. conbuf, console_index - 1);
  2521. if (rv < 0)
  2522. goto done;
  2523. rv += nbytes;
  2524. }
  2525. done:
  2526. vfree(conbuf);
  2527. return rv;
  2528. }
  2529. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2530. char __user *data, size_t count)
  2531. {
  2532. int error, res;
  2533. char buf[350];
  2534. struct brcmf_trap_info tr;
  2535. loff_t pos = 0;
  2536. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2537. brcmf_dbg(INFO, "no trap in firmware\n");
  2538. return 0;
  2539. }
  2540. error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2541. sizeof(struct brcmf_trap_info));
  2542. if (error < 0)
  2543. return error;
  2544. res = scnprintf(buf, sizeof(buf),
  2545. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2546. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2547. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2548. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2549. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2550. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2551. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2552. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2553. le32_to_cpu(tr.pc), sh->trap_addr,
  2554. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2555. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2556. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2557. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2558. return simple_read_from_buffer(data, count, &pos, buf, res);
  2559. }
  2560. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2561. struct sdpcm_shared *sh, char __user *data,
  2562. size_t count)
  2563. {
  2564. int error = 0;
  2565. char buf[200];
  2566. char file[80] = "?";
  2567. char expr[80] = "<???>";
  2568. int res;
  2569. loff_t pos = 0;
  2570. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2571. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2572. return 0;
  2573. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2574. brcmf_dbg(INFO, "no assert in dongle\n");
  2575. return 0;
  2576. }
  2577. sdio_claim_host(bus->sdiodev->func[1]);
  2578. if (sh->assert_file_addr != 0) {
  2579. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2580. sh->assert_file_addr, (u8 *)file, 80);
  2581. if (error < 0)
  2582. return error;
  2583. }
  2584. if (sh->assert_exp_addr != 0) {
  2585. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2586. sh->assert_exp_addr, (u8 *)expr, 80);
  2587. if (error < 0)
  2588. return error;
  2589. }
  2590. sdio_release_host(bus->sdiodev->func[1]);
  2591. res = scnprintf(buf, sizeof(buf),
  2592. "dongle assert: %s:%d: assert(%s)\n",
  2593. file, sh->assert_line, expr);
  2594. return simple_read_from_buffer(data, count, &pos, buf, res);
  2595. }
  2596. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2597. {
  2598. int error;
  2599. struct sdpcm_shared sh;
  2600. error = brcmf_sdio_readshared(bus, &sh);
  2601. if (error < 0)
  2602. return error;
  2603. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2604. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2605. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2606. brcmf_err("assertion in dongle\n");
  2607. if (sh.flags & SDPCM_SHARED_TRAP)
  2608. brcmf_err("firmware trap in dongle\n");
  2609. return 0;
  2610. }
  2611. static int brcmf_sdio_died_dump(struct brcmf_sdio *bus, char __user *data,
  2612. size_t count, loff_t *ppos)
  2613. {
  2614. int error = 0;
  2615. struct sdpcm_shared sh;
  2616. int nbytes = 0;
  2617. loff_t pos = *ppos;
  2618. if (pos != 0)
  2619. return 0;
  2620. error = brcmf_sdio_readshared(bus, &sh);
  2621. if (error < 0)
  2622. goto done;
  2623. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2624. if (error < 0)
  2625. goto done;
  2626. nbytes = error;
  2627. error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
  2628. if (error < 0)
  2629. goto done;
  2630. nbytes += error;
  2631. error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
  2632. if (error < 0)
  2633. goto done;
  2634. nbytes += error;
  2635. error = nbytes;
  2636. *ppos += nbytes;
  2637. done:
  2638. return error;
  2639. }
  2640. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2641. size_t count, loff_t *ppos)
  2642. {
  2643. struct brcmf_sdio *bus = f->private_data;
  2644. int res;
  2645. res = brcmf_sdio_died_dump(bus, data, count, ppos);
  2646. if (res > 0)
  2647. *ppos += res;
  2648. return (ssize_t)res;
  2649. }
  2650. static const struct file_operations brcmf_sdio_forensic_ops = {
  2651. .owner = THIS_MODULE,
  2652. .open = simple_open,
  2653. .read = brcmf_sdio_forensic_read
  2654. };
  2655. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2656. {
  2657. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2658. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2659. if (IS_ERR_OR_NULL(dentry))
  2660. return;
  2661. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2662. &brcmf_sdio_forensic_ops);
  2663. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2664. }
  2665. #else
  2666. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2667. {
  2668. return 0;
  2669. }
  2670. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2671. {
  2672. }
  2673. #endif /* DEBUG */
  2674. static int
  2675. brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2676. {
  2677. int timeleft;
  2678. uint rxlen = 0;
  2679. bool pending;
  2680. u8 *buf;
  2681. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2682. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2683. struct brcmf_sdio *bus = sdiodev->bus;
  2684. brcmf_dbg(TRACE, "Enter\n");
  2685. /* Wait until control frame is available */
  2686. timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2687. spin_lock_bh(&bus->rxctl_lock);
  2688. rxlen = bus->rxlen;
  2689. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2690. bus->rxctl = NULL;
  2691. buf = bus->rxctl_orig;
  2692. bus->rxctl_orig = NULL;
  2693. bus->rxlen = 0;
  2694. spin_unlock_bh(&bus->rxctl_lock);
  2695. vfree(buf);
  2696. if (rxlen) {
  2697. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2698. rxlen, msglen);
  2699. } else if (timeleft == 0) {
  2700. brcmf_err("resumed on timeout\n");
  2701. brcmf_sdio_checkdied(bus);
  2702. } else if (pending) {
  2703. brcmf_dbg(CTL, "cancelled\n");
  2704. return -ERESTARTSYS;
  2705. } else {
  2706. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2707. brcmf_sdio_checkdied(bus);
  2708. }
  2709. if (rxlen)
  2710. bus->sdcnt.rx_ctlpkts++;
  2711. else
  2712. bus->sdcnt.rx_ctlerrs++;
  2713. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2714. }
  2715. #ifdef DEBUG
  2716. static bool
  2717. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2718. u8 *ram_data, uint ram_sz)
  2719. {
  2720. char *ram_cmp;
  2721. int err;
  2722. bool ret = true;
  2723. int address;
  2724. int offset;
  2725. int len;
  2726. /* read back and verify */
  2727. brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
  2728. ram_sz);
  2729. ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
  2730. /* do not proceed while no memory but */
  2731. if (!ram_cmp)
  2732. return true;
  2733. address = ram_addr;
  2734. offset = 0;
  2735. while (offset < ram_sz) {
  2736. len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
  2737. ram_sz - offset;
  2738. err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
  2739. if (err) {
  2740. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  2741. err, len, address);
  2742. ret = false;
  2743. break;
  2744. } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
  2745. brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
  2746. offset, len);
  2747. ret = false;
  2748. break;
  2749. }
  2750. offset += len;
  2751. address += len;
  2752. }
  2753. kfree(ram_cmp);
  2754. return ret;
  2755. }
  2756. #else /* DEBUG */
  2757. static bool
  2758. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2759. u8 *ram_data, uint ram_sz)
  2760. {
  2761. return true;
  2762. }
  2763. #endif /* DEBUG */
  2764. static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
  2765. const struct firmware *fw)
  2766. {
  2767. int err;
  2768. int offset;
  2769. int address;
  2770. int len;
  2771. brcmf_dbg(TRACE, "Enter\n");
  2772. err = 0;
  2773. offset = 0;
  2774. address = bus->ci->rambase;
  2775. while (offset < fw->size) {
  2776. len = ((offset + MEMBLOCK) < fw->size) ? MEMBLOCK :
  2777. fw->size - offset;
  2778. err = brcmf_sdiod_ramrw(bus->sdiodev, true, address,
  2779. (u8 *)&fw->data[offset], len);
  2780. if (err) {
  2781. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2782. err, len, address);
  2783. return err;
  2784. }
  2785. offset += len;
  2786. address += len;
  2787. }
  2788. if (!err)
  2789. if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
  2790. (u8 *)fw->data, fw->size))
  2791. err = -EIO;
  2792. return err;
  2793. }
  2794. static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
  2795. const struct firmware *nv)
  2796. {
  2797. void *vars;
  2798. u32 varsz;
  2799. int address;
  2800. int err;
  2801. brcmf_dbg(TRACE, "Enter\n");
  2802. vars = brcmf_nvram_strip(nv, &varsz);
  2803. if (vars == NULL)
  2804. return -EINVAL;
  2805. address = bus->ci->ramsize - varsz + bus->ci->rambase;
  2806. err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
  2807. if (err)
  2808. brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
  2809. err, varsz, address);
  2810. else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
  2811. err = -EIO;
  2812. brcmf_nvram_free(vars);
  2813. return err;
  2814. }
  2815. static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus)
  2816. {
  2817. int bcmerror = -EFAULT;
  2818. const struct firmware *fw;
  2819. u32 rstvec;
  2820. sdio_claim_host(bus->sdiodev->func[1]);
  2821. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  2822. /* Keep arm in reset */
  2823. brcmf_sdio_chip_enter_download(bus->sdiodev, bus->ci);
  2824. fw = brcmf_sdio_get_fw(bus, BRCMF_FIRMWARE_BIN);
  2825. if (fw == NULL) {
  2826. bcmerror = -ENOENT;
  2827. goto err;
  2828. }
  2829. rstvec = get_unaligned_le32(fw->data);
  2830. brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
  2831. bcmerror = brcmf_sdio_download_code_file(bus, fw);
  2832. release_firmware(fw);
  2833. if (bcmerror) {
  2834. brcmf_err("dongle image file download failed\n");
  2835. goto err;
  2836. }
  2837. fw = brcmf_sdio_get_fw(bus, BRCMF_FIRMWARE_NVRAM);
  2838. if (fw == NULL) {
  2839. bcmerror = -ENOENT;
  2840. goto err;
  2841. }
  2842. bcmerror = brcmf_sdio_download_nvram(bus, fw);
  2843. release_firmware(fw);
  2844. if (bcmerror) {
  2845. brcmf_err("dongle nvram file download failed\n");
  2846. goto err;
  2847. }
  2848. /* Take arm out of reset */
  2849. if (!brcmf_sdio_chip_exit_download(bus->sdiodev, bus->ci, rstvec)) {
  2850. brcmf_err("error getting out of ARM core reset\n");
  2851. goto err;
  2852. }
  2853. /* Allow HT Clock now that the ARM is running. */
  2854. brcmf_bus_change_state(bus->sdiodev->bus_if, BRCMF_BUS_LOAD);
  2855. bcmerror = 0;
  2856. err:
  2857. brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
  2858. sdio_release_host(bus->sdiodev->func[1]);
  2859. return bcmerror;
  2860. }
  2861. static bool brcmf_sdio_sr_capable(struct brcmf_sdio *bus)
  2862. {
  2863. u32 addr, reg, pmu_cc3_mask = ~0;
  2864. int err;
  2865. brcmf_dbg(TRACE, "Enter\n");
  2866. /* old chips with PMU version less than 17 don't support save restore */
  2867. if (bus->ci->pmurev < 17)
  2868. return false;
  2869. switch (bus->ci->chip) {
  2870. case BCM43241_CHIP_ID:
  2871. case BCM4335_CHIP_ID:
  2872. case BCM4339_CHIP_ID:
  2873. /* read PMU chipcontrol register 3 */
  2874. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_addr);
  2875. brcmf_sdiod_regwl(bus->sdiodev, addr, 3, NULL);
  2876. addr = CORE_CC_REG(bus->ci->c_inf[0].base, chipcontrol_data);
  2877. reg = brcmf_sdiod_regrl(bus->sdiodev, addr, NULL);
  2878. return (reg & pmu_cc3_mask) != 0;
  2879. default:
  2880. addr = CORE_CC_REG(bus->ci->c_inf[0].base, pmucapabilities_ext);
  2881. reg = brcmf_sdiod_regrl(bus->sdiodev, addr, &err);
  2882. if ((reg & PCAPEXT_SR_SUPPORTED_MASK) == 0)
  2883. return false;
  2884. addr = CORE_CC_REG(bus->ci->c_inf[0].base, retention_ctl);
  2885. reg = brcmf_sdiod_regrl(bus->sdiodev, addr, NULL);
  2886. return (reg & (PMU_RCTL_MACPHY_DISABLE_MASK |
  2887. PMU_RCTL_LOGIC_DISABLE_MASK)) == 0;
  2888. }
  2889. }
  2890. static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
  2891. {
  2892. int err = 0;
  2893. u8 val;
  2894. brcmf_dbg(TRACE, "Enter\n");
  2895. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
  2896. if (err) {
  2897. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2898. return;
  2899. }
  2900. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2901. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
  2902. if (err) {
  2903. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2904. return;
  2905. }
  2906. /* Add CMD14 Support */
  2907. brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2908. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2909. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2910. &err);
  2911. if (err) {
  2912. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2913. return;
  2914. }
  2915. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2916. SBSDIO_FORCE_HT, &err);
  2917. if (err) {
  2918. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2919. return;
  2920. }
  2921. /* set flag */
  2922. bus->sr_enabled = true;
  2923. brcmf_dbg(INFO, "SR enabled\n");
  2924. }
  2925. /* enable KSO bit */
  2926. static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
  2927. {
  2928. u8 val;
  2929. int err = 0;
  2930. brcmf_dbg(TRACE, "Enter\n");
  2931. /* KSO bit added in SDIO core rev 12 */
  2932. if (bus->ci->c_inf[1].rev < 12)
  2933. return 0;
  2934. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
  2935. if (err) {
  2936. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2937. return err;
  2938. }
  2939. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2940. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2941. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2942. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2943. val, &err);
  2944. if (err) {
  2945. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2946. return err;
  2947. }
  2948. }
  2949. return 0;
  2950. }
  2951. static int brcmf_sdio_bus_preinit(struct device *dev)
  2952. {
  2953. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2954. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2955. struct brcmf_sdio *bus = sdiodev->bus;
  2956. uint pad_size;
  2957. u32 value;
  2958. u8 idx;
  2959. int err;
  2960. /* the commands below use the terms tx and rx from
  2961. * a device perspective, ie. bus:txglom affects the
  2962. * bus transfers from device to host.
  2963. */
  2964. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  2965. if (bus->ci->c_inf[idx].rev < 12) {
  2966. /* for sdio core rev < 12, disable txgloming */
  2967. value = 0;
  2968. err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
  2969. sizeof(u32));
  2970. } else {
  2971. /* otherwise, set txglomalign */
  2972. value = 4;
  2973. if (sdiodev->pdata)
  2974. value = sdiodev->pdata->sd_sgentry_align;
  2975. /* SDIO ADMA requires at least 32 bit alignment */
  2976. value = max_t(u32, value, 4);
  2977. err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
  2978. sizeof(u32));
  2979. }
  2980. if (err < 0)
  2981. goto done;
  2982. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  2983. if (sdiodev->sg_support) {
  2984. bus->txglom = false;
  2985. value = 1;
  2986. pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
  2987. err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
  2988. &value, sizeof(u32));
  2989. if (err < 0) {
  2990. /* bus:rxglom is allowed to fail */
  2991. err = 0;
  2992. } else {
  2993. bus->txglom = true;
  2994. bus->tx_hdrlen += SDPCM_HWEXT_LEN;
  2995. }
  2996. }
  2997. brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
  2998. done:
  2999. return err;
  3000. }
  3001. static int brcmf_sdio_bus_init(struct device *dev)
  3002. {
  3003. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3004. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3005. struct brcmf_sdio *bus = sdiodev->bus;
  3006. int err, ret = 0;
  3007. u8 saveclk;
  3008. brcmf_dbg(TRACE, "Enter\n");
  3009. /* try to download image and nvram to the dongle */
  3010. if (bus_if->state == BRCMF_BUS_DOWN) {
  3011. bus->alp_only = true;
  3012. err = brcmf_sdio_download_firmware(bus);
  3013. if (err)
  3014. return err;
  3015. bus->alp_only = false;
  3016. }
  3017. if (!bus->sdiodev->bus_if->drvr)
  3018. return 0;
  3019. /* Start the watchdog timer */
  3020. bus->sdcnt.tickcnt = 0;
  3021. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  3022. sdio_claim_host(bus->sdiodev->func[1]);
  3023. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3024. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3025. if (bus->clkstate != CLK_AVAIL)
  3026. goto exit;
  3027. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3028. saveclk = brcmf_sdiod_regrb(bus->sdiodev,
  3029. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3030. if (!err) {
  3031. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3032. (saveclk | SBSDIO_FORCE_HT), &err);
  3033. }
  3034. if (err) {
  3035. brcmf_err("Failed to force clock for F2: err %d\n", err);
  3036. goto exit;
  3037. }
  3038. /* Enable function 2 (frame transfers) */
  3039. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3040. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3041. err = sdio_enable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3042. brcmf_dbg(INFO, "enable F2: err=%d\n", err);
  3043. /* If F2 successfully enabled, set core and enable interrupts */
  3044. if (!err) {
  3045. /* Set up the interrupt mask and enable interrupts */
  3046. bus->hostintmask = HOSTINTMASK;
  3047. w_sdreg32(bus, bus->hostintmask,
  3048. offsetof(struct sdpcmd_regs, hostintmask));
  3049. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  3050. } else {
  3051. /* Disable F2 again */
  3052. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3053. ret = -ENODEV;
  3054. }
  3055. if (brcmf_sdio_sr_capable(bus)) {
  3056. brcmf_sdio_sr_init(bus);
  3057. } else {
  3058. /* Restore previous clock setting */
  3059. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3060. saveclk, &err);
  3061. }
  3062. if (ret == 0) {
  3063. ret = brcmf_sdiod_intr_register(bus->sdiodev);
  3064. if (ret != 0)
  3065. brcmf_err("intr register failed:%d\n", ret);
  3066. }
  3067. /* If we didn't come up, turn off backplane clock */
  3068. if (ret != 0)
  3069. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3070. exit:
  3071. sdio_release_host(bus->sdiodev->func[1]);
  3072. return ret;
  3073. }
  3074. void brcmf_sdio_isr(struct brcmf_sdio *bus)
  3075. {
  3076. brcmf_dbg(TRACE, "Enter\n");
  3077. if (!bus) {
  3078. brcmf_err("bus is null pointer, exiting\n");
  3079. return;
  3080. }
  3081. if (!brcmf_bus_ready(bus->sdiodev->bus_if)) {
  3082. brcmf_err("bus is down. we have nothing to do\n");
  3083. return;
  3084. }
  3085. /* Count the interrupt call */
  3086. bus->sdcnt.intrcount++;
  3087. if (in_interrupt())
  3088. atomic_set(&bus->ipend, 1);
  3089. else
  3090. if (brcmf_sdio_intr_rstatus(bus)) {
  3091. brcmf_err("failed backplane access\n");
  3092. }
  3093. /* Disable additional interrupts (is this needed now)? */
  3094. if (!bus->intr)
  3095. brcmf_err("isr w/o interrupt configured!\n");
  3096. atomic_inc(&bus->dpc_tskcnt);
  3097. queue_work(bus->brcmf_wq, &bus->datawork);
  3098. }
  3099. static bool brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
  3100. {
  3101. #ifdef DEBUG
  3102. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  3103. #endif /* DEBUG */
  3104. brcmf_dbg(TIMER, "Enter\n");
  3105. /* Poll period: check device if appropriate. */
  3106. if (!bus->sr_enabled &&
  3107. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3108. u32 intstatus = 0;
  3109. /* Reset poll tick */
  3110. bus->polltick = 0;
  3111. /* Check device if no interrupts */
  3112. if (!bus->intr ||
  3113. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3114. if (atomic_read(&bus->dpc_tskcnt) == 0) {
  3115. u8 devpend;
  3116. sdio_claim_host(bus->sdiodev->func[1]);
  3117. devpend = brcmf_sdiod_regrb(bus->sdiodev,
  3118. SDIO_CCCR_INTx,
  3119. NULL);
  3120. sdio_release_host(bus->sdiodev->func[1]);
  3121. intstatus =
  3122. devpend & (INTR_STATUS_FUNC1 |
  3123. INTR_STATUS_FUNC2);
  3124. }
  3125. /* If there is something, make like the ISR and
  3126. schedule the DPC */
  3127. if (intstatus) {
  3128. bus->sdcnt.pollcnt++;
  3129. atomic_set(&bus->ipend, 1);
  3130. atomic_inc(&bus->dpc_tskcnt);
  3131. queue_work(bus->brcmf_wq, &bus->datawork);
  3132. }
  3133. }
  3134. /* Update interrupt tracking */
  3135. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3136. }
  3137. #ifdef DEBUG
  3138. /* Poll for console output periodically */
  3139. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  3140. bus->console_interval != 0) {
  3141. bus->console.count += BRCMF_WD_POLL_MS;
  3142. if (bus->console.count >= bus->console_interval) {
  3143. bus->console.count -= bus->console_interval;
  3144. sdio_claim_host(bus->sdiodev->func[1]);
  3145. /* Make sure backplane clock is on */
  3146. brcmf_sdio_bus_sleep(bus, false, false);
  3147. if (brcmf_sdio_readconsole(bus) < 0)
  3148. /* stop on error */
  3149. bus->console_interval = 0;
  3150. sdio_release_host(bus->sdiodev->func[1]);
  3151. }
  3152. }
  3153. #endif /* DEBUG */
  3154. /* On idle timeout clear activity flag and/or turn off clock */
  3155. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3156. if (++bus->idlecount >= bus->idletime) {
  3157. bus->idlecount = 0;
  3158. if (bus->activity) {
  3159. bus->activity = false;
  3160. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  3161. } else {
  3162. brcmf_dbg(SDIO, "idle\n");
  3163. sdio_claim_host(bus->sdiodev->func[1]);
  3164. brcmf_sdio_bus_sleep(bus, true, false);
  3165. sdio_release_host(bus->sdiodev->func[1]);
  3166. }
  3167. }
  3168. }
  3169. return (atomic_read(&bus->ipend) > 0);
  3170. }
  3171. static void brcmf_sdio_dataworker(struct work_struct *work)
  3172. {
  3173. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3174. datawork);
  3175. while (atomic_read(&bus->dpc_tskcnt)) {
  3176. brcmf_sdio_dpc(bus);
  3177. atomic_dec(&bus->dpc_tskcnt);
  3178. }
  3179. }
  3180. static bool
  3181. brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
  3182. {
  3183. u8 clkctl = 0;
  3184. int err = 0;
  3185. int reg_addr;
  3186. u32 reg_val;
  3187. u32 drivestrength;
  3188. sdio_claim_host(bus->sdiodev->func[1]);
  3189. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3190. brcmf_sdiod_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3191. /*
  3192. * Force PLL off until brcmf_sdio_chip_attach()
  3193. * programs PLL control regs
  3194. */
  3195. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3196. BRCMF_INIT_CLKCTL1, &err);
  3197. if (!err)
  3198. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  3199. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3200. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3201. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3202. err, BRCMF_INIT_CLKCTL1, clkctl);
  3203. goto fail;
  3204. }
  3205. /* SDIO register access works so moving
  3206. * state from UNKNOWN to DOWN.
  3207. */
  3208. brcmf_bus_change_state(bus->sdiodev->bus_if, BRCMF_BUS_DOWN);
  3209. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci)) {
  3210. brcmf_err("brcmf_sdio_chip_attach failed!\n");
  3211. goto fail;
  3212. }
  3213. if (brcmf_sdio_kso_init(bus)) {
  3214. brcmf_err("error enabling KSO\n");
  3215. goto fail;
  3216. }
  3217. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  3218. drivestrength = bus->sdiodev->pdata->drive_strength;
  3219. else
  3220. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3221. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  3222. /* Get info on the SOCRAM cores... */
  3223. bus->ramsize = bus->ci->ramsize;
  3224. if (!(bus->ramsize)) {
  3225. brcmf_err("failed to find SOCRAM memory!\n");
  3226. goto fail;
  3227. }
  3228. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3229. reg_val = brcmf_sdiod_regrb(bus->sdiodev,
  3230. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3231. if (err)
  3232. goto fail;
  3233. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3234. brcmf_sdiod_regwb(bus->sdiodev,
  3235. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3236. if (err)
  3237. goto fail;
  3238. /* set PMUControl so a backplane reset does PMU state reload */
  3239. reg_addr = CORE_CC_REG(bus->ci->c_inf[0].base,
  3240. pmucontrol);
  3241. reg_val = brcmf_sdiod_regrl(bus->sdiodev,
  3242. reg_addr,
  3243. &err);
  3244. if (err)
  3245. goto fail;
  3246. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3247. brcmf_sdiod_regwl(bus->sdiodev,
  3248. reg_addr,
  3249. reg_val,
  3250. &err);
  3251. if (err)
  3252. goto fail;
  3253. sdio_release_host(bus->sdiodev->func[1]);
  3254. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3255. /* allocate header buffer */
  3256. bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
  3257. if (!bus->hdrbuf)
  3258. return false;
  3259. /* Locate an appropriately-aligned portion of hdrbuf */
  3260. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3261. bus->head_align);
  3262. /* Set the poll and/or interrupt flags */
  3263. bus->intr = true;
  3264. bus->poll = false;
  3265. if (bus->poll)
  3266. bus->pollrate = 1;
  3267. return true;
  3268. fail:
  3269. sdio_release_host(bus->sdiodev->func[1]);
  3270. return false;
  3271. }
  3272. static int
  3273. brcmf_sdio_watchdog_thread(void *data)
  3274. {
  3275. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3276. allow_signal(SIGTERM);
  3277. /* Run until signal received */
  3278. while (1) {
  3279. if (kthread_should_stop())
  3280. break;
  3281. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3282. brcmf_sdio_bus_watchdog(bus);
  3283. /* Count the tick for reference */
  3284. bus->sdcnt.tickcnt++;
  3285. } else
  3286. break;
  3287. }
  3288. return 0;
  3289. }
  3290. static void
  3291. brcmf_sdio_watchdog(unsigned long data)
  3292. {
  3293. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3294. if (bus->watchdog_tsk) {
  3295. complete(&bus->watchdog_wait);
  3296. /* Reschedule the watchdog */
  3297. if (bus->wd_timer_valid)
  3298. mod_timer(&bus->timer,
  3299. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3300. }
  3301. }
  3302. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3303. .stop = brcmf_sdio_bus_stop,
  3304. .preinit = brcmf_sdio_bus_preinit,
  3305. .init = brcmf_sdio_bus_init,
  3306. .txdata = brcmf_sdio_bus_txdata,
  3307. .txctl = brcmf_sdio_bus_txctl,
  3308. .rxctl = brcmf_sdio_bus_rxctl,
  3309. .gettxq = brcmf_sdio_bus_gettxq,
  3310. };
  3311. struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
  3312. {
  3313. int ret;
  3314. struct brcmf_sdio *bus;
  3315. brcmf_dbg(TRACE, "Enter\n");
  3316. /* Allocate private bus interface state */
  3317. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3318. if (!bus)
  3319. goto fail;
  3320. bus->sdiodev = sdiodev;
  3321. sdiodev->bus = bus;
  3322. skb_queue_head_init(&bus->glom);
  3323. bus->txbound = BRCMF_TXBOUND;
  3324. bus->rxbound = BRCMF_RXBOUND;
  3325. bus->txminmax = BRCMF_TXMINMAX;
  3326. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3327. /* platform specific configuration:
  3328. * alignments must be at least 4 bytes for ADMA
  3329. */
  3330. bus->head_align = ALIGNMENT;
  3331. bus->sgentry_align = ALIGNMENT;
  3332. if (sdiodev->pdata) {
  3333. if (sdiodev->pdata->sd_head_align > ALIGNMENT)
  3334. bus->head_align = sdiodev->pdata->sd_head_align;
  3335. if (sdiodev->pdata->sd_sgentry_align > ALIGNMENT)
  3336. bus->sgentry_align = sdiodev->pdata->sd_sgentry_align;
  3337. }
  3338. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3339. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3340. if (bus->brcmf_wq == NULL) {
  3341. brcmf_err("insufficient memory to create txworkqueue\n");
  3342. goto fail;
  3343. }
  3344. /* attempt to attach to the dongle */
  3345. if (!(brcmf_sdio_probe_attach(bus))) {
  3346. brcmf_err("brcmf_sdio_probe_attach failed\n");
  3347. goto fail;
  3348. }
  3349. spin_lock_init(&bus->rxctl_lock);
  3350. spin_lock_init(&bus->txqlock);
  3351. init_waitqueue_head(&bus->ctrl_wait);
  3352. init_waitqueue_head(&bus->dcmd_resp_wait);
  3353. /* Set up the watchdog timer */
  3354. init_timer(&bus->timer);
  3355. bus->timer.data = (unsigned long)bus;
  3356. bus->timer.function = brcmf_sdio_watchdog;
  3357. /* Initialize watchdog thread */
  3358. init_completion(&bus->watchdog_wait);
  3359. bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
  3360. bus, "brcmf_watchdog");
  3361. if (IS_ERR(bus->watchdog_tsk)) {
  3362. pr_warn("brcmf_watchdog thread failed to start\n");
  3363. bus->watchdog_tsk = NULL;
  3364. }
  3365. /* Initialize DPC thread */
  3366. atomic_set(&bus->dpc_tskcnt, 0);
  3367. /* Assign bus interface call back */
  3368. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3369. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3370. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3371. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3372. /* default sdio bus header length for tx packet */
  3373. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3374. /* Attach to the common layer, reserve hdr space */
  3375. ret = brcmf_attach(bus->sdiodev->dev);
  3376. if (ret != 0) {
  3377. brcmf_err("brcmf_attach failed\n");
  3378. goto fail;
  3379. }
  3380. /* Allocate buffers */
  3381. if (bus->sdiodev->bus_if->maxctl) {
  3382. bus->rxblen =
  3383. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3384. ALIGNMENT) + bus->head_align;
  3385. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3386. if (!(bus->rxbuf)) {
  3387. brcmf_err("rxbuf allocation failed\n");
  3388. goto fail;
  3389. }
  3390. }
  3391. sdio_claim_host(bus->sdiodev->func[1]);
  3392. /* Disable F2 to clear any intermediate frame state on the dongle */
  3393. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3394. bus->rxflow = false;
  3395. /* Done with backplane-dependent accesses, can drop clock... */
  3396. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3397. sdio_release_host(bus->sdiodev->func[1]);
  3398. /* ...and initialize clock/power states */
  3399. bus->clkstate = CLK_SDONLY;
  3400. bus->idletime = BRCMF_IDLE_INTERVAL;
  3401. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3402. /* Query the F2 block size, set roundup accordingly */
  3403. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3404. bus->roundup = min(max_roundup, bus->blocksize);
  3405. /* SR state */
  3406. bus->sleeping = false;
  3407. bus->sr_enabled = false;
  3408. brcmf_sdio_debugfs_create(bus);
  3409. brcmf_dbg(INFO, "completed!!\n");
  3410. /* if firmware path present try to download and bring up bus */
  3411. ret = brcmf_bus_start(bus->sdiodev->dev);
  3412. if (ret != 0) {
  3413. brcmf_err("dongle is not responding\n");
  3414. goto fail;
  3415. }
  3416. return bus;
  3417. fail:
  3418. brcmf_sdio_remove(bus);
  3419. return NULL;
  3420. }
  3421. /* Detach and free everything */
  3422. void brcmf_sdio_remove(struct brcmf_sdio *bus)
  3423. {
  3424. brcmf_dbg(TRACE, "Enter\n");
  3425. if (bus) {
  3426. /* De-register interrupt handler */
  3427. brcmf_sdiod_intr_unregister(bus->sdiodev);
  3428. cancel_work_sync(&bus->datawork);
  3429. if (bus->brcmf_wq)
  3430. destroy_workqueue(bus->brcmf_wq);
  3431. if (bus->sdiodev->bus_if->drvr) {
  3432. brcmf_detach(bus->sdiodev->dev);
  3433. }
  3434. if (bus->ci) {
  3435. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  3436. sdio_claim_host(bus->sdiodev->func[1]);
  3437. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3438. /* Leave the device in state where it is
  3439. * 'quiet'. This is done by putting it in
  3440. * download_state which essentially resets
  3441. * all necessary cores.
  3442. */
  3443. msleep(20);
  3444. brcmf_sdio_chip_enter_download(bus->sdiodev,
  3445. bus->ci);
  3446. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3447. sdio_release_host(bus->sdiodev->func[1]);
  3448. }
  3449. brcmf_sdio_chip_detach(&bus->ci);
  3450. }
  3451. kfree(bus->rxbuf);
  3452. kfree(bus->hdrbuf);
  3453. kfree(bus);
  3454. }
  3455. brcmf_dbg(TRACE, "Disconnected\n");
  3456. }
  3457. void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3458. {
  3459. /* Totally stop the timer */
  3460. if (!wdtick && bus->wd_timer_valid) {
  3461. del_timer_sync(&bus->timer);
  3462. bus->wd_timer_valid = false;
  3463. bus->save_ms = wdtick;
  3464. return;
  3465. }
  3466. /* don't start the wd until fw is loaded */
  3467. if (bus->sdiodev->bus_if->state != BRCMF_BUS_DATA)
  3468. return;
  3469. if (wdtick) {
  3470. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3471. if (bus->wd_timer_valid)
  3472. /* Stop timer and restart at new value */
  3473. del_timer_sync(&bus->timer);
  3474. /* Create timer again when watchdog period is
  3475. dynamically changed or in the first instance
  3476. */
  3477. bus->timer.expires =
  3478. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3479. add_timer(&bus->timer);
  3480. } else {
  3481. /* Re arm the timer, at last watchdog period */
  3482. mod_timer(&bus->timer,
  3483. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3484. }
  3485. bus->wd_timer_valid = true;
  3486. bus->save_ms = wdtick;
  3487. }
  3488. }