common_hsi.h 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2016 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef _COMMON_HSI_H
  33. #define _COMMON_HSI_H
  34. #include <linux/types.h>
  35. #include <asm/byteorder.h>
  36. #include <linux/bitops.h>
  37. #include <linux/slab.h>
  38. /* dma_addr_t manip */
  39. #define DMA_LO_LE(x) cpu_to_le32(lower_32_bits(x))
  40. #define DMA_HI_LE(x) cpu_to_le32(upper_32_bits(x))
  41. #define DMA_REGPAIR_LE(x, val) do { \
  42. (x).hi = DMA_HI_LE((val)); \
  43. (x).lo = DMA_LO_LE((val)); \
  44. } while (0)
  45. #define HILO_GEN(hi, lo, type) ((((type)(hi)) << 32) + (lo))
  46. #define HILO_64(hi, lo) HILO_GEN((le32_to_cpu(hi)), (le32_to_cpu(lo)), u64)
  47. #define HILO_64_REGPAIR(regpair) (HILO_64(regpair.hi, regpair.lo))
  48. #define HILO_DMA_REGPAIR(regpair) ((dma_addr_t)HILO_64_REGPAIR(regpair))
  49. #ifndef __COMMON_HSI__
  50. #define __COMMON_HSI__
  51. #define X_FINAL_CLEANUP_AGG_INT 1
  52. #define EVENT_RING_PAGE_SIZE_BYTES 4096
  53. #define NUM_OF_GLOBAL_QUEUES 128
  54. #define COMMON_QUEUE_ENTRY_MAX_BYTE_SIZE 64
  55. #define ISCSI_CDU_TASK_SEG_TYPE 0
  56. #define FCOE_CDU_TASK_SEG_TYPE 0
  57. #define RDMA_CDU_TASK_SEG_TYPE 1
  58. #define FW_ASSERT_GENERAL_ATTN_IDX 32
  59. #define MAX_PINNED_CCFC 32
  60. /* Queue Zone sizes in bytes */
  61. #define TSTORM_QZONE_SIZE 8
  62. #define MSTORM_QZONE_SIZE 16
  63. #define USTORM_QZONE_SIZE 8
  64. #define XSTORM_QZONE_SIZE 8
  65. #define YSTORM_QZONE_SIZE 0
  66. #define PSTORM_QZONE_SIZE 0
  67. #define MSTORM_VF_ZONE_DEFAULT_SIZE_LOG 7
  68. #define ETH_MAX_NUM_RX_QUEUES_PER_VF_DEFAULT 16
  69. #define ETH_MAX_NUM_RX_QUEUES_PER_VF_DOUBLE 48
  70. #define ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD 112
  71. /********************************/
  72. /* CORE (LIGHT L2) FW CONSTANTS */
  73. /********************************/
  74. #define CORE_LL2_MAX_RAMROD_PER_CON 8
  75. #define CORE_LL2_TX_BD_PAGE_SIZE_BYTES 4096
  76. #define CORE_LL2_RX_BD_PAGE_SIZE_BYTES 4096
  77. #define CORE_LL2_RX_CQE_PAGE_SIZE_BYTES 4096
  78. #define CORE_LL2_RX_NUM_NEXT_PAGE_BDS 1
  79. #define CORE_LL2_TX_MAX_BDS_PER_PACKET 12
  80. #define CORE_SPQE_PAGE_SIZE_BYTES 4096
  81. #define MAX_NUM_LL2_RX_QUEUES 32
  82. #define MAX_NUM_LL2_TX_STATS_COUNTERS 32
  83. #define FW_MAJOR_VERSION 8
  84. #define FW_MINOR_VERSION 10
  85. #define FW_REVISION_VERSION 10
  86. #define FW_ENGINEERING_VERSION 0
  87. /***********************/
  88. /* COMMON HW CONSTANTS */
  89. /***********************/
  90. /* PCI functions */
  91. #define MAX_NUM_PORTS_K2 (4)
  92. #define MAX_NUM_PORTS_BB (2)
  93. #define MAX_NUM_PORTS (MAX_NUM_PORTS_K2)
  94. #define MAX_NUM_PFS_K2 (16)
  95. #define MAX_NUM_PFS_BB (8)
  96. #define MAX_NUM_PFS (MAX_NUM_PFS_K2)
  97. #define MAX_NUM_OF_PFS_IN_CHIP (16) /* On both engines */
  98. #define MAX_NUM_VFS_K2 (192)
  99. #define MAX_NUM_VFS_BB (120)
  100. #define MAX_NUM_VFS (MAX_NUM_VFS_K2)
  101. #define MAX_NUM_FUNCTIONS_BB (MAX_NUM_PFS_BB + MAX_NUM_VFS_BB)
  102. #define MAX_NUM_FUNCTIONS (MAX_NUM_PFS + MAX_NUM_VFS)
  103. #define MAX_FUNCTION_NUMBER_BB (MAX_NUM_PFS + MAX_NUM_VFS_BB)
  104. #define MAX_FUNCTION_NUMBER (MAX_NUM_PFS + MAX_NUM_VFS)
  105. #define MAX_NUM_VPORTS_K2 (208)
  106. #define MAX_NUM_VPORTS_BB (160)
  107. #define MAX_NUM_VPORTS (MAX_NUM_VPORTS_K2)
  108. #define MAX_NUM_L2_QUEUES_K2 (320)
  109. #define MAX_NUM_L2_QUEUES_BB (256)
  110. #define MAX_NUM_L2_QUEUES (MAX_NUM_L2_QUEUES_K2)
  111. /* Traffic classes in network-facing blocks (PBF, BTB, NIG, BRB, PRS and QM) */
  112. #define NUM_PHYS_TCS_4PORT_K2 (4)
  113. #define NUM_OF_PHYS_TCS (8)
  114. #define NUM_TCS_4PORT_K2 (NUM_PHYS_TCS_4PORT_K2 + 1)
  115. #define NUM_OF_TCS (NUM_OF_PHYS_TCS + 1)
  116. #define LB_TC (NUM_OF_PHYS_TCS)
  117. /* Num of possible traffic priority values */
  118. #define NUM_OF_PRIO (8)
  119. #define MAX_NUM_VOQS_K2 (NUM_TCS_4PORT_K2 * MAX_NUM_PORTS_K2)
  120. #define MAX_NUM_VOQS_BB (NUM_OF_TCS * MAX_NUM_PORTS_BB)
  121. #define MAX_NUM_VOQS (MAX_NUM_VOQS_K2)
  122. #define MAX_PHYS_VOQS (NUM_OF_PHYS_TCS * MAX_NUM_PORTS_BB)
  123. /* CIDs */
  124. #define NUM_OF_CONNECTION_TYPES (8)
  125. #define NUM_OF_LCIDS (320)
  126. #define NUM_OF_LTIDS (320)
  127. /* Clock values */
  128. #define MASTER_CLK_FREQ_E4 (375e6)
  129. #define STORM_CLK_FREQ_E4 (1000e6)
  130. #define CLK25M_CLK_FREQ_E4 (25e6)
  131. /* Global PXP windows (GTT) */
  132. #define NUM_OF_GTT 19
  133. #define GTT_DWORD_SIZE_BITS 10
  134. #define GTT_BYTE_SIZE_BITS (GTT_DWORD_SIZE_BITS + 2)
  135. #define GTT_DWORD_SIZE BIT(GTT_DWORD_SIZE_BITS)
  136. /* Tools Version */
  137. #define TOOLS_VERSION 10
  138. /*****************/
  139. /* CDU CONSTANTS */
  140. /*****************/
  141. #define CDU_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (17)
  142. #define CDU_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0x1ffff)
  143. #define CDU_VF_FL_SEG_TYPE_OFFSET_REG_TYPE_SHIFT (12)
  144. #define CDU_VF_FL_SEG_TYPE_OFFSET_REG_OFFSET_MASK (0xfff)
  145. /*****************/
  146. /* DQ CONSTANTS */
  147. /*****************/
  148. /* DEMS */
  149. #define DQ_DEMS_LEGACY 0
  150. /* XCM agg val selection */
  151. #define DQ_XCM_AGG_VAL_SEL_WORD2 0
  152. #define DQ_XCM_AGG_VAL_SEL_WORD3 1
  153. #define DQ_XCM_AGG_VAL_SEL_WORD4 2
  154. #define DQ_XCM_AGG_VAL_SEL_WORD5 3
  155. #define DQ_XCM_AGG_VAL_SEL_REG3 4
  156. #define DQ_XCM_AGG_VAL_SEL_REG4 5
  157. #define DQ_XCM_AGG_VAL_SEL_REG5 6
  158. #define DQ_XCM_AGG_VAL_SEL_REG6 7
  159. /* XCM agg val selection */
  160. #define DQ_XCM_CORE_TX_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  161. #define DQ_XCM_CORE_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  162. #define DQ_XCM_CORE_SPQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  163. #define DQ_XCM_ETH_EDPM_NUM_BDS_CMD DQ_XCM_AGG_VAL_SEL_WORD2
  164. #define DQ_XCM_ETH_TX_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  165. #define DQ_XCM_ETH_TX_BD_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  166. #define DQ_XCM_ETH_GO_TO_BD_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD5
  167. #define DQ_XCM_FCOE_SQ_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  168. #define DQ_XCM_FCOE_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  169. #define DQ_XCM_FCOE_X_FERQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD5
  170. #define DQ_XCM_ISCSI_SQ_CONS_CMD DQ_XCM_AGG_VAL_SEL_WORD3
  171. #define DQ_XCM_ISCSI_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  172. #define DQ_XCM_ISCSI_MORE_TO_SEND_SEQ_CMD DQ_XCM_AGG_VAL_SEL_REG3
  173. #define DQ_XCM_ISCSI_EXP_STAT_SN_CMD DQ_XCM_AGG_VAL_SEL_REG6
  174. #define DQ_XCM_ROCE_SQ_PROD_CMD DQ_XCM_AGG_VAL_SEL_WORD4
  175. /* UCM agg val selection (HW) */
  176. #define DQ_UCM_AGG_VAL_SEL_WORD0 0
  177. #define DQ_UCM_AGG_VAL_SEL_WORD1 1
  178. #define DQ_UCM_AGG_VAL_SEL_WORD2 2
  179. #define DQ_UCM_AGG_VAL_SEL_WORD3 3
  180. #define DQ_UCM_AGG_VAL_SEL_REG0 4
  181. #define DQ_UCM_AGG_VAL_SEL_REG1 5
  182. #define DQ_UCM_AGG_VAL_SEL_REG2 6
  183. #define DQ_UCM_AGG_VAL_SEL_REG3 7
  184. /* UCM agg val selection (FW) */
  185. #define DQ_UCM_ETH_PMD_TX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD2
  186. #define DQ_UCM_ETH_PMD_RX_CONS_CMD DQ_UCM_AGG_VAL_SEL_WORD3
  187. #define DQ_UCM_ROCE_CQ_CONS_CMD DQ_UCM_AGG_VAL_SEL_REG0
  188. #define DQ_UCM_ROCE_CQ_PROD_CMD DQ_UCM_AGG_VAL_SEL_REG2
  189. /* TCM agg val selection (HW) */
  190. #define DQ_TCM_AGG_VAL_SEL_WORD0 0
  191. #define DQ_TCM_AGG_VAL_SEL_WORD1 1
  192. #define DQ_TCM_AGG_VAL_SEL_WORD2 2
  193. #define DQ_TCM_AGG_VAL_SEL_WORD3 3
  194. #define DQ_TCM_AGG_VAL_SEL_REG1 4
  195. #define DQ_TCM_AGG_VAL_SEL_REG2 5
  196. #define DQ_TCM_AGG_VAL_SEL_REG6 6
  197. #define DQ_TCM_AGG_VAL_SEL_REG9 7
  198. /* TCM agg val selection (FW) */
  199. #define DQ_TCM_L2B_BD_PROD_CMD \
  200. DQ_TCM_AGG_VAL_SEL_WORD1
  201. #define DQ_TCM_ROCE_RQ_PROD_CMD \
  202. DQ_TCM_AGG_VAL_SEL_WORD0
  203. /* XCM agg counter flag selection */
  204. #define DQ_XCM_AGG_FLG_SHIFT_BIT14 0
  205. #define DQ_XCM_AGG_FLG_SHIFT_BIT15 1
  206. #define DQ_XCM_AGG_FLG_SHIFT_CF12 2
  207. #define DQ_XCM_AGG_FLG_SHIFT_CF13 3
  208. #define DQ_XCM_AGG_FLG_SHIFT_CF18 4
  209. #define DQ_XCM_AGG_FLG_SHIFT_CF19 5
  210. #define DQ_XCM_AGG_FLG_SHIFT_CF22 6
  211. #define DQ_XCM_AGG_FLG_SHIFT_CF23 7
  212. /* XCM agg counter flag selection */
  213. #define DQ_XCM_CORE_DQ_CF_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF18)
  214. #define DQ_XCM_CORE_TERMINATE_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  215. #define DQ_XCM_CORE_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  216. #define DQ_XCM_ETH_DQ_CF_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF18)
  217. #define DQ_XCM_ETH_TERMINATE_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  218. #define DQ_XCM_ETH_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  219. #define DQ_XCM_ETH_TPH_EN_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF23)
  220. #define DQ_XCM_FCOE_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  221. #define DQ_XCM_ISCSI_DQ_FLUSH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF19)
  222. #define DQ_XCM_ISCSI_SLOW_PATH_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF22)
  223. #define DQ_XCM_ISCSI_PROC_ONLY_CLEANUP_CMD BIT(DQ_XCM_AGG_FLG_SHIFT_CF23)
  224. /* UCM agg counter flag selection (HW) */
  225. #define DQ_UCM_AGG_FLG_SHIFT_CF0 0
  226. #define DQ_UCM_AGG_FLG_SHIFT_CF1 1
  227. #define DQ_UCM_AGG_FLG_SHIFT_CF3 2
  228. #define DQ_UCM_AGG_FLG_SHIFT_CF4 3
  229. #define DQ_UCM_AGG_FLG_SHIFT_CF5 4
  230. #define DQ_UCM_AGG_FLG_SHIFT_CF6 5
  231. #define DQ_UCM_AGG_FLG_SHIFT_RULE0EN 6
  232. #define DQ_UCM_AGG_FLG_SHIFT_RULE1EN 7
  233. /* UCM agg counter flag selection (FW) */
  234. #define DQ_UCM_ETH_PMD_TX_ARM_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
  235. #define DQ_UCM_ETH_PMD_RX_ARM_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
  236. #define DQ_UCM_ROCE_CQ_ARM_SE_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF4)
  237. #define DQ_UCM_ROCE_CQ_ARM_CF_CMD BIT(DQ_UCM_AGG_FLG_SHIFT_CF5)
  238. /* TCM agg counter flag selection (HW) */
  239. #define DQ_TCM_AGG_FLG_SHIFT_CF0 0
  240. #define DQ_TCM_AGG_FLG_SHIFT_CF1 1
  241. #define DQ_TCM_AGG_FLG_SHIFT_CF2 2
  242. #define DQ_TCM_AGG_FLG_SHIFT_CF3 3
  243. #define DQ_TCM_AGG_FLG_SHIFT_CF4 4
  244. #define DQ_TCM_AGG_FLG_SHIFT_CF5 5
  245. #define DQ_TCM_AGG_FLG_SHIFT_CF6 6
  246. #define DQ_TCM_AGG_FLG_SHIFT_CF7 7
  247. /* TCM agg counter flag selection (FW) */
  248. #define DQ_TCM_FCOE_FLUSH_Q0_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
  249. #define DQ_TCM_FCOE_DUMMY_TIMER_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF2)
  250. #define DQ_TCM_FCOE_TIMER_STOP_ALL_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF3)
  251. #define DQ_TCM_ISCSI_FLUSH_Q0_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF1)
  252. #define DQ_TCM_ISCSI_TIMER_STOP_ALL_CMD BIT(DQ_TCM_AGG_FLG_SHIFT_CF3)
  253. /* PWM address mapping */
  254. #define DQ_PWM_OFFSET_DPM_BASE 0x0
  255. #define DQ_PWM_OFFSET_DPM_END 0x27
  256. #define DQ_PWM_OFFSET_XCM16_BASE 0x40
  257. #define DQ_PWM_OFFSET_XCM32_BASE 0x44
  258. #define DQ_PWM_OFFSET_UCM16_BASE 0x48
  259. #define DQ_PWM_OFFSET_UCM32_BASE 0x4C
  260. #define DQ_PWM_OFFSET_UCM16_4 0x50
  261. #define DQ_PWM_OFFSET_TCM16_BASE 0x58
  262. #define DQ_PWM_OFFSET_TCM32_BASE 0x5C
  263. #define DQ_PWM_OFFSET_XCM_FLAGS 0x68
  264. #define DQ_PWM_OFFSET_UCM_FLAGS 0x69
  265. #define DQ_PWM_OFFSET_TCM_FLAGS 0x6B
  266. #define DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD (DQ_PWM_OFFSET_XCM16_BASE + 2)
  267. #define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_32BIT (DQ_PWM_OFFSET_UCM32_BASE)
  268. #define DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_16BIT (DQ_PWM_OFFSET_UCM16_4)
  269. #define DQ_PWM_OFFSET_UCM_RDMA_INT_TIMEOUT (DQ_PWM_OFFSET_UCM16_BASE + 2)
  270. #define DQ_PWM_OFFSET_UCM_RDMA_ARM_FLAGS (DQ_PWM_OFFSET_UCM_FLAGS)
  271. #define DQ_PWM_OFFSET_TCM_ROCE_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 1)
  272. #define DQ_PWM_OFFSET_TCM_IWARP_RQ_PROD (DQ_PWM_OFFSET_TCM16_BASE + 3)
  273. #define DQ_REGION_SHIFT (12)
  274. /* DPM */
  275. #define DQ_DPM_WQE_BUFF_SIZE (320)
  276. /* Conn type ranges */
  277. #define DQ_CONN_TYPE_RANGE_SHIFT (4)
  278. /*****************/
  279. /* QM CONSTANTS */
  280. /*****************/
  281. /* number of TX queues in the QM */
  282. #define MAX_QM_TX_QUEUES_K2 512
  283. #define MAX_QM_TX_QUEUES_BB 448
  284. #define MAX_QM_TX_QUEUES MAX_QM_TX_QUEUES_K2
  285. /* number of Other queues in the QM */
  286. #define MAX_QM_OTHER_QUEUES_BB 64
  287. #define MAX_QM_OTHER_QUEUES_K2 128
  288. #define MAX_QM_OTHER_QUEUES MAX_QM_OTHER_QUEUES_K2
  289. /* number of queues in a PF queue group */
  290. #define QM_PF_QUEUE_GROUP_SIZE 8
  291. /* the size of a single queue element in bytes */
  292. #define QM_PQ_ELEMENT_SIZE 4
  293. /* base number of Tx PQs in the CM PQ representation.
  294. * should be used when storing PQ IDs in CM PQ registers and context
  295. */
  296. #define CM_TX_PQ_BASE 0x200
  297. /* number of global Vport/QCN rate limiters */
  298. #define MAX_QM_GLOBAL_RLS 256
  299. /* QM registers data */
  300. #define QM_LINE_CRD_REG_WIDTH 16
  301. #define QM_LINE_CRD_REG_SIGN_BIT BIT((QM_LINE_CRD_REG_WIDTH - 1))
  302. #define QM_BYTE_CRD_REG_WIDTH 24
  303. #define QM_BYTE_CRD_REG_SIGN_BIT BIT((QM_BYTE_CRD_REG_WIDTH - 1))
  304. #define QM_WFQ_CRD_REG_WIDTH 32
  305. #define QM_WFQ_CRD_REG_SIGN_BIT BIT((QM_WFQ_CRD_REG_WIDTH - 1))
  306. #define QM_RL_CRD_REG_WIDTH 32
  307. #define QM_RL_CRD_REG_SIGN_BIT BIT((QM_RL_CRD_REG_WIDTH - 1))
  308. /*****************/
  309. /* CAU CONSTANTS */
  310. /*****************/
  311. #define CAU_FSM_ETH_RX 0
  312. #define CAU_FSM_ETH_TX 1
  313. /* Number of Protocol Indices per Status Block */
  314. #define PIS_PER_SB 12
  315. #define CAU_HC_STOPPED_STATE 3
  316. #define CAU_HC_DISABLE_STATE 4
  317. #define CAU_HC_ENABLE_STATE 0
  318. /*****************/
  319. /* IGU CONSTANTS */
  320. /*****************/
  321. #define MAX_SB_PER_PATH_K2 (368)
  322. #define MAX_SB_PER_PATH_BB (288)
  323. #define MAX_TOT_SB_PER_PATH \
  324. MAX_SB_PER_PATH_K2
  325. #define MAX_SB_PER_PF_MIMD 129
  326. #define MAX_SB_PER_PF_SIMD 64
  327. #define MAX_SB_PER_VF 64
  328. /* Memory addresses on the BAR for the IGU Sub Block */
  329. #define IGU_MEM_BASE 0x0000
  330. #define IGU_MEM_MSIX_BASE 0x0000
  331. #define IGU_MEM_MSIX_UPPER 0x0101
  332. #define IGU_MEM_MSIX_RESERVED_UPPER 0x01ff
  333. #define IGU_MEM_PBA_MSIX_BASE 0x0200
  334. #define IGU_MEM_PBA_MSIX_UPPER 0x0202
  335. #define IGU_MEM_PBA_MSIX_RESERVED_UPPER 0x03ff
  336. #define IGU_CMD_INT_ACK_BASE 0x0400
  337. #define IGU_CMD_INT_ACK_UPPER (IGU_CMD_INT_ACK_BASE + \
  338. MAX_TOT_SB_PER_PATH - \
  339. 1)
  340. #define IGU_CMD_INT_ACK_RESERVED_UPPER 0x05ff
  341. #define IGU_CMD_ATTN_BIT_UPD_UPPER 0x05f0
  342. #define IGU_CMD_ATTN_BIT_SET_UPPER 0x05f1
  343. #define IGU_CMD_ATTN_BIT_CLR_UPPER 0x05f2
  344. #define IGU_REG_SISR_MDPC_WMASK_UPPER 0x05f3
  345. #define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER 0x05f4
  346. #define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER 0x05f5
  347. #define IGU_REG_SISR_MDPC_WOMASK_UPPER 0x05f6
  348. #define IGU_CMD_PROD_UPD_BASE 0x0600
  349. #define IGU_CMD_PROD_UPD_UPPER (IGU_CMD_PROD_UPD_BASE +\
  350. MAX_TOT_SB_PER_PATH - \
  351. 1)
  352. #define IGU_CMD_PROD_UPD_RESERVED_UPPER 0x07ff
  353. /*****************/
  354. /* PXP CONSTANTS */
  355. /*****************/
  356. /* Bars for Blocks */
  357. #define PXP_BAR_GRC 0
  358. #define PXP_BAR_TSDM 0
  359. #define PXP_BAR_USDM 0
  360. #define PXP_BAR_XSDM 0
  361. #define PXP_BAR_MSDM 0
  362. #define PXP_BAR_YSDM 0
  363. #define PXP_BAR_PSDM 0
  364. #define PXP_BAR_IGU 0
  365. #define PXP_BAR_DQ 1
  366. /* PTT and GTT */
  367. #define PXP_NUM_PF_WINDOWS 12
  368. #define PXP_PER_PF_ENTRY_SIZE 8
  369. #define PXP_NUM_GLOBAL_WINDOWS 243
  370. #define PXP_GLOBAL_ENTRY_SIZE 4
  371. #define PXP_ADMIN_WINDOW_ALLOWED_LENGTH 4
  372. #define PXP_PF_WINDOW_ADMIN_START 0
  373. #define PXP_PF_WINDOW_ADMIN_LENGTH 0x1000
  374. #define PXP_PF_WINDOW_ADMIN_END (PXP_PF_WINDOW_ADMIN_START + \
  375. PXP_PF_WINDOW_ADMIN_LENGTH - 1)
  376. #define PXP_PF_WINDOW_ADMIN_PER_PF_START 0
  377. #define PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH (PXP_NUM_PF_WINDOWS * \
  378. PXP_PER_PF_ENTRY_SIZE)
  379. #define PXP_PF_WINDOW_ADMIN_PER_PF_END (PXP_PF_WINDOW_ADMIN_PER_PF_START + \
  380. PXP_PF_WINDOW_ADMIN_PER_PF_LENGTH - 1)
  381. #define PXP_PF_WINDOW_ADMIN_GLOBAL_START 0x200
  382. #define PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH (PXP_NUM_GLOBAL_WINDOWS * \
  383. PXP_GLOBAL_ENTRY_SIZE)
  384. #define PXP_PF_WINDOW_ADMIN_GLOBAL_END \
  385. (PXP_PF_WINDOW_ADMIN_GLOBAL_START + \
  386. PXP_PF_WINDOW_ADMIN_GLOBAL_LENGTH - 1)
  387. #define PXP_PF_GLOBAL_PRETEND_ADDR 0x1f0
  388. #define PXP_PF_ME_OPAQUE_MASK_ADDR 0xf4
  389. #define PXP_PF_ME_OPAQUE_ADDR 0x1f8
  390. #define PXP_PF_ME_CONCRETE_ADDR 0x1fc
  391. #define PXP_EXTERNAL_BAR_PF_WINDOW_START 0x1000
  392. #define PXP_EXTERNAL_BAR_PF_WINDOW_NUM PXP_NUM_PF_WINDOWS
  393. #define PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE 0x1000
  394. #define PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH \
  395. (PXP_EXTERNAL_BAR_PF_WINDOW_NUM * \
  396. PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE)
  397. #define PXP_EXTERNAL_BAR_PF_WINDOW_END \
  398. (PXP_EXTERNAL_BAR_PF_WINDOW_START + \
  399. PXP_EXTERNAL_BAR_PF_WINDOW_LENGTH - 1)
  400. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START \
  401. (PXP_EXTERNAL_BAR_PF_WINDOW_END + 1)
  402. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM PXP_NUM_GLOBAL_WINDOWS
  403. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE 0x1000
  404. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH \
  405. (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_NUM * \
  406. PXP_EXTERNAL_BAR_GLOBAL_WINDOW_SINGLE_SIZE)
  407. #define PXP_EXTERNAL_BAR_GLOBAL_WINDOW_END \
  408. (PXP_EXTERNAL_BAR_GLOBAL_WINDOW_START + \
  409. PXP_EXTERNAL_BAR_GLOBAL_WINDOW_LENGTH - 1)
  410. /* PF BAR */
  411. #define PXP_BAR0_START_GRC 0x0000
  412. #define PXP_BAR0_GRC_LENGTH 0x1C00000
  413. #define PXP_BAR0_END_GRC (PXP_BAR0_START_GRC + \
  414. PXP_BAR0_GRC_LENGTH - 1)
  415. #define PXP_BAR0_START_IGU 0x1C00000
  416. #define PXP_BAR0_IGU_LENGTH 0x10000
  417. #define PXP_BAR0_END_IGU (PXP_BAR0_START_IGU + \
  418. PXP_BAR0_IGU_LENGTH - 1)
  419. #define PXP_BAR0_START_TSDM 0x1C80000
  420. #define PXP_BAR0_SDM_LENGTH 0x40000
  421. #define PXP_BAR0_SDM_RESERVED_LENGTH 0x40000
  422. #define PXP_BAR0_END_TSDM (PXP_BAR0_START_TSDM + \
  423. PXP_BAR0_SDM_LENGTH - 1)
  424. #define PXP_BAR0_START_MSDM 0x1D00000
  425. #define PXP_BAR0_END_MSDM (PXP_BAR0_START_MSDM + \
  426. PXP_BAR0_SDM_LENGTH - 1)
  427. #define PXP_BAR0_START_USDM 0x1D80000
  428. #define PXP_BAR0_END_USDM (PXP_BAR0_START_USDM + \
  429. PXP_BAR0_SDM_LENGTH - 1)
  430. #define PXP_BAR0_START_XSDM 0x1E00000
  431. #define PXP_BAR0_END_XSDM (PXP_BAR0_START_XSDM + \
  432. PXP_BAR0_SDM_LENGTH - 1)
  433. #define PXP_BAR0_START_YSDM 0x1E80000
  434. #define PXP_BAR0_END_YSDM (PXP_BAR0_START_YSDM + \
  435. PXP_BAR0_SDM_LENGTH - 1)
  436. #define PXP_BAR0_START_PSDM 0x1F00000
  437. #define PXP_BAR0_END_PSDM (PXP_BAR0_START_PSDM + \
  438. PXP_BAR0_SDM_LENGTH - 1)
  439. #define PXP_BAR0_FIRST_INVALID_ADDRESS (PXP_BAR0_END_PSDM + 1)
  440. /* VF BAR */
  441. #define PXP_VF_BAR0 0
  442. #define PXP_VF_BAR0_START_GRC 0x3E00
  443. #define PXP_VF_BAR0_GRC_LENGTH 0x200
  444. #define PXP_VF_BAR0_END_GRC (PXP_VF_BAR0_START_GRC + \
  445. PXP_VF_BAR0_GRC_LENGTH - 1)
  446. #define PXP_VF_BAR0_START_IGU 0
  447. #define PXP_VF_BAR0_IGU_LENGTH 0x3000
  448. #define PXP_VF_BAR0_END_IGU (PXP_VF_BAR0_START_IGU + \
  449. PXP_VF_BAR0_IGU_LENGTH - 1)
  450. #define PXP_VF_BAR0_START_DQ 0x3000
  451. #define PXP_VF_BAR0_DQ_LENGTH 0x200
  452. #define PXP_VF_BAR0_DQ_OPAQUE_OFFSET 0
  453. #define PXP_VF_BAR0_ME_OPAQUE_ADDRESS (PXP_VF_BAR0_START_DQ + \
  454. PXP_VF_BAR0_DQ_OPAQUE_OFFSET)
  455. #define PXP_VF_BAR0_ME_CONCRETE_ADDRESS (PXP_VF_BAR0_ME_OPAQUE_ADDRESS \
  456. + 4)
  457. #define PXP_VF_BAR0_END_DQ (PXP_VF_BAR0_START_DQ + \
  458. PXP_VF_BAR0_DQ_LENGTH - 1)
  459. #define PXP_VF_BAR0_START_TSDM_ZONE_B 0x3200
  460. #define PXP_VF_BAR0_SDM_LENGTH_ZONE_B 0x200
  461. #define PXP_VF_BAR0_END_TSDM_ZONE_B (PXP_VF_BAR0_START_TSDM_ZONE_B \
  462. + \
  463. PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
  464. - 1)
  465. #define PXP_VF_BAR0_START_MSDM_ZONE_B 0x3400
  466. #define PXP_VF_BAR0_END_MSDM_ZONE_B (PXP_VF_BAR0_START_MSDM_ZONE_B \
  467. + \
  468. PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
  469. - 1)
  470. #define PXP_VF_BAR0_START_USDM_ZONE_B 0x3600
  471. #define PXP_VF_BAR0_END_USDM_ZONE_B (PXP_VF_BAR0_START_USDM_ZONE_B \
  472. + \
  473. PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
  474. - 1)
  475. #define PXP_VF_BAR0_START_XSDM_ZONE_B 0x3800
  476. #define PXP_VF_BAR0_END_XSDM_ZONE_B (PXP_VF_BAR0_START_XSDM_ZONE_B \
  477. + \
  478. PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
  479. - 1)
  480. #define PXP_VF_BAR0_START_YSDM_ZONE_B 0x3a00
  481. #define PXP_VF_BAR0_END_YSDM_ZONE_B (PXP_VF_BAR0_START_YSDM_ZONE_B \
  482. + \
  483. PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
  484. - 1)
  485. #define PXP_VF_BAR0_START_PSDM_ZONE_B 0x3c00
  486. #define PXP_VF_BAR0_END_PSDM_ZONE_B (PXP_VF_BAR0_START_PSDM_ZONE_B \
  487. + \
  488. PXP_VF_BAR0_SDM_LENGTH_ZONE_B \
  489. - 1)
  490. #define PXP_VF_BAR0_START_SDM_ZONE_A 0x4000
  491. #define PXP_VF_BAR0_END_SDM_ZONE_A 0x10000
  492. #define PXP_VF_BAR0_GRC_WINDOW_LENGTH 32
  493. #define PXP_ILT_PAGE_SIZE_NUM_BITS_MIN 12
  494. #define PXP_ILT_BLOCK_FACTOR_MULTIPLIER 1024
  495. /* ILT Records */
  496. #define PXP_NUM_ILT_RECORDS_BB 7600
  497. #define PXP_NUM_ILT_RECORDS_K2 11000
  498. #define MAX_NUM_ILT_RECORDS MAX(PXP_NUM_ILT_RECORDS_BB, PXP_NUM_ILT_RECORDS_K2)
  499. #define PXP_QUEUES_ZONE_MAX_NUM 320
  500. /*****************/
  501. /* PRM CONSTANTS */
  502. /*****************/
  503. #define PRM_DMA_PAD_BYTES_NUM 2
  504. /******************/
  505. /* SDMs CONSTANTS */
  506. /******************/
  507. #define SDM_OP_GEN_TRIG_NONE 0
  508. #define SDM_OP_GEN_TRIG_WAKE_THREAD 1
  509. #define SDM_OP_GEN_TRIG_AGG_INT 2
  510. #define SDM_OP_GEN_TRIG_LOADER 4
  511. #define SDM_OP_GEN_TRIG_INDICATE_ERROR 6
  512. #define SDM_OP_GEN_TRIG_RELEASE_THREAD 7
  513. #define SDM_COMP_TYPE_NONE 0
  514. #define SDM_COMP_TYPE_WAKE_THREAD 1
  515. #define SDM_COMP_TYPE_AGG_INT 2
  516. #define SDM_COMP_TYPE_CM 3
  517. #define SDM_COMP_TYPE_LOADER 4
  518. #define SDM_COMP_TYPE_PXP 5
  519. #define SDM_COMP_TYPE_INDICATE_ERROR 6
  520. #define SDM_COMP_TYPE_RELEASE_THREAD 7
  521. #define SDM_COMP_TYPE_RAM 8
  522. /******************/
  523. /* PBF CONSTANTS */
  524. /******************/
  525. /* Number of PBF command queue lines. Each line is 32B. */
  526. #define PBF_MAX_CMD_LINES 3328
  527. /* Number of BTB blocks. Each block is 256B. */
  528. #define BTB_MAX_BLOCKS 1440
  529. /*****************/
  530. /* PRS CONSTANTS */
  531. /*****************/
  532. #define PRS_GFT_CAM_LINES_NO_MATCH 31
  533. /* Async data KCQ CQE */
  534. struct async_data {
  535. __le32 cid;
  536. __le16 itid;
  537. u8 error_code;
  538. u8 fw_debug_param;
  539. };
  540. struct coalescing_timeset {
  541. u8 value;
  542. #define COALESCING_TIMESET_TIMESET_MASK 0x7F
  543. #define COALESCING_TIMESET_TIMESET_SHIFT 0
  544. #define COALESCING_TIMESET_VALID_MASK 0x1
  545. #define COALESCING_TIMESET_VALID_SHIFT 7
  546. };
  547. struct common_queue_zone {
  548. __le16 ring_drv_data_consumer;
  549. __le16 reserved;
  550. };
  551. struct eth_rx_prod_data {
  552. __le16 bd_prod;
  553. __le16 cqe_prod;
  554. };
  555. struct regpair {
  556. __le32 lo;
  557. __le32 hi;
  558. };
  559. struct vf_pf_channel_eqe_data {
  560. struct regpair msg_addr;
  561. };
  562. struct iscsi_eqe_data {
  563. __le32 cid;
  564. __le16 conn_id;
  565. u8 error_code;
  566. u8 error_pdu_opcode_reserved;
  567. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_MASK 0x3F
  568. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_SHIFT 0
  569. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_MASK 0x1
  570. #define ISCSI_EQE_DATA_ERROR_PDU_OPCODE_VALID_SHIFT 6
  571. #define ISCSI_EQE_DATA_RESERVED0_MASK 0x1
  572. #define ISCSI_EQE_DATA_RESERVED0_SHIFT 7
  573. };
  574. struct malicious_vf_eqe_data {
  575. u8 vf_id;
  576. u8 err_id;
  577. __le16 reserved[3];
  578. };
  579. struct initial_cleanup_eqe_data {
  580. u8 vf_id;
  581. u8 reserved[7];
  582. };
  583. /* Event Data Union */
  584. union event_ring_data {
  585. u8 bytes[8];
  586. struct vf_pf_channel_eqe_data vf_pf_channel;
  587. struct iscsi_eqe_data iscsi_info;
  588. struct malicious_vf_eqe_data malicious_vf;
  589. struct initial_cleanup_eqe_data vf_init_cleanup;
  590. struct regpair roce_handle;
  591. };
  592. /* Event Ring Entry */
  593. struct event_ring_entry {
  594. u8 protocol_id;
  595. u8 opcode;
  596. __le16 reserved0;
  597. __le16 echo;
  598. u8 fw_return_code;
  599. u8 flags;
  600. #define EVENT_RING_ENTRY_ASYNC_MASK 0x1
  601. #define EVENT_RING_ENTRY_ASYNC_SHIFT 0
  602. #define EVENT_RING_ENTRY_RESERVED1_MASK 0x7F
  603. #define EVENT_RING_ENTRY_RESERVED1_SHIFT 1
  604. union event_ring_data data;
  605. };
  606. /* Multi function mode */
  607. enum mf_mode {
  608. ERROR_MODE /* Unsupported mode */,
  609. MF_OVLAN,
  610. MF_NPAR,
  611. MAX_MF_MODE
  612. };
  613. /* Per-protocol connection types */
  614. enum protocol_type {
  615. PROTOCOLID_ISCSI,
  616. PROTOCOLID_FCOE,
  617. PROTOCOLID_ROCE,
  618. PROTOCOLID_CORE,
  619. PROTOCOLID_ETH,
  620. PROTOCOLID_RESERVED4,
  621. PROTOCOLID_RESERVED5,
  622. PROTOCOLID_PREROCE,
  623. PROTOCOLID_COMMON,
  624. PROTOCOLID_RESERVED6,
  625. MAX_PROTOCOL_TYPE
  626. };
  627. struct ustorm_eth_queue_zone {
  628. struct coalescing_timeset int_coalescing_timeset;
  629. u8 reserved[3];
  630. };
  631. struct ustorm_queue_zone {
  632. struct ustorm_eth_queue_zone eth;
  633. struct common_queue_zone common;
  634. };
  635. /* status block structure */
  636. struct cau_pi_entry {
  637. u32 prod;
  638. #define CAU_PI_ENTRY_PROD_VAL_MASK 0xFFFF
  639. #define CAU_PI_ENTRY_PROD_VAL_SHIFT 0
  640. #define CAU_PI_ENTRY_PI_TIMESET_MASK 0x7F
  641. #define CAU_PI_ENTRY_PI_TIMESET_SHIFT 16
  642. #define CAU_PI_ENTRY_FSM_SEL_MASK 0x1
  643. #define CAU_PI_ENTRY_FSM_SEL_SHIFT 23
  644. #define CAU_PI_ENTRY_RESERVED_MASK 0xFF
  645. #define CAU_PI_ENTRY_RESERVED_SHIFT 24
  646. };
  647. /* status block structure */
  648. struct cau_sb_entry {
  649. u32 data;
  650. #define CAU_SB_ENTRY_SB_PROD_MASK 0xFFFFFF
  651. #define CAU_SB_ENTRY_SB_PROD_SHIFT 0
  652. #define CAU_SB_ENTRY_STATE0_MASK 0xF
  653. #define CAU_SB_ENTRY_STATE0_SHIFT 24
  654. #define CAU_SB_ENTRY_STATE1_MASK 0xF
  655. #define CAU_SB_ENTRY_STATE1_SHIFT 28
  656. u32 params;
  657. #define CAU_SB_ENTRY_SB_TIMESET0_MASK 0x7F
  658. #define CAU_SB_ENTRY_SB_TIMESET0_SHIFT 0
  659. #define CAU_SB_ENTRY_SB_TIMESET1_MASK 0x7F
  660. #define CAU_SB_ENTRY_SB_TIMESET1_SHIFT 7
  661. #define CAU_SB_ENTRY_TIMER_RES0_MASK 0x3
  662. #define CAU_SB_ENTRY_TIMER_RES0_SHIFT 14
  663. #define CAU_SB_ENTRY_TIMER_RES1_MASK 0x3
  664. #define CAU_SB_ENTRY_TIMER_RES1_SHIFT 16
  665. #define CAU_SB_ENTRY_VF_NUMBER_MASK 0xFF
  666. #define CAU_SB_ENTRY_VF_NUMBER_SHIFT 18
  667. #define CAU_SB_ENTRY_VF_VALID_MASK 0x1
  668. #define CAU_SB_ENTRY_VF_VALID_SHIFT 26
  669. #define CAU_SB_ENTRY_PF_NUMBER_MASK 0xF
  670. #define CAU_SB_ENTRY_PF_NUMBER_SHIFT 27
  671. #define CAU_SB_ENTRY_TPH_MASK 0x1
  672. #define CAU_SB_ENTRY_TPH_SHIFT 31
  673. };
  674. /* core doorbell data */
  675. struct core_db_data {
  676. u8 params;
  677. #define CORE_DB_DATA_DEST_MASK 0x3
  678. #define CORE_DB_DATA_DEST_SHIFT 0
  679. #define CORE_DB_DATA_AGG_CMD_MASK 0x3
  680. #define CORE_DB_DATA_AGG_CMD_SHIFT 2
  681. #define CORE_DB_DATA_BYPASS_EN_MASK 0x1
  682. #define CORE_DB_DATA_BYPASS_EN_SHIFT 4
  683. #define CORE_DB_DATA_RESERVED_MASK 0x1
  684. #define CORE_DB_DATA_RESERVED_SHIFT 5
  685. #define CORE_DB_DATA_AGG_VAL_SEL_MASK 0x3
  686. #define CORE_DB_DATA_AGG_VAL_SEL_SHIFT 6
  687. u8 agg_flags;
  688. __le16 spq_prod;
  689. };
  690. /* Enum of doorbell aggregative command selection */
  691. enum db_agg_cmd_sel {
  692. DB_AGG_CMD_NOP,
  693. DB_AGG_CMD_SET,
  694. DB_AGG_CMD_ADD,
  695. DB_AGG_CMD_MAX,
  696. MAX_DB_AGG_CMD_SEL
  697. };
  698. /* Enum of doorbell destination */
  699. enum db_dest {
  700. DB_DEST_XCM,
  701. DB_DEST_UCM,
  702. DB_DEST_TCM,
  703. DB_NUM_DESTINATIONS,
  704. MAX_DB_DEST
  705. };
  706. /* Enum of doorbell DPM types */
  707. enum db_dpm_type {
  708. DPM_LEGACY,
  709. DPM_ROCE,
  710. DPM_L2_INLINE,
  711. DPM_L2_BD,
  712. MAX_DB_DPM_TYPE
  713. };
  714. /* Structure for doorbell data, in L2 DPM mode, for 1st db in a DPM burst */
  715. struct db_l2_dpm_data {
  716. __le16 icid;
  717. __le16 bd_prod;
  718. __le32 params;
  719. #define DB_L2_DPM_DATA_SIZE_MASK 0x3F
  720. #define DB_L2_DPM_DATA_SIZE_SHIFT 0
  721. #define DB_L2_DPM_DATA_DPM_TYPE_MASK 0x3
  722. #define DB_L2_DPM_DATA_DPM_TYPE_SHIFT 6
  723. #define DB_L2_DPM_DATA_NUM_BDS_MASK 0xFF
  724. #define DB_L2_DPM_DATA_NUM_BDS_SHIFT 8
  725. #define DB_L2_DPM_DATA_PKT_SIZE_MASK 0x7FF
  726. #define DB_L2_DPM_DATA_PKT_SIZE_SHIFT 16
  727. #define DB_L2_DPM_DATA_RESERVED0_MASK 0x1
  728. #define DB_L2_DPM_DATA_RESERVED0_SHIFT 27
  729. #define DB_L2_DPM_DATA_SGE_NUM_MASK 0x7
  730. #define DB_L2_DPM_DATA_SGE_NUM_SHIFT 28
  731. #define DB_L2_DPM_DATA_RESERVED1_MASK 0x1
  732. #define DB_L2_DPM_DATA_RESERVED1_SHIFT 31
  733. };
  734. /* Structure for SGE in a DPM doorbell of type DPM_L2_BD */
  735. struct db_l2_dpm_sge {
  736. struct regpair addr;
  737. __le16 nbytes;
  738. __le16 bitfields;
  739. #define DB_L2_DPM_SGE_TPH_ST_INDEX_MASK 0x1FF
  740. #define DB_L2_DPM_SGE_TPH_ST_INDEX_SHIFT 0
  741. #define DB_L2_DPM_SGE_RESERVED0_MASK 0x3
  742. #define DB_L2_DPM_SGE_RESERVED0_SHIFT 9
  743. #define DB_L2_DPM_SGE_ST_VALID_MASK 0x1
  744. #define DB_L2_DPM_SGE_ST_VALID_SHIFT 11
  745. #define DB_L2_DPM_SGE_RESERVED1_MASK 0xF
  746. #define DB_L2_DPM_SGE_RESERVED1_SHIFT 12
  747. __le32 reserved2;
  748. };
  749. /* Structure for doorbell address, in legacy mode */
  750. struct db_legacy_addr {
  751. __le32 addr;
  752. #define DB_LEGACY_ADDR_RESERVED0_MASK 0x3
  753. #define DB_LEGACY_ADDR_RESERVED0_SHIFT 0
  754. #define DB_LEGACY_ADDR_DEMS_MASK 0x7
  755. #define DB_LEGACY_ADDR_DEMS_SHIFT 2
  756. #define DB_LEGACY_ADDR_ICID_MASK 0x7FFFFFF
  757. #define DB_LEGACY_ADDR_ICID_SHIFT 5
  758. };
  759. /* Structure for doorbell address, in PWM mode */
  760. struct db_pwm_addr {
  761. __le32 addr;
  762. #define DB_PWM_ADDR_RESERVED0_MASK 0x7
  763. #define DB_PWM_ADDR_RESERVED0_SHIFT 0
  764. #define DB_PWM_ADDR_OFFSET_MASK 0x7F
  765. #define DB_PWM_ADDR_OFFSET_SHIFT 3
  766. #define DB_PWM_ADDR_WID_MASK 0x3
  767. #define DB_PWM_ADDR_WID_SHIFT 10
  768. #define DB_PWM_ADDR_DPI_MASK 0xFFFF
  769. #define DB_PWM_ADDR_DPI_SHIFT 12
  770. #define DB_PWM_ADDR_RESERVED1_MASK 0xF
  771. #define DB_PWM_ADDR_RESERVED1_SHIFT 28
  772. };
  773. /* Parameters to RoCE firmware, passed in EDPM doorbell */
  774. struct db_roce_dpm_params {
  775. __le32 params;
  776. #define DB_ROCE_DPM_PARAMS_SIZE_MASK 0x3F
  777. #define DB_ROCE_DPM_PARAMS_SIZE_SHIFT 0
  778. #define DB_ROCE_DPM_PARAMS_DPM_TYPE_MASK 0x3
  779. #define DB_ROCE_DPM_PARAMS_DPM_TYPE_SHIFT 6
  780. #define DB_ROCE_DPM_PARAMS_OPCODE_MASK 0xFF
  781. #define DB_ROCE_DPM_PARAMS_OPCODE_SHIFT 8
  782. #define DB_ROCE_DPM_PARAMS_WQE_SIZE_MASK 0x7FF
  783. #define DB_ROCE_DPM_PARAMS_WQE_SIZE_SHIFT 16
  784. #define DB_ROCE_DPM_PARAMS_RESERVED0_MASK 0x1
  785. #define DB_ROCE_DPM_PARAMS_RESERVED0_SHIFT 27
  786. #define DB_ROCE_DPM_PARAMS_COMPLETION_FLG_MASK 0x1
  787. #define DB_ROCE_DPM_PARAMS_COMPLETION_FLG_SHIFT 28
  788. #define DB_ROCE_DPM_PARAMS_S_FLG_MASK 0x1
  789. #define DB_ROCE_DPM_PARAMS_S_FLG_SHIFT 29
  790. #define DB_ROCE_DPM_PARAMS_RESERVED1_MASK 0x3
  791. #define DB_ROCE_DPM_PARAMS_RESERVED1_SHIFT 30
  792. };
  793. /* Structure for doorbell data, in ROCE DPM mode, for 1st db in a DPM burst */
  794. struct db_roce_dpm_data {
  795. __le16 icid;
  796. __le16 prod_val;
  797. struct db_roce_dpm_params params;
  798. };
  799. /* Igu interrupt command */
  800. enum igu_int_cmd {
  801. IGU_INT_ENABLE = 0,
  802. IGU_INT_DISABLE = 1,
  803. IGU_INT_NOP = 2,
  804. IGU_INT_NOP2 = 3,
  805. MAX_IGU_INT_CMD
  806. };
  807. /* IGU producer or consumer update command */
  808. struct igu_prod_cons_update {
  809. u32 sb_id_and_flags;
  810. #define IGU_PROD_CONS_UPDATE_SB_INDEX_MASK 0xFFFFFF
  811. #define IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT 0
  812. #define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_MASK 0x1
  813. #define IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT 24
  814. #define IGU_PROD_CONS_UPDATE_ENABLE_INT_MASK 0x3
  815. #define IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT 25
  816. #define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_MASK 0x1
  817. #define IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT 27
  818. #define IGU_PROD_CONS_UPDATE_TIMER_MASK_MASK 0x1
  819. #define IGU_PROD_CONS_UPDATE_TIMER_MASK_SHIFT 28
  820. #define IGU_PROD_CONS_UPDATE_RESERVED0_MASK 0x3
  821. #define IGU_PROD_CONS_UPDATE_RESERVED0_SHIFT 29
  822. #define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_MASK 0x1
  823. #define IGU_PROD_CONS_UPDATE_COMMAND_TYPE_SHIFT 31
  824. u32 reserved1;
  825. };
  826. /* Igu segments access for default status block only */
  827. enum igu_seg_access {
  828. IGU_SEG_ACCESS_REG = 0,
  829. IGU_SEG_ACCESS_ATTN = 1,
  830. MAX_IGU_SEG_ACCESS
  831. };
  832. struct parsing_and_err_flags {
  833. __le16 flags;
  834. #define PARSING_AND_ERR_FLAGS_L3TYPE_MASK 0x3
  835. #define PARSING_AND_ERR_FLAGS_L3TYPE_SHIFT 0
  836. #define PARSING_AND_ERR_FLAGS_L4PROTOCOL_MASK 0x3
  837. #define PARSING_AND_ERR_FLAGS_L4PROTOCOL_SHIFT 2
  838. #define PARSING_AND_ERR_FLAGS_IPV4FRAG_MASK 0x1
  839. #define PARSING_AND_ERR_FLAGS_IPV4FRAG_SHIFT 4
  840. #define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_MASK 0x1
  841. #define PARSING_AND_ERR_FLAGS_TAG8021QEXIST_SHIFT 5
  842. #define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_MASK 0x1
  843. #define PARSING_AND_ERR_FLAGS_L4CHKSMWASCALCULATED_SHIFT 6
  844. #define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_MASK 0x1
  845. #define PARSING_AND_ERR_FLAGS_TIMESYNCPKT_SHIFT 7
  846. #define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_MASK 0x1
  847. #define PARSING_AND_ERR_FLAGS_TIMESTAMPRECORDED_SHIFT 8
  848. #define PARSING_AND_ERR_FLAGS_IPHDRERROR_MASK 0x1
  849. #define PARSING_AND_ERR_FLAGS_IPHDRERROR_SHIFT 9
  850. #define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_MASK 0x1
  851. #define PARSING_AND_ERR_FLAGS_L4CHKSMERROR_SHIFT 10
  852. #define PARSING_AND_ERR_FLAGS_TUNNELEXIST_MASK 0x1
  853. #define PARSING_AND_ERR_FLAGS_TUNNELEXIST_SHIFT 11
  854. #define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_MASK 0x1
  855. #define PARSING_AND_ERR_FLAGS_TUNNEL8021QTAGEXIST_SHIFT 12
  856. #define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_MASK 0x1
  857. #define PARSING_AND_ERR_FLAGS_TUNNELIPHDRERROR_SHIFT 13
  858. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_MASK 0x1
  859. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMWASCALCULATED_SHIFT 14
  860. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_MASK 0x1
  861. #define PARSING_AND_ERR_FLAGS_TUNNELL4CHKSMERROR_SHIFT 15
  862. };
  863. struct pb_context {
  864. __le32 crc[4];
  865. };
  866. struct pxp_concrete_fid {
  867. __le16 fid;
  868. #define PXP_CONCRETE_FID_PFID_MASK 0xF
  869. #define PXP_CONCRETE_FID_PFID_SHIFT 0
  870. #define PXP_CONCRETE_FID_PORT_MASK 0x3
  871. #define PXP_CONCRETE_FID_PORT_SHIFT 4
  872. #define PXP_CONCRETE_FID_PATH_MASK 0x1
  873. #define PXP_CONCRETE_FID_PATH_SHIFT 6
  874. #define PXP_CONCRETE_FID_VFVALID_MASK 0x1
  875. #define PXP_CONCRETE_FID_VFVALID_SHIFT 7
  876. #define PXP_CONCRETE_FID_VFID_MASK 0xFF
  877. #define PXP_CONCRETE_FID_VFID_SHIFT 8
  878. };
  879. struct pxp_pretend_concrete_fid {
  880. __le16 fid;
  881. #define PXP_PRETEND_CONCRETE_FID_PFID_MASK 0xF
  882. #define PXP_PRETEND_CONCRETE_FID_PFID_SHIFT 0
  883. #define PXP_PRETEND_CONCRETE_FID_RESERVED_MASK 0x7
  884. #define PXP_PRETEND_CONCRETE_FID_RESERVED_SHIFT 4
  885. #define PXP_PRETEND_CONCRETE_FID_VFVALID_MASK 0x1
  886. #define PXP_PRETEND_CONCRETE_FID_VFVALID_SHIFT 7
  887. #define PXP_PRETEND_CONCRETE_FID_VFID_MASK 0xFF
  888. #define PXP_PRETEND_CONCRETE_FID_VFID_SHIFT 8
  889. };
  890. union pxp_pretend_fid {
  891. struct pxp_pretend_concrete_fid concrete_fid;
  892. __le16 opaque_fid;
  893. };
  894. /* Pxp Pretend Command Register. */
  895. struct pxp_pretend_cmd {
  896. union pxp_pretend_fid fid;
  897. __le16 control;
  898. #define PXP_PRETEND_CMD_PATH_MASK 0x1
  899. #define PXP_PRETEND_CMD_PATH_SHIFT 0
  900. #define PXP_PRETEND_CMD_USE_PORT_MASK 0x1
  901. #define PXP_PRETEND_CMD_USE_PORT_SHIFT 1
  902. #define PXP_PRETEND_CMD_PORT_MASK 0x3
  903. #define PXP_PRETEND_CMD_PORT_SHIFT 2
  904. #define PXP_PRETEND_CMD_RESERVED0_MASK 0xF
  905. #define PXP_PRETEND_CMD_RESERVED0_SHIFT 4
  906. #define PXP_PRETEND_CMD_RESERVED1_MASK 0xF
  907. #define PXP_PRETEND_CMD_RESERVED1_SHIFT 8
  908. #define PXP_PRETEND_CMD_PRETEND_PATH_MASK 0x1
  909. #define PXP_PRETEND_CMD_PRETEND_PATH_SHIFT 12
  910. #define PXP_PRETEND_CMD_PRETEND_PORT_MASK 0x1
  911. #define PXP_PRETEND_CMD_PRETEND_PORT_SHIFT 13
  912. #define PXP_PRETEND_CMD_PRETEND_FUNCTION_MASK 0x1
  913. #define PXP_PRETEND_CMD_PRETEND_FUNCTION_SHIFT 14
  914. #define PXP_PRETEND_CMD_IS_CONCRETE_MASK 0x1
  915. #define PXP_PRETEND_CMD_IS_CONCRETE_SHIFT 15
  916. };
  917. /* PTT Record in PXP Admin Window. */
  918. struct pxp_ptt_entry {
  919. __le32 offset;
  920. #define PXP_PTT_ENTRY_OFFSET_MASK 0x7FFFFF
  921. #define PXP_PTT_ENTRY_OFFSET_SHIFT 0
  922. #define PXP_PTT_ENTRY_RESERVED0_MASK 0x1FF
  923. #define PXP_PTT_ENTRY_RESERVED0_SHIFT 23
  924. struct pxp_pretend_cmd pretend;
  925. };
  926. /* VF Zone A Permission Register. */
  927. struct pxp_vf_zone_a_permission {
  928. __le32 control;
  929. #define PXP_VF_ZONE_A_PERMISSION_VFID_MASK 0xFF
  930. #define PXP_VF_ZONE_A_PERMISSION_VFID_SHIFT 0
  931. #define PXP_VF_ZONE_A_PERMISSION_VALID_MASK 0x1
  932. #define PXP_VF_ZONE_A_PERMISSION_VALID_SHIFT 8
  933. #define PXP_VF_ZONE_A_PERMISSION_RESERVED0_MASK 0x7F
  934. #define PXP_VF_ZONE_A_PERMISSION_RESERVED0_SHIFT 9
  935. #define PXP_VF_ZONE_A_PERMISSION_RESERVED1_MASK 0xFFFF
  936. #define PXP_VF_ZONE_A_PERMISSION_RESERVED1_SHIFT 16
  937. };
  938. /* RSS hash type */
  939. struct rdif_task_context {
  940. __le32 initial_ref_tag;
  941. __le16 app_tag_value;
  942. __le16 app_tag_mask;
  943. u8 flags0;
  944. #define RDIF_TASK_CONTEXT_IGNOREAPPTAG_MASK 0x1
  945. #define RDIF_TASK_CONTEXT_IGNOREAPPTAG_SHIFT 0
  946. #define RDIF_TASK_CONTEXT_INITIALREFTAGVALID_MASK 0x1
  947. #define RDIF_TASK_CONTEXT_INITIALREFTAGVALID_SHIFT 1
  948. #define RDIF_TASK_CONTEXT_HOSTGUARDTYPE_MASK 0x1
  949. #define RDIF_TASK_CONTEXT_HOSTGUARDTYPE_SHIFT 2
  950. #define RDIF_TASK_CONTEXT_SETERRORWITHEOP_MASK 0x1
  951. #define RDIF_TASK_CONTEXT_SETERRORWITHEOP_SHIFT 3
  952. #define RDIF_TASK_CONTEXT_PROTECTIONTYPE_MASK 0x3
  953. #define RDIF_TASK_CONTEXT_PROTECTIONTYPE_SHIFT 4
  954. #define RDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1
  955. #define RDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6
  956. #define RDIF_TASK_CONTEXT_KEEPREFTAGCONST_MASK 0x1
  957. #define RDIF_TASK_CONTEXT_KEEPREFTAGCONST_SHIFT 7
  958. u8 partial_dif_data[7];
  959. __le16 partial_crc_value;
  960. __le16 partial_checksum_value;
  961. __le32 offset_in_io;
  962. __le16 flags1;
  963. #define RDIF_TASK_CONTEXT_VALIDATEGUARD_MASK 0x1
  964. #define RDIF_TASK_CONTEXT_VALIDATEGUARD_SHIFT 0
  965. #define RDIF_TASK_CONTEXT_VALIDATEAPPTAG_MASK 0x1
  966. #define RDIF_TASK_CONTEXT_VALIDATEAPPTAG_SHIFT 1
  967. #define RDIF_TASK_CONTEXT_VALIDATEREFTAG_MASK 0x1
  968. #define RDIF_TASK_CONTEXT_VALIDATEREFTAG_SHIFT 2
  969. #define RDIF_TASK_CONTEXT_FORWARDGUARD_MASK 0x1
  970. #define RDIF_TASK_CONTEXT_FORWARDGUARD_SHIFT 3
  971. #define RDIF_TASK_CONTEXT_FORWARDAPPTAG_MASK 0x1
  972. #define RDIF_TASK_CONTEXT_FORWARDAPPTAG_SHIFT 4
  973. #define RDIF_TASK_CONTEXT_FORWARDREFTAG_MASK 0x1
  974. #define RDIF_TASK_CONTEXT_FORWARDREFTAG_SHIFT 5
  975. #define RDIF_TASK_CONTEXT_INTERVALSIZE_MASK 0x7
  976. #define RDIF_TASK_CONTEXT_INTERVALSIZE_SHIFT 6
  977. #define RDIF_TASK_CONTEXT_HOSTINTERFACE_MASK 0x3
  978. #define RDIF_TASK_CONTEXT_HOSTINTERFACE_SHIFT 9
  979. #define RDIF_TASK_CONTEXT_DIFBEFOREDATA_MASK 0x1
  980. #define RDIF_TASK_CONTEXT_DIFBEFOREDATA_SHIFT 11
  981. #define RDIF_TASK_CONTEXT_RESERVED0_MASK 0x1
  982. #define RDIF_TASK_CONTEXT_RESERVED0_SHIFT 12
  983. #define RDIF_TASK_CONTEXT_NETWORKINTERFACE_MASK 0x1
  984. #define RDIF_TASK_CONTEXT_NETWORKINTERFACE_SHIFT 13
  985. #define RDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_MASK 0x1
  986. #define RDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_SHIFT 14
  987. #define RDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_MASK 0x1
  988. #define RDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_SHIFT 15
  989. __le16 state;
  990. #define RDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFT_MASK 0xF
  991. #define RDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFT_SHIFT 0
  992. #define RDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFT_MASK 0xF
  993. #define RDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFT_SHIFT 4
  994. #define RDIF_TASK_CONTEXT_ERRORINIO_MASK 0x1
  995. #define RDIF_TASK_CONTEXT_ERRORINIO_SHIFT 8
  996. #define RDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_MASK 0x1
  997. #define RDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_SHIFT 9
  998. #define RDIF_TASK_CONTEXT_REFTAGMASK_MASK 0xF
  999. #define RDIF_TASK_CONTEXT_REFTAGMASK_SHIFT 10
  1000. #define RDIF_TASK_CONTEXT_RESERVED1_MASK 0x3
  1001. #define RDIF_TASK_CONTEXT_RESERVED1_SHIFT 14
  1002. __le32 reserved2;
  1003. };
  1004. /* RSS hash type */
  1005. enum rss_hash_type {
  1006. RSS_HASH_TYPE_DEFAULT = 0,
  1007. RSS_HASH_TYPE_IPV4 = 1,
  1008. RSS_HASH_TYPE_TCP_IPV4 = 2,
  1009. RSS_HASH_TYPE_IPV6 = 3,
  1010. RSS_HASH_TYPE_TCP_IPV6 = 4,
  1011. RSS_HASH_TYPE_UDP_IPV4 = 5,
  1012. RSS_HASH_TYPE_UDP_IPV6 = 6,
  1013. MAX_RSS_HASH_TYPE
  1014. };
  1015. /* status block structure */
  1016. struct status_block {
  1017. __le16 pi_array[PIS_PER_SB];
  1018. __le32 sb_num;
  1019. #define STATUS_BLOCK_SB_NUM_MASK 0x1FF
  1020. #define STATUS_BLOCK_SB_NUM_SHIFT 0
  1021. #define STATUS_BLOCK_ZERO_PAD_MASK 0x7F
  1022. #define STATUS_BLOCK_ZERO_PAD_SHIFT 9
  1023. #define STATUS_BLOCK_ZERO_PAD2_MASK 0xFFFF
  1024. #define STATUS_BLOCK_ZERO_PAD2_SHIFT 16
  1025. __le32 prod_index;
  1026. #define STATUS_BLOCK_PROD_INDEX_MASK 0xFFFFFF
  1027. #define STATUS_BLOCK_PROD_INDEX_SHIFT 0
  1028. #define STATUS_BLOCK_ZERO_PAD3_MASK 0xFF
  1029. #define STATUS_BLOCK_ZERO_PAD3_SHIFT 24
  1030. };
  1031. struct tdif_task_context {
  1032. __le32 initial_ref_tag;
  1033. __le16 app_tag_value;
  1034. __le16 app_tag_mask;
  1035. __le16 partial_crc_valueB;
  1036. __le16 partial_checksum_valueB;
  1037. __le16 stateB;
  1038. #define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTB_MASK 0xF
  1039. #define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTB_SHIFT 0
  1040. #define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTB_MASK 0xF
  1041. #define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTB_SHIFT 4
  1042. #define TDIF_TASK_CONTEXT_ERRORINIOB_MASK 0x1
  1043. #define TDIF_TASK_CONTEXT_ERRORINIOB_SHIFT 8
  1044. #define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_MASK 0x1
  1045. #define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOW_SHIFT 9
  1046. #define TDIF_TASK_CONTEXT_RESERVED0_MASK 0x3F
  1047. #define TDIF_TASK_CONTEXT_RESERVED0_SHIFT 10
  1048. u8 reserved1;
  1049. u8 flags0;
  1050. #define TDIF_TASK_CONTEXT_IGNOREAPPTAG_MASK 0x1
  1051. #define TDIF_TASK_CONTEXT_IGNOREAPPTAG_SHIFT 0
  1052. #define TDIF_TASK_CONTEXT_INITIALREFTAGVALID_MASK 0x1
  1053. #define TDIF_TASK_CONTEXT_INITIALREFTAGVALID_SHIFT 1
  1054. #define TDIF_TASK_CONTEXT_HOSTGUARDTYPE_MASK 0x1
  1055. #define TDIF_TASK_CONTEXT_HOSTGUARDTYPE_SHIFT 2
  1056. #define TDIF_TASK_CONTEXT_SETERRORWITHEOP_MASK 0x1
  1057. #define TDIF_TASK_CONTEXT_SETERRORWITHEOP_SHIFT 3
  1058. #define TDIF_TASK_CONTEXT_PROTECTIONTYPE_MASK 0x3
  1059. #define TDIF_TASK_CONTEXT_PROTECTIONTYPE_SHIFT 4
  1060. #define TDIF_TASK_CONTEXT_CRC_SEED_MASK 0x1
  1061. #define TDIF_TASK_CONTEXT_CRC_SEED_SHIFT 6
  1062. #define TDIF_TASK_CONTEXT_RESERVED2_MASK 0x1
  1063. #define TDIF_TASK_CONTEXT_RESERVED2_SHIFT 7
  1064. __le32 flags1;
  1065. #define TDIF_TASK_CONTEXT_VALIDATEGUARD_MASK 0x1
  1066. #define TDIF_TASK_CONTEXT_VALIDATEGUARD_SHIFT 0
  1067. #define TDIF_TASK_CONTEXT_VALIDATEAPPTAG_MASK 0x1
  1068. #define TDIF_TASK_CONTEXT_VALIDATEAPPTAG_SHIFT 1
  1069. #define TDIF_TASK_CONTEXT_VALIDATEREFTAG_MASK 0x1
  1070. #define TDIF_TASK_CONTEXT_VALIDATEREFTAG_SHIFT 2
  1071. #define TDIF_TASK_CONTEXT_FORWARDGUARD_MASK 0x1
  1072. #define TDIF_TASK_CONTEXT_FORWARDGUARD_SHIFT 3
  1073. #define TDIF_TASK_CONTEXT_FORWARDAPPTAG_MASK 0x1
  1074. #define TDIF_TASK_CONTEXT_FORWARDAPPTAG_SHIFT 4
  1075. #define TDIF_TASK_CONTEXT_FORWARDREFTAG_MASK 0x1
  1076. #define TDIF_TASK_CONTEXT_FORWARDREFTAG_SHIFT 5
  1077. #define TDIF_TASK_CONTEXT_INTERVALSIZE_MASK 0x7
  1078. #define TDIF_TASK_CONTEXT_INTERVALSIZE_SHIFT 6
  1079. #define TDIF_TASK_CONTEXT_HOSTINTERFACE_MASK 0x3
  1080. #define TDIF_TASK_CONTEXT_HOSTINTERFACE_SHIFT 9
  1081. #define TDIF_TASK_CONTEXT_DIFBEFOREDATA_MASK 0x1
  1082. #define TDIF_TASK_CONTEXT_DIFBEFOREDATA_SHIFT 11
  1083. #define TDIF_TASK_CONTEXT_RESERVED3_MASK 0x1
  1084. #define TDIF_TASK_CONTEXT_RESERVED3_SHIFT 12
  1085. #define TDIF_TASK_CONTEXT_NETWORKINTERFACE_MASK 0x1
  1086. #define TDIF_TASK_CONTEXT_NETWORKINTERFACE_SHIFT 13
  1087. #define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTA_MASK 0xF
  1088. #define TDIF_TASK_CONTEXT_RECEIVEDDIFBYTESLEFTA_SHIFT 14
  1089. #define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTA_MASK 0xF
  1090. #define TDIF_TASK_CONTEXT_TRANSMITEDDIFBYTESLEFTA_SHIFT 18
  1091. #define TDIF_TASK_CONTEXT_ERRORINIOA_MASK 0x1
  1092. #define TDIF_TASK_CONTEXT_ERRORINIOA_SHIFT 22
  1093. #define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOWA_MASK 0x1
  1094. #define TDIF_TASK_CONTEXT_CHECKSUMOVERFLOWA_SHIFT 23
  1095. #define TDIF_TASK_CONTEXT_REFTAGMASK_MASK 0xF
  1096. #define TDIF_TASK_CONTEXT_REFTAGMASK_SHIFT 24
  1097. #define TDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_MASK 0x1
  1098. #define TDIF_TASK_CONTEXT_FORWARDAPPTAGWITHMASK_SHIFT 28
  1099. #define TDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_MASK 0x1
  1100. #define TDIF_TASK_CONTEXT_FORWARDREFTAGWITHMASK_SHIFT 29
  1101. #define TDIF_TASK_CONTEXT_KEEPREFTAGCONST_MASK 0x1
  1102. #define TDIF_TASK_CONTEXT_KEEPREFTAGCONST_SHIFT 30
  1103. #define TDIF_TASK_CONTEXT_RESERVED4_MASK 0x1
  1104. #define TDIF_TASK_CONTEXT_RESERVED4_SHIFT 31
  1105. __le32 offset_in_iob;
  1106. __le16 partial_crc_value_a;
  1107. __le16 partial_checksum_valuea_;
  1108. __le32 offset_in_ioa;
  1109. u8 partial_dif_data_a[8];
  1110. u8 partial_dif_data_b[8];
  1111. };
  1112. struct timers_context {
  1113. __le32 logical_client_0;
  1114. #define TIMERS_CONTEXT_EXPIRATIONTIMELC0_MASK 0xFFFFFFF
  1115. #define TIMERS_CONTEXT_EXPIRATIONTIMELC0_SHIFT 0
  1116. #define TIMERS_CONTEXT_VALIDLC0_MASK 0x1
  1117. #define TIMERS_CONTEXT_VALIDLC0_SHIFT 28
  1118. #define TIMERS_CONTEXT_ACTIVELC0_MASK 0x1
  1119. #define TIMERS_CONTEXT_ACTIVELC0_SHIFT 29
  1120. #define TIMERS_CONTEXT_RESERVED0_MASK 0x3
  1121. #define TIMERS_CONTEXT_RESERVED0_SHIFT 30
  1122. __le32 logical_client_1;
  1123. #define TIMERS_CONTEXT_EXPIRATIONTIMELC1_MASK 0xFFFFFFF
  1124. #define TIMERS_CONTEXT_EXPIRATIONTIMELC1_SHIFT 0
  1125. #define TIMERS_CONTEXT_VALIDLC1_MASK 0x1
  1126. #define TIMERS_CONTEXT_VALIDLC1_SHIFT 28
  1127. #define TIMERS_CONTEXT_ACTIVELC1_MASK 0x1
  1128. #define TIMERS_CONTEXT_ACTIVELC1_SHIFT 29
  1129. #define TIMERS_CONTEXT_RESERVED1_MASK 0x3
  1130. #define TIMERS_CONTEXT_RESERVED1_SHIFT 30
  1131. __le32 logical_client_2;
  1132. #define TIMERS_CONTEXT_EXPIRATIONTIMELC2_MASK 0xFFFFFFF
  1133. #define TIMERS_CONTEXT_EXPIRATIONTIMELC2_SHIFT 0
  1134. #define TIMERS_CONTEXT_VALIDLC2_MASK 0x1
  1135. #define TIMERS_CONTEXT_VALIDLC2_SHIFT 28
  1136. #define TIMERS_CONTEXT_ACTIVELC2_MASK 0x1
  1137. #define TIMERS_CONTEXT_ACTIVELC2_SHIFT 29
  1138. #define TIMERS_CONTEXT_RESERVED2_MASK 0x3
  1139. #define TIMERS_CONTEXT_RESERVED2_SHIFT 30
  1140. __le32 host_expiration_fields;
  1141. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_MASK 0xFFFFFFF
  1142. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALUE_SHIFT 0
  1143. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_MASK 0x1
  1144. #define TIMERS_CONTEXT_HOSTEXPRIRATIONVALID_SHIFT 28
  1145. #define TIMERS_CONTEXT_RESERVED3_MASK 0x7
  1146. #define TIMERS_CONTEXT_RESERVED3_SHIFT 29
  1147. };
  1148. #endif /* __COMMON_HSI__ */
  1149. #endif