rtsx_pci_sdmmc.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489
  1. /* Realtek PCI-Express SD/MMC Card Interface driver
  2. *
  3. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. */
  21. #include <linux/module.h>
  22. #include <linux/slab.h>
  23. #include <linux/highmem.h>
  24. #include <linux/delay.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/workqueue.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/mmc.h>
  29. #include <linux/mmc/sd.h>
  30. #include <linux/mmc/sdio.h>
  31. #include <linux/mmc/card.h>
  32. #include <linux/mfd/rtsx_pci.h>
  33. #include <asm/unaligned.h>
  34. struct realtek_pci_sdmmc {
  35. struct platform_device *pdev;
  36. struct rtsx_pcr *pcr;
  37. struct mmc_host *mmc;
  38. struct mmc_request *mrq;
  39. struct workqueue_struct *workq;
  40. #define SDMMC_WORKQ_NAME "rtsx_pci_sdmmc_workq"
  41. struct work_struct work;
  42. struct mutex host_mutex;
  43. u8 ssc_depth;
  44. unsigned int clock;
  45. bool vpclk;
  46. bool double_clk;
  47. bool eject;
  48. bool initial_mode;
  49. int power_state;
  50. #define SDMMC_POWER_ON 1
  51. #define SDMMC_POWER_OFF 0
  52. unsigned int sg_count;
  53. s32 cookie;
  54. unsigned int cookie_sg_count;
  55. bool using_cookie;
  56. };
  57. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  58. {
  59. return &(host->pdev->dev);
  60. }
  61. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  62. {
  63. rtsx_pci_write_register(host->pcr, CARD_STOP,
  64. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  65. }
  66. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  67. struct mmc_command *cmd);
  68. #ifdef DEBUG
  69. static void dump_reg_range(struct realtek_pci_sdmmc *host, u16 start, u16 end)
  70. {
  71. u16 len = end - start + 1;
  72. int i;
  73. u8 data[8];
  74. for (i = 0; i < len; i += 8) {
  75. int j;
  76. int n = min(8, len - i);
  77. memset(&data, 0, sizeof(data));
  78. for (j = 0; j < n; j++)
  79. rtsx_pci_read_register(host->pcr, start + i + j,
  80. data + j);
  81. dev_dbg(sdmmc_dev(host), "0x%04X(%d): %8ph\n",
  82. start + i, n, data);
  83. }
  84. }
  85. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  86. {
  87. dump_reg_range(host, 0xFDA0, 0xFDB3);
  88. dump_reg_range(host, 0xFD52, 0xFD69);
  89. }
  90. #else
  91. #define sd_print_debug_regs(host)
  92. #endif /* DEBUG */
  93. static void sd_cmd_set_sd_cmd(struct rtsx_pcr *pcr, struct mmc_command *cmd)
  94. {
  95. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF,
  96. SD_CMD_START | cmd->opcode);
  97. rtsx_pci_write_be32(pcr, SD_CMD1, cmd->arg);
  98. }
  99. static void sd_cmd_set_data_len(struct rtsx_pcr *pcr, u16 blocks, u16 blksz)
  100. {
  101. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, blocks);
  102. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, blocks >> 8);
  103. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, blksz);
  104. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, blksz >> 8);
  105. }
  106. static int sd_response_type(struct mmc_command *cmd)
  107. {
  108. switch (mmc_resp_type(cmd)) {
  109. case MMC_RSP_NONE:
  110. return SD_RSP_TYPE_R0;
  111. case MMC_RSP_R1:
  112. return SD_RSP_TYPE_R1;
  113. case MMC_RSP_R1 & ~MMC_RSP_CRC:
  114. return SD_RSP_TYPE_R1 | SD_NO_CHECK_CRC7;
  115. case MMC_RSP_R1B:
  116. return SD_RSP_TYPE_R1b;
  117. case MMC_RSP_R2:
  118. return SD_RSP_TYPE_R2;
  119. case MMC_RSP_R3:
  120. return SD_RSP_TYPE_R3;
  121. default:
  122. return -EINVAL;
  123. }
  124. }
  125. static int sd_status_index(int resp_type)
  126. {
  127. if (resp_type == SD_RSP_TYPE_R0)
  128. return 0;
  129. else if (resp_type == SD_RSP_TYPE_R2)
  130. return 16;
  131. return 5;
  132. }
  133. /*
  134. * sd_pre_dma_transfer - do dma_map_sg() or using cookie
  135. *
  136. * @pre: if called in pre_req()
  137. * return:
  138. * 0 - do dma_map_sg()
  139. * 1 - using cookie
  140. */
  141. static int sd_pre_dma_transfer(struct realtek_pci_sdmmc *host,
  142. struct mmc_data *data, bool pre)
  143. {
  144. struct rtsx_pcr *pcr = host->pcr;
  145. int read = data->flags & MMC_DATA_READ;
  146. int count = 0;
  147. int using_cookie = 0;
  148. if (!pre && data->host_cookie && data->host_cookie != host->cookie) {
  149. dev_err(sdmmc_dev(host),
  150. "error: data->host_cookie = %d, host->cookie = %d\n",
  151. data->host_cookie, host->cookie);
  152. data->host_cookie = 0;
  153. }
  154. if (pre || data->host_cookie != host->cookie) {
  155. count = rtsx_pci_dma_map_sg(pcr, data->sg, data->sg_len, read);
  156. } else {
  157. count = host->cookie_sg_count;
  158. using_cookie = 1;
  159. }
  160. if (pre) {
  161. host->cookie_sg_count = count;
  162. if (++host->cookie < 0)
  163. host->cookie = 1;
  164. data->host_cookie = host->cookie;
  165. } else {
  166. host->sg_count = count;
  167. }
  168. return using_cookie;
  169. }
  170. static void sdmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
  171. bool is_first_req)
  172. {
  173. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  174. struct mmc_data *data = mrq->data;
  175. if (data->host_cookie) {
  176. dev_err(sdmmc_dev(host),
  177. "error: reset data->host_cookie = %d\n",
  178. data->host_cookie);
  179. data->host_cookie = 0;
  180. }
  181. sd_pre_dma_transfer(host, data, true);
  182. dev_dbg(sdmmc_dev(host), "pre dma sg: %d\n", host->cookie_sg_count);
  183. }
  184. static void sdmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  185. int err)
  186. {
  187. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  188. struct rtsx_pcr *pcr = host->pcr;
  189. struct mmc_data *data = mrq->data;
  190. int read = data->flags & MMC_DATA_READ;
  191. rtsx_pci_dma_unmap_sg(pcr, data->sg, data->sg_len, read);
  192. data->host_cookie = 0;
  193. }
  194. static int sd_read_data(struct realtek_pci_sdmmc *host, struct mmc_command *cmd,
  195. u16 byte_cnt, u8 *buf, int buf_len, int timeout)
  196. {
  197. struct rtsx_pcr *pcr = host->pcr;
  198. int err;
  199. u8 trans_mode;
  200. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  201. __func__, cmd->opcode, cmd->arg);
  202. if (!buf)
  203. buf_len = 0;
  204. if (cmd->opcode == MMC_SEND_TUNING_BLOCK)
  205. trans_mode = SD_TM_AUTO_TUNING;
  206. else
  207. trans_mode = SD_TM_NORMAL_READ;
  208. rtsx_pci_init_cmd(pcr);
  209. sd_cmd_set_sd_cmd(pcr, cmd);
  210. sd_cmd_set_data_len(pcr, 1, byte_cnt);
  211. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  212. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  213. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  214. if (trans_mode != SD_TM_AUTO_TUNING)
  215. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  216. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  217. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  218. 0xFF, trans_mode | SD_TRANSFER_START);
  219. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  220. SD_TRANSFER_END, SD_TRANSFER_END);
  221. err = rtsx_pci_send_cmd(pcr, timeout);
  222. if (err < 0) {
  223. sd_print_debug_regs(host);
  224. dev_dbg(sdmmc_dev(host),
  225. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  226. return err;
  227. }
  228. if (buf && buf_len) {
  229. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  230. if (err < 0) {
  231. dev_dbg(sdmmc_dev(host),
  232. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  233. return err;
  234. }
  235. }
  236. return 0;
  237. }
  238. static int sd_write_data(struct realtek_pci_sdmmc *host,
  239. struct mmc_command *cmd, u16 byte_cnt, u8 *buf, int buf_len,
  240. int timeout)
  241. {
  242. struct rtsx_pcr *pcr = host->pcr;
  243. int err;
  244. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  245. __func__, cmd->opcode, cmd->arg);
  246. if (!buf)
  247. buf_len = 0;
  248. sd_send_cmd_get_rsp(host, cmd);
  249. if (cmd->error)
  250. return cmd->error;
  251. if (buf && buf_len) {
  252. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  253. if (err < 0) {
  254. dev_dbg(sdmmc_dev(host),
  255. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  256. return err;
  257. }
  258. }
  259. rtsx_pci_init_cmd(pcr);
  260. sd_cmd_set_data_len(pcr, 1, byte_cnt);
  261. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  262. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  263. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0);
  264. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  265. SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
  266. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  267. SD_TRANSFER_END, SD_TRANSFER_END);
  268. err = rtsx_pci_send_cmd(pcr, timeout);
  269. if (err < 0) {
  270. sd_print_debug_regs(host);
  271. dev_dbg(sdmmc_dev(host),
  272. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  273. return err;
  274. }
  275. return 0;
  276. }
  277. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  278. struct mmc_command *cmd)
  279. {
  280. struct rtsx_pcr *pcr = host->pcr;
  281. u8 cmd_idx = (u8)cmd->opcode;
  282. u32 arg = cmd->arg;
  283. int err = 0;
  284. int timeout = 100;
  285. int i;
  286. u8 *ptr;
  287. int rsp_type;
  288. int stat_idx;
  289. bool clock_toggled = false;
  290. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  291. __func__, cmd_idx, arg);
  292. rsp_type = sd_response_type(cmd);
  293. if (rsp_type < 0)
  294. goto out;
  295. stat_idx = sd_status_index(rsp_type);
  296. if (rsp_type == SD_RSP_TYPE_R1b)
  297. timeout = 3000;
  298. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  299. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  300. 0xFF, SD_CLK_TOGGLE_EN);
  301. if (err < 0)
  302. goto out;
  303. clock_toggled = true;
  304. }
  305. rtsx_pci_init_cmd(pcr);
  306. sd_cmd_set_sd_cmd(pcr, cmd);
  307. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  308. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  309. 0x01, PINGPONG_BUFFER);
  310. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  311. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  312. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  313. SD_TRANSFER_END | SD_STAT_IDLE,
  314. SD_TRANSFER_END | SD_STAT_IDLE);
  315. if (rsp_type == SD_RSP_TYPE_R2) {
  316. /* Read data from ping-pong buffer */
  317. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  318. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  319. } else if (rsp_type != SD_RSP_TYPE_R0) {
  320. /* Read data from SD_CMDx registers */
  321. for (i = SD_CMD0; i <= SD_CMD4; i++)
  322. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  323. }
  324. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  325. err = rtsx_pci_send_cmd(pcr, timeout);
  326. if (err < 0) {
  327. sd_print_debug_regs(host);
  328. sd_clear_error(host);
  329. dev_dbg(sdmmc_dev(host),
  330. "rtsx_pci_send_cmd error (err = %d)\n", err);
  331. goto out;
  332. }
  333. if (rsp_type == SD_RSP_TYPE_R0) {
  334. err = 0;
  335. goto out;
  336. }
  337. /* Eliminate returned value of CHECK_REG_CMD */
  338. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  339. /* Check (Start,Transmission) bit of Response */
  340. if ((ptr[0] & 0xC0) != 0) {
  341. err = -EILSEQ;
  342. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  343. goto out;
  344. }
  345. /* Check CRC7 */
  346. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  347. if (ptr[stat_idx] & SD_CRC7_ERR) {
  348. err = -EILSEQ;
  349. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  350. goto out;
  351. }
  352. }
  353. if (rsp_type == SD_RSP_TYPE_R2) {
  354. /*
  355. * The controller offloads the last byte {CRC-7, end bit 1'b1}
  356. * of response type R2. Assign dummy CRC, 0, and end bit to the
  357. * byte(ptr[16], goes into the LSB of resp[3] later).
  358. */
  359. ptr[16] = 1;
  360. for (i = 0; i < 4; i++) {
  361. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  362. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  363. i, cmd->resp[i]);
  364. }
  365. } else {
  366. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  367. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  368. cmd->resp[0]);
  369. }
  370. out:
  371. cmd->error = err;
  372. if (err && clock_toggled)
  373. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  374. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  375. }
  376. static int sd_read_long_data(struct realtek_pci_sdmmc *host,
  377. struct mmc_request *mrq)
  378. {
  379. struct rtsx_pcr *pcr = host->pcr;
  380. struct mmc_host *mmc = host->mmc;
  381. struct mmc_card *card = mmc->card;
  382. struct mmc_command *cmd = mrq->cmd;
  383. struct mmc_data *data = mrq->data;
  384. int uhs = mmc_card_uhs(card);
  385. u8 cfg2 = 0;
  386. int err;
  387. int resp_type;
  388. size_t data_len = data->blksz * data->blocks;
  389. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  390. __func__, cmd->opcode, cmd->arg);
  391. resp_type = sd_response_type(cmd);
  392. if (resp_type < 0)
  393. return resp_type;
  394. if (!uhs)
  395. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  396. rtsx_pci_init_cmd(pcr);
  397. sd_cmd_set_sd_cmd(pcr, cmd);
  398. sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
  399. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  400. DMA_DONE_INT, DMA_DONE_INT);
  401. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  402. 0xFF, (u8)(data_len >> 24));
  403. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  404. 0xFF, (u8)(data_len >> 16));
  405. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  406. 0xFF, (u8)(data_len >> 8));
  407. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  408. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  409. 0x03 | DMA_PACK_SIZE_MASK,
  410. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  411. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  412. 0x01, RING_BUFFER);
  413. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2 | resp_type);
  414. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  415. SD_TRANSFER_START | SD_TM_AUTO_READ_2);
  416. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  417. SD_TRANSFER_END, SD_TRANSFER_END);
  418. rtsx_pci_send_cmd_no_wait(pcr);
  419. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 1, 10000);
  420. if (err < 0) {
  421. sd_print_debug_regs(host);
  422. sd_clear_error(host);
  423. return err;
  424. }
  425. return 0;
  426. }
  427. static int sd_write_long_data(struct realtek_pci_sdmmc *host,
  428. struct mmc_request *mrq)
  429. {
  430. struct rtsx_pcr *pcr = host->pcr;
  431. struct mmc_host *mmc = host->mmc;
  432. struct mmc_card *card = mmc->card;
  433. struct mmc_command *cmd = mrq->cmd;
  434. struct mmc_data *data = mrq->data;
  435. int uhs = mmc_card_uhs(card);
  436. u8 cfg2;
  437. int err;
  438. size_t data_len = data->blksz * data->blocks;
  439. sd_send_cmd_get_rsp(host, cmd);
  440. if (cmd->error)
  441. return cmd->error;
  442. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  443. __func__, cmd->opcode, cmd->arg);
  444. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  445. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  446. if (!uhs)
  447. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  448. rtsx_pci_init_cmd(pcr);
  449. sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
  450. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  451. DMA_DONE_INT, DMA_DONE_INT);
  452. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  453. 0xFF, (u8)(data_len >> 24));
  454. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  455. 0xFF, (u8)(data_len >> 16));
  456. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  457. 0xFF, (u8)(data_len >> 8));
  458. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  459. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  460. 0x03 | DMA_PACK_SIZE_MASK,
  461. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  462. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  463. 0x01, RING_BUFFER);
  464. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  465. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  466. SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
  467. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  468. SD_TRANSFER_END, SD_TRANSFER_END);
  469. rtsx_pci_send_cmd_no_wait(pcr);
  470. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 0, 10000);
  471. if (err < 0) {
  472. sd_clear_error(host);
  473. return err;
  474. }
  475. return 0;
  476. }
  477. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  478. {
  479. struct mmc_data *data = mrq->data;
  480. if (data->flags & MMC_DATA_READ)
  481. return sd_read_long_data(host, mrq);
  482. return sd_write_long_data(host, mrq);
  483. }
  484. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  485. {
  486. rtsx_pci_write_register(host->pcr, SD_CFG1,
  487. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  488. }
  489. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  490. {
  491. rtsx_pci_write_register(host->pcr, SD_CFG1,
  492. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  493. }
  494. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  495. struct mmc_request *mrq)
  496. {
  497. struct mmc_command *cmd = mrq->cmd;
  498. struct mmc_data *data = mrq->data;
  499. u8 *buf;
  500. buf = kzalloc(data->blksz, GFP_NOIO);
  501. if (!buf) {
  502. cmd->error = -ENOMEM;
  503. return;
  504. }
  505. if (data->flags & MMC_DATA_READ) {
  506. if (host->initial_mode)
  507. sd_disable_initial_mode(host);
  508. cmd->error = sd_read_data(host, cmd, (u16)data->blksz, buf,
  509. data->blksz, 200);
  510. if (host->initial_mode)
  511. sd_enable_initial_mode(host);
  512. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  513. } else {
  514. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  515. cmd->error = sd_write_data(host, cmd, (u16)data->blksz, buf,
  516. data->blksz, 200);
  517. }
  518. kfree(buf);
  519. }
  520. static int sd_change_phase(struct realtek_pci_sdmmc *host,
  521. u8 sample_point, bool rx)
  522. {
  523. struct rtsx_pcr *pcr = host->pcr;
  524. int err;
  525. dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
  526. __func__, rx ? "RX" : "TX", sample_point);
  527. rtsx_pci_init_cmd(pcr);
  528. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  529. if (rx)
  530. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  531. SD_VPRX_CTL, 0x1F, sample_point);
  532. else
  533. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  534. SD_VPTX_CTL, 0x1F, sample_point);
  535. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
  536. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  537. PHASE_NOT_RESET, PHASE_NOT_RESET);
  538. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, 0);
  539. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  540. err = rtsx_pci_send_cmd(pcr, 100);
  541. if (err < 0)
  542. return err;
  543. return 0;
  544. }
  545. static inline u32 test_phase_bit(u32 phase_map, unsigned int bit)
  546. {
  547. bit %= RTSX_PHASE_MAX;
  548. return phase_map & (1 << bit);
  549. }
  550. static int sd_get_phase_len(u32 phase_map, unsigned int start_bit)
  551. {
  552. int i;
  553. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  554. if (test_phase_bit(phase_map, start_bit + i) == 0)
  555. return i;
  556. }
  557. return RTSX_PHASE_MAX;
  558. }
  559. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  560. {
  561. int start = 0, len = 0;
  562. int start_final = 0, len_final = 0;
  563. u8 final_phase = 0xFF;
  564. if (phase_map == 0) {
  565. dev_err(sdmmc_dev(host), "phase error: [map:%x]\n", phase_map);
  566. return final_phase;
  567. }
  568. while (start < RTSX_PHASE_MAX) {
  569. len = sd_get_phase_len(phase_map, start);
  570. if (len_final < len) {
  571. start_final = start;
  572. len_final = len;
  573. }
  574. start += len ? len : 1;
  575. }
  576. final_phase = (start_final + len_final / 2) % RTSX_PHASE_MAX;
  577. dev_dbg(sdmmc_dev(host), "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  578. phase_map, len_final, final_phase);
  579. return final_phase;
  580. }
  581. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  582. {
  583. int err, i;
  584. u8 val = 0;
  585. for (i = 0; i < 100; i++) {
  586. err = rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  587. if (val & SD_DATA_IDLE)
  588. return;
  589. udelay(100);
  590. }
  591. }
  592. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  593. u8 opcode, u8 sample_point)
  594. {
  595. int err;
  596. struct mmc_command cmd = {0};
  597. err = sd_change_phase(host, sample_point, true);
  598. if (err < 0)
  599. return err;
  600. cmd.opcode = opcode;
  601. err = sd_read_data(host, &cmd, 0x40, NULL, 0, 100);
  602. if (err < 0) {
  603. /* Wait till SD DATA IDLE */
  604. sd_wait_data_idle(host);
  605. sd_clear_error(host);
  606. return err;
  607. }
  608. return 0;
  609. }
  610. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  611. u8 opcode, u32 *phase_map)
  612. {
  613. int err, i;
  614. u32 raw_phase_map = 0;
  615. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  616. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  617. if (err == 0)
  618. raw_phase_map |= 1 << i;
  619. }
  620. if (phase_map)
  621. *phase_map = raw_phase_map;
  622. return 0;
  623. }
  624. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  625. {
  626. int err, i;
  627. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  628. u8 final_phase;
  629. for (i = 0; i < RX_TUNING_CNT; i++) {
  630. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  631. if (err < 0)
  632. return err;
  633. if (raw_phase_map[i] == 0)
  634. break;
  635. }
  636. phase_map = 0xFFFFFFFF;
  637. for (i = 0; i < RX_TUNING_CNT; i++) {
  638. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  639. i, raw_phase_map[i]);
  640. phase_map &= raw_phase_map[i];
  641. }
  642. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  643. if (phase_map) {
  644. final_phase = sd_search_final_phase(host, phase_map);
  645. if (final_phase == 0xFF)
  646. return -EINVAL;
  647. err = sd_change_phase(host, final_phase, true);
  648. if (err < 0)
  649. return err;
  650. } else {
  651. return -EINVAL;
  652. }
  653. return 0;
  654. }
  655. static inline int sdio_extblock_cmd(struct mmc_command *cmd,
  656. struct mmc_data *data)
  657. {
  658. return (cmd->opcode == SD_IO_RW_EXTENDED) && (data->blksz == 512);
  659. }
  660. static inline int sd_rw_cmd(struct mmc_command *cmd)
  661. {
  662. return mmc_op_multi(cmd->opcode) ||
  663. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  664. (cmd->opcode == MMC_WRITE_BLOCK);
  665. }
  666. static void sd_request(struct work_struct *work)
  667. {
  668. struct realtek_pci_sdmmc *host = container_of(work,
  669. struct realtek_pci_sdmmc, work);
  670. struct rtsx_pcr *pcr = host->pcr;
  671. struct mmc_host *mmc = host->mmc;
  672. struct mmc_request *mrq = host->mrq;
  673. struct mmc_command *cmd = mrq->cmd;
  674. struct mmc_data *data = mrq->data;
  675. unsigned int data_size = 0;
  676. int err;
  677. if (host->eject) {
  678. cmd->error = -ENOMEDIUM;
  679. goto finish;
  680. }
  681. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  682. if (err) {
  683. cmd->error = err;
  684. goto finish;
  685. }
  686. mutex_lock(&pcr->pcr_mutex);
  687. rtsx_pci_start_run(pcr);
  688. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  689. host->initial_mode, host->double_clk, host->vpclk);
  690. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  691. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  692. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  693. mutex_lock(&host->host_mutex);
  694. host->mrq = mrq;
  695. mutex_unlock(&host->host_mutex);
  696. if (mrq->data)
  697. data_size = data->blocks * data->blksz;
  698. if (!data_size) {
  699. sd_send_cmd_get_rsp(host, cmd);
  700. } else if (sd_rw_cmd(cmd) || sdio_extblock_cmd(cmd, data)) {
  701. cmd->error = sd_rw_multi(host, mrq);
  702. if (!host->using_cookie)
  703. sdmmc_post_req(host->mmc, host->mrq, 0);
  704. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  705. sd_send_cmd_get_rsp(host, mrq->stop);
  706. } else {
  707. sd_normal_rw(host, mrq);
  708. }
  709. if (mrq->data) {
  710. if (cmd->error || data->error)
  711. data->bytes_xfered = 0;
  712. else
  713. data->bytes_xfered = data->blocks * data->blksz;
  714. }
  715. mutex_unlock(&pcr->pcr_mutex);
  716. finish:
  717. if (cmd->error) {
  718. dev_dbg(sdmmc_dev(host), "CMD %d 0x%08x error(%d)\n",
  719. cmd->opcode, cmd->arg, cmd->error);
  720. }
  721. mutex_lock(&host->host_mutex);
  722. host->mrq = NULL;
  723. mutex_unlock(&host->host_mutex);
  724. mmc_request_done(mmc, mrq);
  725. }
  726. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  727. {
  728. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  729. struct mmc_data *data = mrq->data;
  730. mutex_lock(&host->host_mutex);
  731. host->mrq = mrq;
  732. mutex_unlock(&host->host_mutex);
  733. if (sd_rw_cmd(mrq->cmd) || sdio_extblock_cmd(mrq->cmd, data))
  734. host->using_cookie = sd_pre_dma_transfer(host, data, false);
  735. queue_work(host->workq, &host->work);
  736. }
  737. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  738. unsigned char bus_width)
  739. {
  740. int err = 0;
  741. u8 width[] = {
  742. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  743. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  744. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  745. };
  746. if (bus_width <= MMC_BUS_WIDTH_8)
  747. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  748. 0x03, width[bus_width]);
  749. return err;
  750. }
  751. static int sd_power_on(struct realtek_pci_sdmmc *host)
  752. {
  753. struct rtsx_pcr *pcr = host->pcr;
  754. int err;
  755. if (host->power_state == SDMMC_POWER_ON)
  756. return 0;
  757. rtsx_pci_init_cmd(pcr);
  758. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  759. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  760. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  761. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  762. SD_CLK_EN, SD_CLK_EN);
  763. err = rtsx_pci_send_cmd(pcr, 100);
  764. if (err < 0)
  765. return err;
  766. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  767. if (err < 0)
  768. return err;
  769. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  770. if (err < 0)
  771. return err;
  772. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  773. if (err < 0)
  774. return err;
  775. host->power_state = SDMMC_POWER_ON;
  776. return 0;
  777. }
  778. static int sd_power_off(struct realtek_pci_sdmmc *host)
  779. {
  780. struct rtsx_pcr *pcr = host->pcr;
  781. int err;
  782. host->power_state = SDMMC_POWER_OFF;
  783. rtsx_pci_init_cmd(pcr);
  784. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  785. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  786. err = rtsx_pci_send_cmd(pcr, 100);
  787. if (err < 0)
  788. return err;
  789. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  790. if (err < 0)
  791. return err;
  792. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  793. }
  794. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  795. unsigned char power_mode)
  796. {
  797. int err;
  798. if (power_mode == MMC_POWER_OFF)
  799. err = sd_power_off(host);
  800. else
  801. err = sd_power_on(host);
  802. return err;
  803. }
  804. static int sd_set_timing(struct realtek_pci_sdmmc *host, unsigned char timing)
  805. {
  806. struct rtsx_pcr *pcr = host->pcr;
  807. int err = 0;
  808. rtsx_pci_init_cmd(pcr);
  809. switch (timing) {
  810. case MMC_TIMING_UHS_SDR104:
  811. case MMC_TIMING_UHS_SDR50:
  812. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  813. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  814. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  815. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  816. CLK_LOW_FREQ, CLK_LOW_FREQ);
  817. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  818. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  819. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  820. break;
  821. case MMC_TIMING_MMC_DDR52:
  822. case MMC_TIMING_UHS_DDR50:
  823. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  824. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  825. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  826. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  827. CLK_LOW_FREQ, CLK_LOW_FREQ);
  828. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  829. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  830. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  831. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  832. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  833. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  834. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  835. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  836. break;
  837. case MMC_TIMING_MMC_HS:
  838. case MMC_TIMING_SD_HS:
  839. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  840. 0x0C, SD_20_MODE);
  841. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  842. CLK_LOW_FREQ, CLK_LOW_FREQ);
  843. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  844. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  845. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  846. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  847. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  848. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  849. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  850. break;
  851. default:
  852. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  853. SD_CFG1, 0x0C, SD_20_MODE);
  854. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  855. CLK_LOW_FREQ, CLK_LOW_FREQ);
  856. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  857. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  858. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  859. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  860. SD_PUSH_POINT_CTL, 0xFF, 0);
  861. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  862. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  863. break;
  864. }
  865. err = rtsx_pci_send_cmd(pcr, 100);
  866. return err;
  867. }
  868. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  869. {
  870. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  871. struct rtsx_pcr *pcr = host->pcr;
  872. if (host->eject)
  873. return;
  874. if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
  875. return;
  876. mutex_lock(&pcr->pcr_mutex);
  877. rtsx_pci_start_run(pcr);
  878. sd_set_bus_width(host, ios->bus_width);
  879. sd_set_power_mode(host, ios->power_mode);
  880. sd_set_timing(host, ios->timing);
  881. host->vpclk = false;
  882. host->double_clk = true;
  883. switch (ios->timing) {
  884. case MMC_TIMING_UHS_SDR104:
  885. case MMC_TIMING_UHS_SDR50:
  886. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  887. host->vpclk = true;
  888. host->double_clk = false;
  889. break;
  890. case MMC_TIMING_MMC_DDR52:
  891. case MMC_TIMING_UHS_DDR50:
  892. case MMC_TIMING_UHS_SDR25:
  893. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  894. break;
  895. default:
  896. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  897. break;
  898. }
  899. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  900. host->clock = ios->clock;
  901. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  902. host->initial_mode, host->double_clk, host->vpclk);
  903. mutex_unlock(&pcr->pcr_mutex);
  904. }
  905. static int sdmmc_get_ro(struct mmc_host *mmc)
  906. {
  907. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  908. struct rtsx_pcr *pcr = host->pcr;
  909. int ro = 0;
  910. u32 val;
  911. if (host->eject)
  912. return -ENOMEDIUM;
  913. mutex_lock(&pcr->pcr_mutex);
  914. rtsx_pci_start_run(pcr);
  915. /* Check SD mechanical write-protect switch */
  916. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  917. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  918. if (val & SD_WRITE_PROTECT)
  919. ro = 1;
  920. mutex_unlock(&pcr->pcr_mutex);
  921. return ro;
  922. }
  923. static int sdmmc_get_cd(struct mmc_host *mmc)
  924. {
  925. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  926. struct rtsx_pcr *pcr = host->pcr;
  927. int cd = 0;
  928. u32 val;
  929. if (host->eject)
  930. return -ENOMEDIUM;
  931. mutex_lock(&pcr->pcr_mutex);
  932. rtsx_pci_start_run(pcr);
  933. /* Check SD card detect */
  934. val = rtsx_pci_card_exist(pcr);
  935. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  936. if (val & SD_EXIST)
  937. cd = 1;
  938. mutex_unlock(&pcr->pcr_mutex);
  939. return cd;
  940. }
  941. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  942. {
  943. struct rtsx_pcr *pcr = host->pcr;
  944. int err;
  945. u8 stat;
  946. /* Reference to Signal Voltage Switch Sequence in SD spec.
  947. * Wait for a period of time so that the card can drive SD_CMD and
  948. * SD_DAT[3:0] to low after sending back CMD11 response.
  949. */
  950. mdelay(1);
  951. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  952. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  953. * abort the voltage switch sequence;
  954. */
  955. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  956. if (err < 0)
  957. return err;
  958. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  959. SD_DAT1_STATUS | SD_DAT0_STATUS))
  960. return -EINVAL;
  961. /* Stop toggle SD clock */
  962. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  963. 0xFF, SD_CLK_FORCE_STOP);
  964. if (err < 0)
  965. return err;
  966. return 0;
  967. }
  968. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  969. {
  970. struct rtsx_pcr *pcr = host->pcr;
  971. int err;
  972. u8 stat, mask, val;
  973. /* Wait 1.8V output of voltage regulator in card stable */
  974. msleep(50);
  975. /* Toggle SD clock again */
  976. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  977. if (err < 0)
  978. return err;
  979. /* Wait for a period of time so that the card can drive
  980. * SD_DAT[3:0] to high at 1.8V
  981. */
  982. msleep(20);
  983. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  984. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  985. if (err < 0)
  986. return err;
  987. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  988. SD_DAT1_STATUS | SD_DAT0_STATUS;
  989. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  990. SD_DAT1_STATUS | SD_DAT0_STATUS;
  991. if ((stat & mask) != val) {
  992. dev_dbg(sdmmc_dev(host),
  993. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  994. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  995. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  996. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  997. return -EINVAL;
  998. }
  999. return 0;
  1000. }
  1001. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  1002. {
  1003. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1004. struct rtsx_pcr *pcr = host->pcr;
  1005. int err = 0;
  1006. u8 voltage;
  1007. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  1008. __func__, ios->signal_voltage);
  1009. if (host->eject)
  1010. return -ENOMEDIUM;
  1011. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  1012. if (err)
  1013. return err;
  1014. mutex_lock(&pcr->pcr_mutex);
  1015. rtsx_pci_start_run(pcr);
  1016. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  1017. voltage = OUTPUT_3V3;
  1018. else
  1019. voltage = OUTPUT_1V8;
  1020. if (voltage == OUTPUT_1V8) {
  1021. err = sd_wait_voltage_stable_1(host);
  1022. if (err < 0)
  1023. goto out;
  1024. }
  1025. err = rtsx_pci_switch_output_voltage(pcr, voltage);
  1026. if (err < 0)
  1027. goto out;
  1028. if (voltage == OUTPUT_1V8) {
  1029. err = sd_wait_voltage_stable_2(host);
  1030. if (err < 0)
  1031. goto out;
  1032. }
  1033. out:
  1034. /* Stop toggle SD clock in idle */
  1035. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  1036. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  1037. mutex_unlock(&pcr->pcr_mutex);
  1038. return err;
  1039. }
  1040. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1041. {
  1042. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1043. struct rtsx_pcr *pcr = host->pcr;
  1044. int err = 0;
  1045. if (host->eject)
  1046. return -ENOMEDIUM;
  1047. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  1048. if (err)
  1049. return err;
  1050. mutex_lock(&pcr->pcr_mutex);
  1051. rtsx_pci_start_run(pcr);
  1052. /* Set initial TX phase */
  1053. switch (mmc->ios.timing) {
  1054. case MMC_TIMING_UHS_SDR104:
  1055. err = sd_change_phase(host, SDR104_TX_PHASE(pcr), false);
  1056. break;
  1057. case MMC_TIMING_UHS_SDR50:
  1058. err = sd_change_phase(host, SDR50_TX_PHASE(pcr), false);
  1059. break;
  1060. case MMC_TIMING_UHS_DDR50:
  1061. err = sd_change_phase(host, DDR50_TX_PHASE(pcr), false);
  1062. break;
  1063. default:
  1064. err = 0;
  1065. }
  1066. if (err)
  1067. goto out;
  1068. /* Tuning RX phase */
  1069. if ((mmc->ios.timing == MMC_TIMING_UHS_SDR104) ||
  1070. (mmc->ios.timing == MMC_TIMING_UHS_SDR50))
  1071. err = sd_tuning_rx(host, opcode);
  1072. else if (mmc->ios.timing == MMC_TIMING_UHS_DDR50)
  1073. err = sd_change_phase(host, DDR50_RX_PHASE(pcr), true);
  1074. out:
  1075. mutex_unlock(&pcr->pcr_mutex);
  1076. return err;
  1077. }
  1078. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  1079. .pre_req = sdmmc_pre_req,
  1080. .post_req = sdmmc_post_req,
  1081. .request = sdmmc_request,
  1082. .set_ios = sdmmc_set_ios,
  1083. .get_ro = sdmmc_get_ro,
  1084. .get_cd = sdmmc_get_cd,
  1085. .start_signal_voltage_switch = sdmmc_switch_voltage,
  1086. .execute_tuning = sdmmc_execute_tuning,
  1087. };
  1088. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  1089. {
  1090. struct mmc_host *mmc = host->mmc;
  1091. struct rtsx_pcr *pcr = host->pcr;
  1092. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  1093. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  1094. mmc->caps |= MMC_CAP_UHS_SDR50;
  1095. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  1096. mmc->caps |= MMC_CAP_UHS_SDR104;
  1097. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  1098. mmc->caps |= MMC_CAP_UHS_DDR50;
  1099. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  1100. mmc->caps |= MMC_CAP_1_8V_DDR;
  1101. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  1102. mmc->caps |= MMC_CAP_8_BIT_DATA;
  1103. }
  1104. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  1105. {
  1106. struct mmc_host *mmc = host->mmc;
  1107. mmc->f_min = 250000;
  1108. mmc->f_max = 208000000;
  1109. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1110. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1111. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1112. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  1113. mmc->caps2 = MMC_CAP2_NO_PRESCAN_POWERUP | MMC_CAP2_FULL_PWR_CYCLE;
  1114. mmc->max_current_330 = 400;
  1115. mmc->max_current_180 = 800;
  1116. mmc->ops = &realtek_pci_sdmmc_ops;
  1117. init_extra_caps(host);
  1118. mmc->max_segs = 256;
  1119. mmc->max_seg_size = 65536;
  1120. mmc->max_blk_size = 512;
  1121. mmc->max_blk_count = 65535;
  1122. mmc->max_req_size = 524288;
  1123. }
  1124. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1125. {
  1126. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1127. host->cookie = -1;
  1128. mmc_detect_change(host->mmc, 0);
  1129. }
  1130. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1131. {
  1132. struct mmc_host *mmc;
  1133. struct realtek_pci_sdmmc *host;
  1134. struct rtsx_pcr *pcr;
  1135. struct pcr_handle *handle = pdev->dev.platform_data;
  1136. if (!handle)
  1137. return -ENXIO;
  1138. pcr = handle->pcr;
  1139. if (!pcr)
  1140. return -ENXIO;
  1141. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1142. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1143. if (!mmc)
  1144. return -ENOMEM;
  1145. host = mmc_priv(mmc);
  1146. host->workq = create_singlethread_workqueue(SDMMC_WORKQ_NAME);
  1147. if (!host->workq) {
  1148. mmc_free_host(mmc);
  1149. return -ENOMEM;
  1150. }
  1151. host->pcr = pcr;
  1152. host->mmc = mmc;
  1153. host->pdev = pdev;
  1154. host->cookie = -1;
  1155. host->power_state = SDMMC_POWER_OFF;
  1156. INIT_WORK(&host->work, sd_request);
  1157. platform_set_drvdata(pdev, host);
  1158. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1159. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1160. mutex_init(&host->host_mutex);
  1161. realtek_init_host(host);
  1162. mmc_add_host(mmc);
  1163. return 0;
  1164. }
  1165. static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1166. {
  1167. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1168. struct rtsx_pcr *pcr;
  1169. struct mmc_host *mmc;
  1170. if (!host)
  1171. return 0;
  1172. pcr = host->pcr;
  1173. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1174. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1175. mmc = host->mmc;
  1176. cancel_work_sync(&host->work);
  1177. mutex_lock(&host->host_mutex);
  1178. if (host->mrq) {
  1179. dev_dbg(&(pdev->dev),
  1180. "%s: Controller removed during transfer\n",
  1181. mmc_hostname(mmc));
  1182. rtsx_pci_complete_unfinished_transfer(pcr);
  1183. host->mrq->cmd->error = -ENOMEDIUM;
  1184. if (host->mrq->stop)
  1185. host->mrq->stop->error = -ENOMEDIUM;
  1186. mmc_request_done(mmc, host->mrq);
  1187. }
  1188. mutex_unlock(&host->host_mutex);
  1189. mmc_remove_host(mmc);
  1190. host->eject = true;
  1191. flush_workqueue(host->workq);
  1192. destroy_workqueue(host->workq);
  1193. host->workq = NULL;
  1194. mmc_free_host(mmc);
  1195. dev_dbg(&(pdev->dev),
  1196. ": Realtek PCI-E SDMMC controller has been removed\n");
  1197. return 0;
  1198. }
  1199. static struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1200. {
  1201. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1202. }, {
  1203. /* sentinel */
  1204. }
  1205. };
  1206. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1207. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1208. .probe = rtsx_pci_sdmmc_drv_probe,
  1209. .remove = rtsx_pci_sdmmc_drv_remove,
  1210. .id_table = rtsx_pci_sdmmc_ids,
  1211. .driver = {
  1212. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1213. },
  1214. };
  1215. module_platform_driver(rtsx_pci_sdmmc_driver);
  1216. MODULE_LICENSE("GPL");
  1217. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1218. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");