pci_endpoint_test.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944
  1. /**
  2. * Host side test driver to test endpoint functionality
  3. *
  4. * Copyright (C) 2017 Texas Instruments
  5. * Author: Kishon Vijay Abraham I <kishon@ti.com>
  6. *
  7. * This program is free software: you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 of
  9. * the License as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/crc32.h>
  20. #include <linux/delay.h>
  21. #include <linux/fs.h>
  22. #include <linux/io.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/miscdevice.h>
  26. #include <linux/module.h>
  27. #include <linux/mutex.h>
  28. #include <linux/random.h>
  29. #include <linux/slab.h>
  30. #include <linux/pci.h>
  31. #include <linux/pci_ids.h>
  32. #include <linux/pci_regs.h>
  33. #include <uapi/linux/pcitest.h>
  34. #define DRV_MODULE_NAME "pci-endpoint-test"
  35. #define IRQ_TYPE_UNDEFINED -1
  36. #define IRQ_TYPE_LEGACY 0
  37. #define IRQ_TYPE_MSI 1
  38. #define IRQ_TYPE_MSIX 2
  39. #define PCI_ENDPOINT_TEST_MAGIC 0x0
  40. #define PCI_ENDPOINT_TEST_COMMAND 0x4
  41. #define COMMAND_RAISE_LEGACY_IRQ BIT(0)
  42. #define COMMAND_RAISE_MSI_IRQ BIT(1)
  43. #define COMMAND_RAISE_MSIX_IRQ BIT(2)
  44. #define COMMAND_READ BIT(3)
  45. #define COMMAND_WRITE BIT(4)
  46. #define COMMAND_COPY BIT(5)
  47. #define PCI_ENDPOINT_TEST_STATUS 0x8
  48. #define STATUS_READ_SUCCESS BIT(0)
  49. #define STATUS_READ_FAIL BIT(1)
  50. #define STATUS_WRITE_SUCCESS BIT(2)
  51. #define STATUS_WRITE_FAIL BIT(3)
  52. #define STATUS_COPY_SUCCESS BIT(4)
  53. #define STATUS_COPY_FAIL BIT(5)
  54. #define STATUS_IRQ_RAISED BIT(6)
  55. #define STATUS_SRC_ADDR_INVALID BIT(7)
  56. #define STATUS_DST_ADDR_INVALID BIT(8)
  57. #define PCI_ENDPOINT_TEST_LOWER_SRC_ADDR 0x0c
  58. #define PCI_ENDPOINT_TEST_UPPER_SRC_ADDR 0x10
  59. #define PCI_ENDPOINT_TEST_LOWER_DST_ADDR 0x14
  60. #define PCI_ENDPOINT_TEST_UPPER_DST_ADDR 0x18
  61. #define PCI_ENDPOINT_TEST_SIZE 0x1c
  62. #define PCI_ENDPOINT_TEST_CHECKSUM 0x20
  63. #define PCI_ENDPOINT_TEST_IRQ_TYPE 0x24
  64. #define PCI_ENDPOINT_TEST_IRQ_NUMBER 0x28
  65. #define PCI_DEVICE_ID_TI_J721E 0xb00d
  66. #define PCI_DEVICE_ID_TI_AM654 0xb00c
  67. #define PCI_DEVICE_ID_TI_K2G 0xb00b
  68. #define is_am654_pci_dev(pdev) \
  69. ((pdev)->device == PCI_DEVICE_ID_TI_AM654)
  70. #define is_j721e_pci_dev(pdev) \
  71. ((pdev)->device == PCI_DEVICE_ID_TI_J721E)
  72. #define K2G_IB_START_L0(n) (0x304 + (0x10 * (n)))
  73. #define K2G_IB_START_HI(n) (0x308 + (0x10 * (n)))
  74. #define is_k2g_pci_dev(pdev) ((pdev)->device == PCI_DEVICE_ID_TI_K2G)
  75. static DEFINE_IDA(pci_endpoint_test_ida);
  76. #define to_endpoint_test(priv) container_of((priv), struct pci_endpoint_test, \
  77. miscdev)
  78. static bool no_msi;
  79. module_param(no_msi, bool, 0444);
  80. MODULE_PARM_DESC(no_msi, "Disable MSI interrupt in pci_endpoint_test");
  81. static int irq_type = IRQ_TYPE_MSI;
  82. module_param(irq_type, int, 0444);
  83. MODULE_PARM_DESC(irq_type, "IRQ mode selection in pci_endpoint_test (0 - Legacy, 1 - MSI, 2 - MSI-X)");
  84. enum pci_barno {
  85. BAR_0,
  86. BAR_1,
  87. BAR_2,
  88. BAR_3,
  89. BAR_4,
  90. BAR_5,
  91. };
  92. struct pci_endpoint_test {
  93. struct pci_dev *pdev;
  94. void __iomem *base;
  95. void __iomem *bar[6];
  96. struct completion irq_raised;
  97. int last_irq;
  98. int num_irqs;
  99. int irq_type;
  100. /* mutex to protect the ioctls */
  101. struct mutex mutex;
  102. struct miscdevice miscdev;
  103. enum pci_barno test_reg_bar;
  104. size_t alignment;
  105. };
  106. struct pci_endpoint_test_data {
  107. enum pci_barno test_reg_bar;
  108. size_t alignment;
  109. int irq_type;
  110. };
  111. static inline u32 pci_endpoint_test_readl(struct pci_endpoint_test *test,
  112. u32 offset)
  113. {
  114. return readl(test->base + offset);
  115. }
  116. static inline void pci_endpoint_test_writel(struct pci_endpoint_test *test,
  117. u32 offset, u32 value)
  118. {
  119. writel(value, test->base + offset);
  120. }
  121. static inline u32 pci_endpoint_test_bar_readl(struct pci_endpoint_test *test,
  122. int bar, int offset)
  123. {
  124. return readl(test->bar[bar] + offset);
  125. }
  126. static inline void pci_endpoint_test_bar_writel(struct pci_endpoint_test *test,
  127. int bar, u32 offset, u32 value)
  128. {
  129. writel(value, test->bar[bar] + offset);
  130. }
  131. static irqreturn_t pci_endpoint_test_irqhandler(int irq, void *dev_id)
  132. {
  133. struct pci_endpoint_test *test = dev_id;
  134. u32 reg;
  135. reg = pci_endpoint_test_readl(test, PCI_ENDPOINT_TEST_STATUS);
  136. if (reg & STATUS_IRQ_RAISED) {
  137. test->last_irq = irq;
  138. complete(&test->irq_raised);
  139. reg &= ~STATUS_IRQ_RAISED;
  140. }
  141. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_STATUS,
  142. reg);
  143. return IRQ_HANDLED;
  144. }
  145. static void pci_endpoint_test_free_irq_vectors(struct pci_endpoint_test *test)
  146. {
  147. struct pci_dev *pdev = test->pdev;
  148. pci_free_irq_vectors(pdev);
  149. test->irq_type = IRQ_TYPE_UNDEFINED;
  150. }
  151. static bool pci_endpoint_test_alloc_irq_vectors(struct pci_endpoint_test *test,
  152. int type)
  153. {
  154. int irq = -1;
  155. struct pci_dev *pdev = test->pdev;
  156. struct device *dev = &pdev->dev;
  157. bool res = true;
  158. switch (type) {
  159. case IRQ_TYPE_LEGACY:
  160. irq = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_LEGACY);
  161. if (irq < 0)
  162. dev_err(dev, "Failed to get Legacy interrupt\n");
  163. break;
  164. case IRQ_TYPE_MSI:
  165. irq = pci_alloc_irq_vectors(pdev, 1, 32, PCI_IRQ_MSI);
  166. if (irq < 0)
  167. dev_err(dev, "Failed to get MSI interrupts\n");
  168. break;
  169. case IRQ_TYPE_MSIX:
  170. irq = pci_alloc_irq_vectors(pdev, 1, 2048, PCI_IRQ_MSIX);
  171. if (irq < 0)
  172. dev_err(dev, "Failed to get MSI-X interrupts\n");
  173. break;
  174. default:
  175. dev_err(dev, "Invalid IRQ type selected\n");
  176. }
  177. if (irq < 0) {
  178. irq = 0;
  179. res = false;
  180. }
  181. test->irq_type = type;
  182. test->num_irqs = irq;
  183. return res;
  184. }
  185. static void pci_endpoint_test_release_irq(struct pci_endpoint_test *test)
  186. {
  187. int i;
  188. struct pci_dev *pdev = test->pdev;
  189. struct device *dev = &pdev->dev;
  190. for (i = 0; i < test->num_irqs; i++)
  191. devm_free_irq(dev, pci_irq_vector(pdev, i), test);
  192. test->num_irqs = 0;
  193. }
  194. static bool pci_endpoint_test_request_irq(struct pci_endpoint_test *test)
  195. {
  196. int i;
  197. int err;
  198. struct pci_dev *pdev = test->pdev;
  199. struct device *dev = &pdev->dev;
  200. for (i = 0; i < test->num_irqs; i++) {
  201. err = devm_request_irq(dev, pci_irq_vector(pdev, i),
  202. pci_endpoint_test_irqhandler,
  203. IRQF_SHARED, DRV_MODULE_NAME, test);
  204. if (err)
  205. goto fail;
  206. }
  207. return true;
  208. fail:
  209. switch (irq_type) {
  210. case IRQ_TYPE_LEGACY:
  211. dev_err(dev, "Failed to request IRQ %d for Legacy\n",
  212. pci_irq_vector(pdev, i));
  213. break;
  214. case IRQ_TYPE_MSI:
  215. dev_err(dev, "Failed to request IRQ %d for MSI %d\n",
  216. pci_irq_vector(pdev, i),
  217. i + 1);
  218. break;
  219. case IRQ_TYPE_MSIX:
  220. dev_err(dev, "Failed to request IRQ %d for MSI-X %d\n",
  221. pci_irq_vector(pdev, i),
  222. i + 1);
  223. break;
  224. }
  225. return false;
  226. }
  227. static bool pci_endpoint_test_bar(struct pci_endpoint_test *test,
  228. enum pci_barno barno)
  229. {
  230. int j;
  231. u32 val;
  232. int size;
  233. struct pci_dev *pdev = test->pdev;
  234. if (!test->bar[barno])
  235. return false;
  236. size = pci_resource_len(pdev, barno);
  237. if (barno == test->test_reg_bar)
  238. size = 0x4;
  239. for (j = 0; j < size; j += 4)
  240. pci_endpoint_test_bar_writel(test, barno, j, 0xA0A0A0A0);
  241. for (j = 0; j < size; j += 4) {
  242. val = pci_endpoint_test_bar_readl(test, barno, j);
  243. if (val != 0xA0A0A0A0)
  244. return false;
  245. }
  246. return true;
  247. }
  248. static bool pci_endpoint_test_legacy_irq(struct pci_endpoint_test *test)
  249. {
  250. u32 val;
  251. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE,
  252. IRQ_TYPE_LEGACY);
  253. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, 0);
  254. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
  255. COMMAND_RAISE_LEGACY_IRQ);
  256. val = wait_for_completion_timeout(&test->irq_raised,
  257. msecs_to_jiffies(1000));
  258. if (!val)
  259. return false;
  260. return true;
  261. }
  262. static bool pci_endpoint_test_msi_irq(struct pci_endpoint_test *test,
  263. u16 msi_num, bool msix)
  264. {
  265. u32 val;
  266. struct pci_dev *pdev = test->pdev;
  267. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE,
  268. msix == false ? IRQ_TYPE_MSI :
  269. IRQ_TYPE_MSIX);
  270. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, msi_num);
  271. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
  272. msix == false ? COMMAND_RAISE_MSI_IRQ :
  273. COMMAND_RAISE_MSIX_IRQ);
  274. val = wait_for_completion_timeout(&test->irq_raised,
  275. msecs_to_jiffies(1000));
  276. if (!val)
  277. return false;
  278. if (pci_irq_vector(pdev, msi_num - 1) == test->last_irq)
  279. return true;
  280. return false;
  281. }
  282. static bool pci_endpoint_test_copy(struct pci_endpoint_test *test, size_t size)
  283. {
  284. bool ret = false;
  285. void *src_addr;
  286. void *dst_addr;
  287. dma_addr_t src_phys_addr;
  288. dma_addr_t dst_phys_addr;
  289. struct pci_dev *pdev = test->pdev;
  290. struct device *dev = &pdev->dev;
  291. void *orig_src_addr;
  292. dma_addr_t orig_src_phys_addr;
  293. void *orig_dst_addr;
  294. dma_addr_t orig_dst_phys_addr;
  295. size_t offset;
  296. size_t alignment = test->alignment;
  297. int irq_type = test->irq_type;
  298. u32 src_crc32;
  299. u32 dst_crc32;
  300. if (size > SIZE_MAX - alignment)
  301. goto err;
  302. if (irq_type < IRQ_TYPE_LEGACY || irq_type > IRQ_TYPE_MSIX) {
  303. dev_err(dev, "Invalid IRQ type option\n");
  304. goto err;
  305. }
  306. orig_src_addr = kzalloc(size + alignment, GFP_KERNEL);
  307. if (!orig_src_addr) {
  308. dev_err(dev, "Failed to allocate source buffer\n");
  309. ret = false;
  310. goto err;
  311. }
  312. get_random_bytes(orig_src_addr, size + alignment);
  313. orig_src_phys_addr = dma_map_single(dev, orig_src_addr,
  314. size + alignment, DMA_TO_DEVICE);
  315. if (dma_mapping_error(dev, orig_src_phys_addr)) {
  316. dev_err(dev, "failed to map source buffer address\n");
  317. ret = false;
  318. goto err_src_phys_addr;
  319. }
  320. if (alignment && !IS_ALIGNED(orig_src_phys_addr, alignment)) {
  321. src_phys_addr = PTR_ALIGN(orig_src_phys_addr, alignment);
  322. offset = src_phys_addr - orig_src_phys_addr;
  323. src_addr = orig_src_addr + offset;
  324. } else {
  325. src_phys_addr = orig_src_phys_addr;
  326. src_addr = orig_src_addr;
  327. }
  328. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_LOWER_SRC_ADDR,
  329. lower_32_bits(src_phys_addr));
  330. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_UPPER_SRC_ADDR,
  331. upper_32_bits(src_phys_addr));
  332. src_crc32 = crc32_le(~0, src_addr, size);
  333. orig_dst_addr = kzalloc(size + alignment, GFP_KERNEL);
  334. if (!orig_dst_addr) {
  335. dev_err(dev, "Failed to allocate destination address\n");
  336. ret = false;
  337. goto err_dst_addr;
  338. }
  339. orig_dst_phys_addr = dma_map_single(dev, orig_dst_addr,
  340. size + alignment, DMA_FROM_DEVICE);
  341. if (dma_mapping_error(dev, orig_dst_phys_addr)) {
  342. dev_err(dev, "failed to map destination buffer address\n");
  343. ret = false;
  344. goto err_dst_phys_addr;
  345. }
  346. if (alignment && !IS_ALIGNED(orig_dst_phys_addr, alignment)) {
  347. dst_phys_addr = PTR_ALIGN(orig_dst_phys_addr, alignment);
  348. offset = dst_phys_addr - orig_dst_phys_addr;
  349. dst_addr = orig_dst_addr + offset;
  350. } else {
  351. dst_phys_addr = orig_dst_phys_addr;
  352. dst_addr = orig_dst_addr;
  353. }
  354. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_LOWER_DST_ADDR,
  355. lower_32_bits(dst_phys_addr));
  356. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_UPPER_DST_ADDR,
  357. upper_32_bits(dst_phys_addr));
  358. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_SIZE,
  359. size);
  360. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE, irq_type);
  361. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, 1);
  362. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
  363. COMMAND_COPY);
  364. wait_for_completion(&test->irq_raised);
  365. dma_unmap_single(dev, orig_dst_phys_addr, size + alignment,
  366. DMA_FROM_DEVICE);
  367. dst_crc32 = crc32_le(~0, dst_addr, size);
  368. if (dst_crc32 == src_crc32)
  369. ret = true;
  370. err_dst_phys_addr:
  371. kfree(orig_dst_addr);
  372. err_dst_addr:
  373. dma_unmap_single(dev, orig_src_phys_addr, size + alignment,
  374. DMA_TO_DEVICE);
  375. err_src_phys_addr:
  376. kfree(orig_src_addr);
  377. err:
  378. return ret;
  379. }
  380. static bool pci_endpoint_test_write(struct pci_endpoint_test *test, size_t size)
  381. {
  382. bool ret = false;
  383. u32 reg;
  384. void *addr;
  385. dma_addr_t phys_addr;
  386. struct pci_dev *pdev = test->pdev;
  387. struct device *dev = &pdev->dev;
  388. void *orig_addr;
  389. dma_addr_t orig_phys_addr;
  390. size_t offset;
  391. size_t alignment = test->alignment;
  392. int irq_type = test->irq_type;
  393. u32 crc32;
  394. if (size > SIZE_MAX - alignment)
  395. goto err;
  396. if (irq_type < IRQ_TYPE_LEGACY || irq_type > IRQ_TYPE_MSIX) {
  397. dev_err(dev, "Invalid IRQ type option\n");
  398. goto err;
  399. }
  400. orig_addr = kzalloc(size + alignment, GFP_KERNEL);
  401. if (!orig_addr) {
  402. dev_err(dev, "Failed to allocate address\n");
  403. ret = false;
  404. goto err;
  405. }
  406. get_random_bytes(orig_addr, size + alignment);
  407. orig_phys_addr = dma_map_single(dev, orig_addr, size + alignment,
  408. DMA_TO_DEVICE);
  409. if (dma_mapping_error(dev, orig_phys_addr)) {
  410. dev_err(dev, "failed to map source buffer address\n");
  411. ret = false;
  412. goto err_phys_addr;
  413. }
  414. if (alignment && !IS_ALIGNED(orig_phys_addr, alignment)) {
  415. phys_addr = PTR_ALIGN(orig_phys_addr, alignment);
  416. offset = phys_addr - orig_phys_addr;
  417. addr = orig_addr + offset;
  418. } else {
  419. phys_addr = orig_phys_addr;
  420. addr = orig_addr;
  421. }
  422. crc32 = crc32_le(~0, addr, size);
  423. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_CHECKSUM,
  424. crc32);
  425. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_LOWER_SRC_ADDR,
  426. lower_32_bits(phys_addr));
  427. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_UPPER_SRC_ADDR,
  428. upper_32_bits(phys_addr));
  429. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_SIZE, size);
  430. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE, irq_type);
  431. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, 1);
  432. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
  433. COMMAND_READ);
  434. wait_for_completion(&test->irq_raised);
  435. reg = pci_endpoint_test_readl(test, PCI_ENDPOINT_TEST_STATUS);
  436. if (reg & STATUS_READ_SUCCESS)
  437. ret = true;
  438. dma_unmap_single(dev, orig_phys_addr, size + alignment,
  439. DMA_TO_DEVICE);
  440. err_phys_addr:
  441. kfree(orig_addr);
  442. err:
  443. return ret;
  444. }
  445. static bool pci_endpoint_test_read(struct pci_endpoint_test *test, size_t size)
  446. {
  447. bool ret = false;
  448. void *addr;
  449. dma_addr_t phys_addr;
  450. struct pci_dev *pdev = test->pdev;
  451. struct device *dev = &pdev->dev;
  452. void *orig_addr;
  453. dma_addr_t orig_phys_addr;
  454. size_t offset;
  455. size_t alignment = test->alignment;
  456. int irq_type = test->irq_type;
  457. u32 crc32;
  458. if (size > SIZE_MAX - alignment)
  459. goto err;
  460. if (irq_type < IRQ_TYPE_LEGACY || irq_type > IRQ_TYPE_MSIX) {
  461. dev_err(dev, "Invalid IRQ type option\n");
  462. goto err;
  463. }
  464. orig_addr = kzalloc(size + alignment, GFP_KERNEL);
  465. if (!orig_addr) {
  466. dev_err(dev, "Failed to allocate destination address\n");
  467. ret = false;
  468. goto err;
  469. }
  470. orig_phys_addr = dma_map_single(dev, orig_addr, size + alignment,
  471. DMA_FROM_DEVICE);
  472. if (dma_mapping_error(dev, orig_phys_addr)) {
  473. dev_err(dev, "failed to map source buffer address\n");
  474. ret = false;
  475. goto err_phys_addr;
  476. }
  477. if (alignment && !IS_ALIGNED(orig_phys_addr, alignment)) {
  478. phys_addr = PTR_ALIGN(orig_phys_addr, alignment);
  479. offset = phys_addr - orig_phys_addr;
  480. addr = orig_addr + offset;
  481. } else {
  482. phys_addr = orig_phys_addr;
  483. addr = orig_addr;
  484. }
  485. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_LOWER_DST_ADDR,
  486. lower_32_bits(phys_addr));
  487. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_UPPER_DST_ADDR,
  488. upper_32_bits(phys_addr));
  489. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_SIZE, size);
  490. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE, irq_type);
  491. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, 1);
  492. pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
  493. COMMAND_WRITE);
  494. wait_for_completion(&test->irq_raised);
  495. dma_unmap_single(dev, orig_phys_addr, size + alignment,
  496. DMA_FROM_DEVICE);
  497. crc32 = crc32_le(~0, addr, size);
  498. if (crc32 == pci_endpoint_test_readl(test, PCI_ENDPOINT_TEST_CHECKSUM))
  499. ret = true;
  500. err_phys_addr:
  501. kfree(orig_addr);
  502. err:
  503. return ret;
  504. }
  505. static bool pci_endpoint_test_set_irq(struct pci_endpoint_test *test,
  506. int req_irq_type)
  507. {
  508. struct pci_dev *pdev = test->pdev;
  509. struct device *dev = &pdev->dev;
  510. if (req_irq_type < IRQ_TYPE_LEGACY || req_irq_type > IRQ_TYPE_MSIX) {
  511. dev_err(dev, "Invalid IRQ type option\n");
  512. return false;
  513. }
  514. if (test->irq_type == req_irq_type)
  515. return true;
  516. pci_endpoint_test_release_irq(test);
  517. pci_endpoint_test_free_irq_vectors(test);
  518. if (!pci_endpoint_test_alloc_irq_vectors(test, req_irq_type))
  519. goto err;
  520. if (!pci_endpoint_test_request_irq(test))
  521. goto err;
  522. return true;
  523. err:
  524. pci_endpoint_test_free_irq_vectors(test);
  525. return false;
  526. }
  527. static long pci_endpoint_test_ioctl(struct file *file, unsigned int cmd,
  528. unsigned long arg)
  529. {
  530. int ret = -EINVAL;
  531. enum pci_barno bar;
  532. struct pci_endpoint_test *test = to_endpoint_test(file->private_data);
  533. struct pci_dev *pdev = test->pdev;
  534. mutex_lock(&test->mutex);
  535. switch (cmd) {
  536. case PCITEST_BAR:
  537. bar = arg;
  538. if (bar < 0 || bar > 5)
  539. goto ret;
  540. if ((is_am654_pci_dev(pdev) || is_k2g_pci_dev(pdev)) &&
  541. bar == BAR_0)
  542. goto ret;
  543. ret = pci_endpoint_test_bar(test, bar);
  544. break;
  545. case PCITEST_LEGACY_IRQ:
  546. ret = pci_endpoint_test_legacy_irq(test);
  547. break;
  548. case PCITEST_MSI:
  549. case PCITEST_MSIX:
  550. ret = pci_endpoint_test_msi_irq(test, arg, cmd == PCITEST_MSIX);
  551. break;
  552. case PCITEST_WRITE:
  553. ret = pci_endpoint_test_write(test, arg);
  554. break;
  555. case PCITEST_READ:
  556. ret = pci_endpoint_test_read(test, arg);
  557. break;
  558. case PCITEST_COPY:
  559. ret = pci_endpoint_test_copy(test, arg);
  560. break;
  561. case PCITEST_SET_IRQTYPE:
  562. ret = pci_endpoint_test_set_irq(test, arg);
  563. break;
  564. case PCITEST_GET_IRQTYPE:
  565. ret = irq_type;
  566. break;
  567. }
  568. ret:
  569. mutex_unlock(&test->mutex);
  570. return ret;
  571. }
  572. static const struct file_operations pci_endpoint_test_fops = {
  573. .owner = THIS_MODULE,
  574. .unlocked_ioctl = pci_endpoint_test_ioctl,
  575. };
  576. static int pci_endpoint_test_k2g_init(struct pci_endpoint_test *test)
  577. {
  578. struct pci_dev *pdev = test->pdev;
  579. enum pci_barno bar;
  580. resource_size_t start;
  581. if (!test->bar[0])
  582. return -EINVAL;
  583. for (bar = BAR_1; bar <= BAR_5; bar++) {
  584. start = pci_resource_start(pdev, bar);
  585. pci_endpoint_test_bar_writel(test, BAR_0,
  586. K2G_IB_START_L0(bar - 1),
  587. lower_32_bits(start));
  588. pci_endpoint_test_bar_writel(test, BAR_0,
  589. K2G_IB_START_HI(bar - 1),
  590. upper_32_bits(start));
  591. }
  592. return 0;
  593. }
  594. static int pci_endpoint_test_probe(struct pci_dev *pdev,
  595. const struct pci_device_id *ent)
  596. {
  597. int err;
  598. int id;
  599. char name[20];
  600. enum pci_barno bar;
  601. void __iomem *base;
  602. struct device *dev = &pdev->dev;
  603. struct pci_endpoint_test *test;
  604. struct pci_endpoint_test_data *data;
  605. enum pci_barno test_reg_bar = BAR_0;
  606. struct miscdevice *misc_device;
  607. if (pci_is_bridge(pdev))
  608. return -ENODEV;
  609. test = devm_kzalloc(dev, sizeof(*test), GFP_KERNEL);
  610. if (!test)
  611. return -ENOMEM;
  612. test->test_reg_bar = 0;
  613. test->alignment = 0;
  614. test->pdev = pdev;
  615. if (no_msi)
  616. irq_type = IRQ_TYPE_LEGACY;
  617. data = (struct pci_endpoint_test_data *)ent->driver_data;
  618. if (data) {
  619. test_reg_bar = data->test_reg_bar;
  620. test->test_reg_bar = test_reg_bar;
  621. test->alignment = data->alignment;
  622. irq_type = data->irq_type;
  623. }
  624. init_completion(&test->irq_raised);
  625. mutex_init(&test->mutex);
  626. if ((dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(48)) != 0) &&
  627. dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
  628. dev_err(dev, "Cannot set DMA mask\n");
  629. return -EINVAL;
  630. }
  631. err = pci_enable_device(pdev);
  632. if (err) {
  633. dev_err(dev, "Cannot enable PCI device\n");
  634. return err;
  635. }
  636. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  637. if (err) {
  638. dev_err(dev, "Cannot obtain PCI resources\n");
  639. goto err_disable_pdev;
  640. }
  641. pci_set_master(pdev);
  642. pci_intx(pdev, true);
  643. if (!(is_am654_pci_dev(pdev) || is_j721e_pci_dev(pdev))) {
  644. if (!pci_endpoint_test_alloc_irq_vectors(test, irq_type))
  645. goto err_disable_irq;
  646. if (!pci_endpoint_test_request_irq(test))
  647. goto err_disable_irq;
  648. }
  649. for (bar = BAR_0; bar <= BAR_5; bar++) {
  650. if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  651. base = pci_ioremap_bar(pdev, bar);
  652. if (!base) {
  653. dev_err(dev, "Failed to read BAR%d\n", bar);
  654. WARN_ON(bar == test_reg_bar);
  655. }
  656. test->bar[bar] = base;
  657. }
  658. }
  659. test->base = test->bar[test_reg_bar];
  660. if (!test->base) {
  661. err = -ENOMEM;
  662. dev_err(dev, "Cannot perform PCI test without BAR%d\n",
  663. test_reg_bar);
  664. goto err_iounmap;
  665. }
  666. if (is_k2g_pci_dev(pdev)) {
  667. err = pci_endpoint_test_k2g_init(test);
  668. if (err)
  669. goto err_iounmap;
  670. }
  671. pci_set_drvdata(pdev, test);
  672. id = ida_simple_get(&pci_endpoint_test_ida, 0, 0, GFP_KERNEL);
  673. if (id < 0) {
  674. err = id;
  675. dev_err(dev, "Unable to get id\n");
  676. goto err_iounmap;
  677. }
  678. snprintf(name, sizeof(name), DRV_MODULE_NAME ".%d", id);
  679. misc_device = &test->miscdev;
  680. misc_device->minor = MISC_DYNAMIC_MINOR;
  681. misc_device->name = kstrdup(name, GFP_KERNEL);
  682. if (!misc_device->name) {
  683. err = -ENOMEM;
  684. goto err_ida_remove;
  685. }
  686. misc_device->fops = &pci_endpoint_test_fops,
  687. err = misc_register(misc_device);
  688. if (err) {
  689. dev_err(dev, "Failed to register device\n");
  690. goto err_kfree_name;
  691. }
  692. return 0;
  693. err_kfree_name:
  694. kfree(misc_device->name);
  695. err_ida_remove:
  696. ida_simple_remove(&pci_endpoint_test_ida, id);
  697. err_iounmap:
  698. for (bar = BAR_0; bar <= BAR_5; bar++) {
  699. if (test->bar[bar])
  700. pci_iounmap(pdev, test->bar[bar]);
  701. }
  702. pci_endpoint_test_release_irq(test);
  703. err_disable_irq:
  704. pci_endpoint_test_free_irq_vectors(test);
  705. pci_release_regions(pdev);
  706. err_disable_pdev:
  707. pci_disable_device(pdev);
  708. return err;
  709. }
  710. static void pci_endpoint_test_remove(struct pci_dev *pdev)
  711. {
  712. int id;
  713. enum pci_barno bar;
  714. struct pci_endpoint_test *test = pci_get_drvdata(pdev);
  715. struct miscdevice *misc_device = &test->miscdev;
  716. if (sscanf(misc_device->name, DRV_MODULE_NAME ".%d", &id) != 1)
  717. return;
  718. if (id < 0)
  719. return;
  720. misc_deregister(&test->miscdev);
  721. kfree(misc_device->name);
  722. ida_simple_remove(&pci_endpoint_test_ida, id);
  723. for (bar = BAR_0; bar <= BAR_5; bar++) {
  724. if (test->bar[bar])
  725. pci_iounmap(pdev, test->bar[bar]);
  726. }
  727. pci_endpoint_test_release_irq(test);
  728. pci_endpoint_test_free_irq_vectors(test);
  729. pci_release_regions(pdev);
  730. pci_disable_device(pdev);
  731. }
  732. static const struct pci_endpoint_test_data default_data = {
  733. .test_reg_bar = BAR_0,
  734. .alignment = SZ_4K,
  735. };
  736. static const struct pci_endpoint_test_data am654_data = {
  737. .test_reg_bar = BAR_2,
  738. .alignment = SZ_64K,
  739. };
  740. static const struct pci_endpoint_test_data k2g_data = {
  741. .test_reg_bar = BAR_1,
  742. .alignment = SZ_1M,
  743. };
  744. static const struct pci_endpoint_test_data j721e_data = {
  745. .alignment = 256,
  746. .irq_type = IRQ_TYPE_MSI,
  747. };
  748. static const struct pci_device_id pci_endpoint_test_tbl[] = {
  749. { PCI_DEVICE(PCI_VENDOR_ID_SYNOPSYS, 0xedda) },
  750. { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_DRA74x),
  751. .driver_data = (kernel_ulong_t)&default_data,
  752. },
  753. { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_DRA72x),
  754. .driver_data = (kernel_ulong_t)&default_data,
  755. },
  756. { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_AM654),
  757. .driver_data = (kernel_ulong_t)&am654_data
  758. },
  759. { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_K2G),
  760. .driver_data = (kernel_ulong_t)&k2g_data
  761. },
  762. { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_J721E),
  763. .driver_data = (kernel_ulong_t)&j721e_data,
  764. },
  765. { }
  766. };
  767. MODULE_DEVICE_TABLE(pci, pci_endpoint_test_tbl);
  768. static struct pci_driver pci_endpoint_test_driver = {
  769. .name = DRV_MODULE_NAME,
  770. .id_table = pci_endpoint_test_tbl,
  771. .probe = pci_endpoint_test_probe,
  772. .remove = pci_endpoint_test_remove,
  773. .sriov_configure = pci_sriov_configure_simple,
  774. };
  775. module_pci_driver(pci_endpoint_test_driver);
  776. MODULE_DESCRIPTION("PCI ENDPOINT TEST HOST DRIVER");
  777. MODULE_AUTHOR("Kishon Vijay Abraham I <kishon@ti.com>");
  778. MODULE_LICENSE("GPL v2");