bcm_sf2.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/of.h>
  17. #include <linux/phy.h>
  18. #include <linux/phy_fixed.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_net.h>
  24. #include <linux/of_mdio.h>
  25. #include <net/dsa.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/if_bridge.h>
  28. #include <linux/brcmphy.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/platform_data/b53.h>
  31. #include "bcm_sf2.h"
  32. #include "bcm_sf2_regs.h"
  33. #include "b53/b53_priv.h"
  34. #include "b53/b53_regs.h"
  35. static enum dsa_tag_protocol bcm_sf2_sw_get_tag_protocol(struct dsa_switch *ds,
  36. int port)
  37. {
  38. return DSA_TAG_PROTO_BRCM;
  39. }
  40. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  41. {
  42. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  43. unsigned int i;
  44. u32 reg, offset;
  45. if (priv->type == BCM7445_DEVICE_ID)
  46. offset = CORE_STS_OVERRIDE_IMP;
  47. else
  48. offset = CORE_STS_OVERRIDE_IMP2;
  49. /* Enable the port memories */
  50. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  51. reg &= ~P_TXQ_PSM_VDD(port);
  52. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  53. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  54. reg = core_readl(priv, CORE_IMP_CTL);
  55. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  56. reg &= ~(RX_DIS | TX_DIS);
  57. core_writel(priv, reg, CORE_IMP_CTL);
  58. /* Enable forwarding */
  59. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  60. /* Enable IMP port in dumb mode */
  61. reg = core_readl(priv, CORE_SWITCH_CTRL);
  62. reg |= MII_DUMB_FWDG_EN;
  63. core_writel(priv, reg, CORE_SWITCH_CTRL);
  64. /* Configure Traffic Class to QoS mapping, allow each priority to map
  65. * to a different queue number
  66. */
  67. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  68. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  69. reg |= i << (PRT_TO_QID_SHIFT * i);
  70. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  71. b53_brcm_hdr_setup(ds, port);
  72. /* Force link status for IMP port */
  73. reg = core_readl(priv, offset);
  74. reg |= (MII_SW_OR | LINK_STS);
  75. core_writel(priv, reg, offset);
  76. }
  77. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  78. {
  79. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  80. u32 reg;
  81. reg = reg_readl(priv, REG_SPHY_CNTRL);
  82. if (enable) {
  83. reg |= PHY_RESET;
  84. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | IDDQ_GLOBAL_PWR | CK25_DIS);
  85. reg_writel(priv, reg, REG_SPHY_CNTRL);
  86. udelay(21);
  87. reg = reg_readl(priv, REG_SPHY_CNTRL);
  88. reg &= ~PHY_RESET;
  89. } else {
  90. reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
  91. reg_writel(priv, reg, REG_SPHY_CNTRL);
  92. mdelay(1);
  93. reg |= CK25_DIS;
  94. }
  95. reg_writel(priv, reg, REG_SPHY_CNTRL);
  96. /* Use PHY-driven LED signaling */
  97. if (!enable) {
  98. reg = reg_readl(priv, REG_LED_CNTRL(0));
  99. reg |= SPDLNK_SRC_SEL;
  100. reg_writel(priv, reg, REG_LED_CNTRL(0));
  101. }
  102. }
  103. static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
  104. int port)
  105. {
  106. unsigned int off;
  107. switch (port) {
  108. case 7:
  109. off = P7_IRQ_OFF;
  110. break;
  111. case 0:
  112. /* Port 0 interrupts are located on the first bank */
  113. intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
  114. return;
  115. default:
  116. off = P_IRQ_OFF(port);
  117. break;
  118. }
  119. intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
  120. }
  121. static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
  122. int port)
  123. {
  124. unsigned int off;
  125. switch (port) {
  126. case 7:
  127. off = P7_IRQ_OFF;
  128. break;
  129. case 0:
  130. /* Port 0 interrupts are located on the first bank */
  131. intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
  132. intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
  133. return;
  134. default:
  135. off = P_IRQ_OFF(port);
  136. break;
  137. }
  138. intrl2_1_mask_set(priv, P_IRQ_MASK(off));
  139. intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
  140. }
  141. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  142. struct phy_device *phy)
  143. {
  144. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  145. unsigned int i;
  146. u32 reg;
  147. /* Clear the memory power down */
  148. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  149. reg &= ~P_TXQ_PSM_VDD(port);
  150. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  151. /* Enable Broadcom tags for that port if requested */
  152. if (priv->brcm_tag_mask & BIT(port))
  153. b53_brcm_hdr_setup(ds, port);
  154. /* Configure Traffic Class to QoS mapping, allow each priority to map
  155. * to a different queue number
  156. */
  157. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  158. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  159. reg |= i << (PRT_TO_QID_SHIFT * i);
  160. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  161. /* Re-enable the GPHY and re-apply workarounds */
  162. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
  163. bcm_sf2_gphy_enable_set(ds, true);
  164. if (phy) {
  165. /* if phy_stop() has been called before, phy
  166. * will be in halted state, and phy_start()
  167. * will call resume.
  168. *
  169. * the resume path does not configure back
  170. * autoneg settings, and since we hard reset
  171. * the phy manually here, we need to reset the
  172. * state machine also.
  173. */
  174. phy->state = PHY_READY;
  175. phy_init_hw(phy);
  176. }
  177. }
  178. /* Enable MoCA port interrupts to get notified */
  179. if (port == priv->moca_port)
  180. bcm_sf2_port_intr_enable(priv, port);
  181. /* Set per-queue pause threshold to 32 */
  182. core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
  183. /* Set ACB threshold to 24 */
  184. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
  185. reg = acb_readl(priv, ACB_QUEUE_CFG(port *
  186. SF2_NUM_EGRESS_QUEUES + i));
  187. reg &= ~XOFF_THRESHOLD_MASK;
  188. reg |= 24;
  189. acb_writel(priv, reg, ACB_QUEUE_CFG(port *
  190. SF2_NUM_EGRESS_QUEUES + i));
  191. }
  192. return b53_enable_port(ds, port, phy);
  193. }
  194. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  195. struct phy_device *phy)
  196. {
  197. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  198. u32 off, reg;
  199. if (priv->wol_ports_mask & (1 << port))
  200. return;
  201. if (port == priv->moca_port)
  202. bcm_sf2_port_intr_disable(priv, port);
  203. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
  204. bcm_sf2_gphy_enable_set(ds, false);
  205. if (dsa_is_cpu_port(ds, port))
  206. off = CORE_IMP_CTL;
  207. else
  208. off = CORE_G_PCTL_PORT(port);
  209. b53_disable_port(ds, port, phy);
  210. /* Power down the port memory */
  211. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  212. reg |= P_TXQ_PSM_VDD(port);
  213. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  214. }
  215. static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
  216. int regnum, u16 val)
  217. {
  218. int ret = 0;
  219. u32 reg;
  220. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  221. reg |= MDIO_MASTER_SEL;
  222. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  223. /* Page << 8 | offset */
  224. reg = 0x70;
  225. reg <<= 2;
  226. core_writel(priv, addr, reg);
  227. /* Page << 8 | offset */
  228. reg = 0x80 << 8 | regnum << 1;
  229. reg <<= 2;
  230. if (op)
  231. ret = core_readl(priv, reg);
  232. else
  233. core_writel(priv, val, reg);
  234. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  235. reg &= ~MDIO_MASTER_SEL;
  236. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  237. return ret & 0xffff;
  238. }
  239. static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
  240. {
  241. struct bcm_sf2_priv *priv = bus->priv;
  242. /* Intercept reads from Broadcom pseudo-PHY address, else, send
  243. * them to our master MDIO bus controller
  244. */
  245. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  246. return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
  247. else
  248. return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
  249. }
  250. static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
  251. u16 val)
  252. {
  253. struct bcm_sf2_priv *priv = bus->priv;
  254. /* Intercept writes to the Broadcom pseudo-PHY address, else,
  255. * send them to our master MDIO bus controller
  256. */
  257. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  258. bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
  259. else
  260. mdiobus_write_nested(priv->master_mii_bus, addr, regnum, val);
  261. return 0;
  262. }
  263. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  264. {
  265. struct bcm_sf2_priv *priv = dev_id;
  266. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  267. ~priv->irq0_mask;
  268. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  269. return IRQ_HANDLED;
  270. }
  271. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  272. {
  273. struct bcm_sf2_priv *priv = dev_id;
  274. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  275. ~priv->irq1_mask;
  276. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  277. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF))
  278. priv->port_sts[7].link = 1;
  279. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF))
  280. priv->port_sts[7].link = 0;
  281. return IRQ_HANDLED;
  282. }
  283. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  284. {
  285. unsigned int timeout = 1000;
  286. u32 reg;
  287. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  288. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  289. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  290. do {
  291. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  292. if (!(reg & SOFTWARE_RESET))
  293. break;
  294. usleep_range(1000, 2000);
  295. } while (timeout-- > 0);
  296. if (timeout == 0)
  297. return -ETIMEDOUT;
  298. return 0;
  299. }
  300. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  301. {
  302. intrl2_0_mask_set(priv, 0xffffffff);
  303. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  304. intrl2_1_mask_set(priv, 0xffffffff);
  305. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  306. }
  307. static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
  308. struct device_node *dn)
  309. {
  310. struct device_node *port;
  311. int mode;
  312. unsigned int port_num;
  313. priv->moca_port = -1;
  314. for_each_available_child_of_node(dn, port) {
  315. if (of_property_read_u32(port, "reg", &port_num))
  316. continue;
  317. /* Internal PHYs get assigned a specific 'phy-mode' property
  318. * value: "internal" to help flag them before MDIO probing
  319. * has completed, since they might be turned off at that
  320. * time
  321. */
  322. mode = of_get_phy_mode(port);
  323. if (mode < 0)
  324. continue;
  325. if (mode == PHY_INTERFACE_MODE_INTERNAL)
  326. priv->int_phy_mask |= 1 << port_num;
  327. if (mode == PHY_INTERFACE_MODE_MOCA)
  328. priv->moca_port = port_num;
  329. if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
  330. priv->brcm_tag_mask |= 1 << port_num;
  331. }
  332. }
  333. static int bcm_sf2_mdio_register(struct dsa_switch *ds)
  334. {
  335. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  336. struct device_node *dn;
  337. static int index;
  338. int err;
  339. /* Find our integrated MDIO bus node */
  340. dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
  341. priv->master_mii_bus = of_mdio_find_bus(dn);
  342. if (!priv->master_mii_bus)
  343. return -EPROBE_DEFER;
  344. get_device(&priv->master_mii_bus->dev);
  345. priv->master_mii_dn = dn;
  346. priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
  347. if (!priv->slave_mii_bus)
  348. return -ENOMEM;
  349. priv->slave_mii_bus->priv = priv;
  350. priv->slave_mii_bus->name = "sf2 slave mii";
  351. priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
  352. priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
  353. snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
  354. index++);
  355. priv->slave_mii_bus->dev.of_node = dn;
  356. /* Include the pseudo-PHY address to divert reads towards our
  357. * workaround. This is only required for 7445D0, since 7445E0
  358. * disconnects the internal switch pseudo-PHY such that we can use the
  359. * regular SWITCH_MDIO master controller instead.
  360. *
  361. * Here we flag the pseudo PHY as needing special treatment and would
  362. * otherwise make all other PHY read/writes go to the master MDIO bus
  363. * controller that comes with this switch backed by the "mdio-unimac"
  364. * driver.
  365. */
  366. if (of_machine_is_compatible("brcm,bcm7445d0"))
  367. priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR);
  368. else
  369. priv->indir_phy_mask = 0;
  370. ds->phys_mii_mask = priv->indir_phy_mask;
  371. ds->slave_mii_bus = priv->slave_mii_bus;
  372. priv->slave_mii_bus->parent = ds->dev->parent;
  373. priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
  374. if (dn)
  375. err = of_mdiobus_register(priv->slave_mii_bus, dn);
  376. else
  377. err = mdiobus_register(priv->slave_mii_bus);
  378. if (err)
  379. of_node_put(dn);
  380. return err;
  381. }
  382. static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
  383. {
  384. mdiobus_unregister(priv->slave_mii_bus);
  385. if (priv->master_mii_dn)
  386. of_node_put(priv->master_mii_dn);
  387. }
  388. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  389. {
  390. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  391. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  392. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  393. * the REG_PHY_REVISION register layout is.
  394. */
  395. return priv->hw_params.gphy_rev;
  396. }
  397. static void bcm_sf2_sw_adjust_link(struct dsa_switch *ds, int port,
  398. struct phy_device *phydev)
  399. {
  400. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  401. struct ethtool_eee *p = &priv->dev->ports[port].eee;
  402. u32 id_mode_dis = 0, port_mode;
  403. const char *str = NULL;
  404. u32 reg, offset;
  405. if (priv->type == BCM7445_DEVICE_ID)
  406. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  407. else
  408. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  409. switch (phydev->interface) {
  410. case PHY_INTERFACE_MODE_RGMII:
  411. str = "RGMII (no delay)";
  412. id_mode_dis = 1;
  413. case PHY_INTERFACE_MODE_RGMII_TXID:
  414. if (!str)
  415. str = "RGMII (TX delay)";
  416. port_mode = EXT_GPHY;
  417. break;
  418. case PHY_INTERFACE_MODE_MII:
  419. str = "MII";
  420. port_mode = EXT_EPHY;
  421. break;
  422. case PHY_INTERFACE_MODE_REVMII:
  423. str = "Reverse MII";
  424. port_mode = EXT_REVMII;
  425. break;
  426. default:
  427. /* All other PHYs: internal and MoCA */
  428. goto force_link;
  429. }
  430. /* If the link is down, just disable the interface to conserve power */
  431. if (!phydev->link) {
  432. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  433. reg &= ~RGMII_MODE_EN;
  434. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  435. goto force_link;
  436. }
  437. /* Clear id_mode_dis bit, and the existing port mode, but
  438. * make sure we enable the RGMII block for data to pass
  439. */
  440. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  441. reg &= ~ID_MODE_DIS;
  442. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  443. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  444. reg |= port_mode | RGMII_MODE_EN;
  445. if (id_mode_dis)
  446. reg |= ID_MODE_DIS;
  447. if (phydev->pause) {
  448. if (phydev->asym_pause)
  449. reg |= TX_PAUSE_EN;
  450. reg |= RX_PAUSE_EN;
  451. }
  452. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  453. pr_info("Port %d configured for %s\n", port, str);
  454. force_link:
  455. /* Force link settings detected from the PHY */
  456. reg = SW_OVERRIDE;
  457. switch (phydev->speed) {
  458. case SPEED_1000:
  459. reg |= SPDSTS_1000 << SPEED_SHIFT;
  460. break;
  461. case SPEED_100:
  462. reg |= SPDSTS_100 << SPEED_SHIFT;
  463. break;
  464. }
  465. if (phydev->link)
  466. reg |= LINK_STS;
  467. if (phydev->duplex == DUPLEX_FULL)
  468. reg |= DUPLX_MODE;
  469. core_writel(priv, reg, offset);
  470. if (!phydev->is_pseudo_fixed_link)
  471. p->eee_enabled = b53_eee_init(ds, port, phydev);
  472. }
  473. static void bcm_sf2_sw_fixed_link_update(struct dsa_switch *ds, int port,
  474. struct fixed_phy_status *status)
  475. {
  476. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  477. u32 duplex, pause, offset;
  478. u32 reg;
  479. if (priv->type == BCM7445_DEVICE_ID)
  480. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  481. else
  482. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  483. duplex = core_readl(priv, CORE_DUPSTS);
  484. pause = core_readl(priv, CORE_PAUSESTS);
  485. status->link = 0;
  486. /* MoCA port is special as we do not get link status from CORE_LNKSTS,
  487. * which means that we need to force the link at the port override
  488. * level to get the data to flow. We do use what the interrupt handler
  489. * did determine before.
  490. *
  491. * For the other ports, we just force the link status, since this is
  492. * a fixed PHY device.
  493. */
  494. if (port == priv->moca_port) {
  495. status->link = priv->port_sts[port].link;
  496. /* For MoCA interfaces, also force a link down notification
  497. * since some version of the user-space daemon (mocad) use
  498. * cmd->autoneg to force the link, which messes up the PHY
  499. * state machine and make it go in PHY_FORCING state instead.
  500. */
  501. if (!status->link)
  502. netif_carrier_off(ds->ports[port].slave);
  503. status->duplex = 1;
  504. } else {
  505. status->link = 1;
  506. status->duplex = !!(duplex & (1 << port));
  507. }
  508. reg = core_readl(priv, offset);
  509. reg |= SW_OVERRIDE;
  510. if (status->link)
  511. reg |= LINK_STS;
  512. else
  513. reg &= ~LINK_STS;
  514. core_writel(priv, reg, offset);
  515. if ((pause & (1 << port)) &&
  516. (pause & (1 << (port + PAUSESTS_TX_PAUSE_SHIFT)))) {
  517. status->asym_pause = 1;
  518. status->pause = 1;
  519. }
  520. if (pause & (1 << port))
  521. status->pause = 1;
  522. }
  523. static void bcm_sf2_enable_acb(struct dsa_switch *ds)
  524. {
  525. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  526. u32 reg;
  527. /* Enable ACB globally */
  528. reg = acb_readl(priv, ACB_CONTROL);
  529. reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  530. acb_writel(priv, reg, ACB_CONTROL);
  531. reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  532. reg |= ACB_EN | ACB_ALGORITHM;
  533. acb_writel(priv, reg, ACB_CONTROL);
  534. }
  535. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  536. {
  537. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  538. unsigned int port;
  539. bcm_sf2_intr_disable(priv);
  540. /* Disable all ports physically present including the IMP
  541. * port, the other ones have already been disabled during
  542. * bcm_sf2_sw_setup
  543. */
  544. for (port = 0; port < DSA_MAX_PORTS; port++) {
  545. if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
  546. bcm_sf2_port_disable(ds, port, NULL);
  547. }
  548. return 0;
  549. }
  550. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  551. {
  552. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  553. unsigned int port;
  554. int ret;
  555. ret = bcm_sf2_sw_rst(priv);
  556. if (ret) {
  557. pr_err("%s: failed to software reset switch\n", __func__);
  558. return ret;
  559. }
  560. if (priv->hw_params.num_gphy == 1)
  561. bcm_sf2_gphy_enable_set(ds, true);
  562. for (port = 0; port < DSA_MAX_PORTS; port++) {
  563. if (dsa_is_user_port(ds, port))
  564. bcm_sf2_port_setup(ds, port, NULL);
  565. else if (dsa_is_cpu_port(ds, port))
  566. bcm_sf2_imp_setup(ds, port);
  567. }
  568. bcm_sf2_enable_acb(ds);
  569. return 0;
  570. }
  571. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  572. struct ethtool_wolinfo *wol)
  573. {
  574. struct net_device *p = ds->ports[port].cpu_dp->master;
  575. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  576. struct ethtool_wolinfo pwol;
  577. /* Get the parent device WoL settings */
  578. p->ethtool_ops->get_wol(p, &pwol);
  579. /* Advertise the parent device supported settings */
  580. wol->supported = pwol.supported;
  581. memset(&wol->sopass, 0, sizeof(wol->sopass));
  582. if (pwol.wolopts & WAKE_MAGICSECURE)
  583. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  584. if (priv->wol_ports_mask & (1 << port))
  585. wol->wolopts = pwol.wolopts;
  586. else
  587. wol->wolopts = 0;
  588. }
  589. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  590. struct ethtool_wolinfo *wol)
  591. {
  592. struct net_device *p = ds->ports[port].cpu_dp->master;
  593. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  594. s8 cpu_port = ds->ports[port].cpu_dp->index;
  595. struct ethtool_wolinfo pwol;
  596. p->ethtool_ops->get_wol(p, &pwol);
  597. if (wol->wolopts & ~pwol.supported)
  598. return -EINVAL;
  599. if (wol->wolopts)
  600. priv->wol_ports_mask |= (1 << port);
  601. else
  602. priv->wol_ports_mask &= ~(1 << port);
  603. /* If we have at least one port enabled, make sure the CPU port
  604. * is also enabled. If the CPU port is the last one enabled, we disable
  605. * it since this configuration does not make sense.
  606. */
  607. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  608. priv->wol_ports_mask |= (1 << cpu_port);
  609. else
  610. priv->wol_ports_mask &= ~(1 << cpu_port);
  611. return p->ethtool_ops->set_wol(p, wol);
  612. }
  613. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  614. {
  615. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  616. unsigned int port;
  617. /* Enable all valid ports and disable those unused */
  618. for (port = 0; port < priv->hw_params.num_ports; port++) {
  619. /* IMP port receives special treatment */
  620. if (dsa_is_user_port(ds, port))
  621. bcm_sf2_port_setup(ds, port, NULL);
  622. else if (dsa_is_cpu_port(ds, port))
  623. bcm_sf2_imp_setup(ds, port);
  624. else
  625. bcm_sf2_port_disable(ds, port, NULL);
  626. }
  627. b53_configure_vlan(ds);
  628. bcm_sf2_enable_acb(ds);
  629. return 0;
  630. }
  631. /* The SWITCH_CORE register space is managed by b53 but operates on a page +
  632. * register basis so we need to translate that into an address that the
  633. * bus-glue understands.
  634. */
  635. #define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
  636. static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
  637. u8 *val)
  638. {
  639. struct bcm_sf2_priv *priv = dev->priv;
  640. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  641. return 0;
  642. }
  643. static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
  644. u16 *val)
  645. {
  646. struct bcm_sf2_priv *priv = dev->priv;
  647. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  648. return 0;
  649. }
  650. static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
  651. u32 *val)
  652. {
  653. struct bcm_sf2_priv *priv = dev->priv;
  654. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  655. return 0;
  656. }
  657. static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
  658. u64 *val)
  659. {
  660. struct bcm_sf2_priv *priv = dev->priv;
  661. *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
  662. return 0;
  663. }
  664. static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
  665. u8 value)
  666. {
  667. struct bcm_sf2_priv *priv = dev->priv;
  668. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  669. return 0;
  670. }
  671. static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
  672. u16 value)
  673. {
  674. struct bcm_sf2_priv *priv = dev->priv;
  675. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  676. return 0;
  677. }
  678. static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
  679. u32 value)
  680. {
  681. struct bcm_sf2_priv *priv = dev->priv;
  682. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  683. return 0;
  684. }
  685. static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
  686. u64 value)
  687. {
  688. struct bcm_sf2_priv *priv = dev->priv;
  689. core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  690. return 0;
  691. }
  692. static const struct b53_io_ops bcm_sf2_io_ops = {
  693. .read8 = bcm_sf2_core_read8,
  694. .read16 = bcm_sf2_core_read16,
  695. .read32 = bcm_sf2_core_read32,
  696. .read48 = bcm_sf2_core_read64,
  697. .read64 = bcm_sf2_core_read64,
  698. .write8 = bcm_sf2_core_write8,
  699. .write16 = bcm_sf2_core_write16,
  700. .write32 = bcm_sf2_core_write32,
  701. .write48 = bcm_sf2_core_write64,
  702. .write64 = bcm_sf2_core_write64,
  703. };
  704. static const struct dsa_switch_ops bcm_sf2_ops = {
  705. .get_tag_protocol = bcm_sf2_sw_get_tag_protocol,
  706. .setup = bcm_sf2_sw_setup,
  707. .get_strings = b53_get_strings,
  708. .get_ethtool_stats = b53_get_ethtool_stats,
  709. .get_sset_count = b53_get_sset_count,
  710. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  711. .adjust_link = bcm_sf2_sw_adjust_link,
  712. .fixed_link_update = bcm_sf2_sw_fixed_link_update,
  713. .suspend = bcm_sf2_sw_suspend,
  714. .resume = bcm_sf2_sw_resume,
  715. .get_wol = bcm_sf2_sw_get_wol,
  716. .set_wol = bcm_sf2_sw_set_wol,
  717. .port_enable = bcm_sf2_port_setup,
  718. .port_disable = bcm_sf2_port_disable,
  719. .get_mac_eee = b53_get_mac_eee,
  720. .set_mac_eee = b53_set_mac_eee,
  721. .port_bridge_join = b53_br_join,
  722. .port_bridge_leave = b53_br_leave,
  723. .port_stp_state_set = b53_br_set_stp_state,
  724. .port_fast_age = b53_br_fast_age,
  725. .port_vlan_filtering = b53_vlan_filtering,
  726. .port_vlan_prepare = b53_vlan_prepare,
  727. .port_vlan_add = b53_vlan_add,
  728. .port_vlan_del = b53_vlan_del,
  729. .port_fdb_dump = b53_fdb_dump,
  730. .port_fdb_add = b53_fdb_add,
  731. .port_fdb_del = b53_fdb_del,
  732. .get_rxnfc = bcm_sf2_get_rxnfc,
  733. .set_rxnfc = bcm_sf2_set_rxnfc,
  734. .port_mirror_add = b53_mirror_add,
  735. .port_mirror_del = b53_mirror_del,
  736. };
  737. struct bcm_sf2_of_data {
  738. u32 type;
  739. const u16 *reg_offsets;
  740. unsigned int core_reg_align;
  741. unsigned int num_cfp_rules;
  742. };
  743. /* Register offsets for the SWITCH_REG_* block */
  744. static const u16 bcm_sf2_7445_reg_offsets[] = {
  745. [REG_SWITCH_CNTRL] = 0x00,
  746. [REG_SWITCH_STATUS] = 0x04,
  747. [REG_DIR_DATA_WRITE] = 0x08,
  748. [REG_DIR_DATA_READ] = 0x0C,
  749. [REG_SWITCH_REVISION] = 0x18,
  750. [REG_PHY_REVISION] = 0x1C,
  751. [REG_SPHY_CNTRL] = 0x2C,
  752. [REG_RGMII_0_CNTRL] = 0x34,
  753. [REG_RGMII_1_CNTRL] = 0x40,
  754. [REG_RGMII_2_CNTRL] = 0x4c,
  755. [REG_LED_0_CNTRL] = 0x90,
  756. [REG_LED_1_CNTRL] = 0x94,
  757. [REG_LED_2_CNTRL] = 0x98,
  758. };
  759. static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
  760. .type = BCM7445_DEVICE_ID,
  761. .core_reg_align = 0,
  762. .reg_offsets = bcm_sf2_7445_reg_offsets,
  763. .num_cfp_rules = 256,
  764. };
  765. static const u16 bcm_sf2_7278_reg_offsets[] = {
  766. [REG_SWITCH_CNTRL] = 0x00,
  767. [REG_SWITCH_STATUS] = 0x04,
  768. [REG_DIR_DATA_WRITE] = 0x08,
  769. [REG_DIR_DATA_READ] = 0x0c,
  770. [REG_SWITCH_REVISION] = 0x10,
  771. [REG_PHY_REVISION] = 0x14,
  772. [REG_SPHY_CNTRL] = 0x24,
  773. [REG_RGMII_0_CNTRL] = 0xe0,
  774. [REG_RGMII_1_CNTRL] = 0xec,
  775. [REG_RGMII_2_CNTRL] = 0xf8,
  776. [REG_LED_0_CNTRL] = 0x40,
  777. [REG_LED_1_CNTRL] = 0x4c,
  778. [REG_LED_2_CNTRL] = 0x58,
  779. };
  780. static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
  781. .type = BCM7278_DEVICE_ID,
  782. .core_reg_align = 1,
  783. .reg_offsets = bcm_sf2_7278_reg_offsets,
  784. .num_cfp_rules = 128,
  785. };
  786. static const struct of_device_id bcm_sf2_of_match[] = {
  787. { .compatible = "brcm,bcm7445-switch-v4.0",
  788. .data = &bcm_sf2_7445_data
  789. },
  790. { .compatible = "brcm,bcm7278-switch-v4.0",
  791. .data = &bcm_sf2_7278_data
  792. },
  793. { /* sentinel */ },
  794. };
  795. MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
  796. static int bcm_sf2_sw_probe(struct platform_device *pdev)
  797. {
  798. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  799. struct device_node *dn = pdev->dev.of_node;
  800. const struct of_device_id *of_id = NULL;
  801. const struct bcm_sf2_of_data *data;
  802. struct b53_platform_data *pdata;
  803. struct dsa_switch_ops *ops;
  804. struct bcm_sf2_priv *priv;
  805. struct b53_device *dev;
  806. struct dsa_switch *ds;
  807. void __iomem **base;
  808. struct resource *r;
  809. unsigned int i;
  810. u32 reg, rev;
  811. int ret;
  812. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  813. if (!priv)
  814. return -ENOMEM;
  815. ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
  816. if (!ops)
  817. return -ENOMEM;
  818. dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
  819. if (!dev)
  820. return -ENOMEM;
  821. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  822. if (!pdata)
  823. return -ENOMEM;
  824. of_id = of_match_node(bcm_sf2_of_match, dn);
  825. if (!of_id || !of_id->data)
  826. return -EINVAL;
  827. data = of_id->data;
  828. /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
  829. priv->type = data->type;
  830. priv->reg_offsets = data->reg_offsets;
  831. priv->core_reg_align = data->core_reg_align;
  832. priv->num_cfp_rules = data->num_cfp_rules;
  833. /* Auto-detection using standard registers will not work, so
  834. * provide an indication of what kind of device we are for
  835. * b53_common to work with
  836. */
  837. pdata->chip_id = priv->type;
  838. dev->pdata = pdata;
  839. priv->dev = dev;
  840. ds = dev->ds;
  841. ds->ops = &bcm_sf2_ops;
  842. /* Advertise the 8 egress queues */
  843. ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
  844. dev_set_drvdata(&pdev->dev, priv);
  845. spin_lock_init(&priv->indir_lock);
  846. mutex_init(&priv->stats_mutex);
  847. mutex_init(&priv->cfp.lock);
  848. /* CFP rule #0 cannot be used for specific classifications, flag it as
  849. * permanently used
  850. */
  851. set_bit(0, priv->cfp.used);
  852. set_bit(0, priv->cfp.unique);
  853. bcm_sf2_identify_ports(priv, dn->child);
  854. priv->irq0 = irq_of_parse_and_map(dn, 0);
  855. priv->irq1 = irq_of_parse_and_map(dn, 1);
  856. base = &priv->core;
  857. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  858. r = platform_get_resource(pdev, IORESOURCE_MEM, i);
  859. *base = devm_ioremap_resource(&pdev->dev, r);
  860. if (IS_ERR(*base)) {
  861. pr_err("unable to find register: %s\n", reg_names[i]);
  862. return PTR_ERR(*base);
  863. }
  864. base++;
  865. }
  866. ret = bcm_sf2_sw_rst(priv);
  867. if (ret) {
  868. pr_err("unable to software reset switch: %d\n", ret);
  869. return ret;
  870. }
  871. ret = bcm_sf2_mdio_register(ds);
  872. if (ret) {
  873. pr_err("failed to register MDIO bus\n");
  874. return ret;
  875. }
  876. ret = bcm_sf2_cfp_rst(priv);
  877. if (ret) {
  878. pr_err("failed to reset CFP\n");
  879. goto out_mdio;
  880. }
  881. /* Disable all interrupts and request them */
  882. bcm_sf2_intr_disable(priv);
  883. ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
  884. "switch_0", priv);
  885. if (ret < 0) {
  886. pr_err("failed to request switch_0 IRQ\n");
  887. goto out_mdio;
  888. }
  889. ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
  890. "switch_1", priv);
  891. if (ret < 0) {
  892. pr_err("failed to request switch_1 IRQ\n");
  893. goto out_mdio;
  894. }
  895. /* Reset the MIB counters */
  896. reg = core_readl(priv, CORE_GMNCFGCFG);
  897. reg |= RST_MIB_CNT;
  898. core_writel(priv, reg, CORE_GMNCFGCFG);
  899. reg &= ~RST_MIB_CNT;
  900. core_writel(priv, reg, CORE_GMNCFGCFG);
  901. /* Get the maximum number of ports for this switch */
  902. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  903. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  904. priv->hw_params.num_ports = DSA_MAX_PORTS;
  905. /* Assume a single GPHY setup if we can't read that property */
  906. if (of_property_read_u32(dn, "brcm,num-gphy",
  907. &priv->hw_params.num_gphy))
  908. priv->hw_params.num_gphy = 1;
  909. rev = reg_readl(priv, REG_SWITCH_REVISION);
  910. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  911. SWITCH_TOP_REV_MASK;
  912. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  913. rev = reg_readl(priv, REG_PHY_REVISION);
  914. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  915. ret = b53_switch_register(dev);
  916. if (ret)
  917. goto out_mdio;
  918. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  919. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  920. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  921. priv->core, priv->irq0, priv->irq1);
  922. return 0;
  923. out_mdio:
  924. bcm_sf2_mdio_unregister(priv);
  925. return ret;
  926. }
  927. static int bcm_sf2_sw_remove(struct platform_device *pdev)
  928. {
  929. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  930. /* Disable all ports and interrupts */
  931. priv->wol_ports_mask = 0;
  932. bcm_sf2_sw_suspend(priv->dev->ds);
  933. dsa_unregister_switch(priv->dev->ds);
  934. bcm_sf2_mdio_unregister(priv);
  935. return 0;
  936. }
  937. static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
  938. {
  939. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  940. /* For a kernel about to be kexec'd we want to keep the GPHY on for a
  941. * successful MDIO bus scan to occur. If we did turn off the GPHY
  942. * before (e.g: port_disable), this will also power it back on.
  943. *
  944. * Do not rely on kexec_in_progress, just power the PHY on.
  945. */
  946. if (priv->hw_params.num_gphy == 1)
  947. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  948. }
  949. #ifdef CONFIG_PM_SLEEP
  950. static int bcm_sf2_suspend(struct device *dev)
  951. {
  952. struct platform_device *pdev = to_platform_device(dev);
  953. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  954. return dsa_switch_suspend(priv->dev->ds);
  955. }
  956. static int bcm_sf2_resume(struct device *dev)
  957. {
  958. struct platform_device *pdev = to_platform_device(dev);
  959. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  960. return dsa_switch_resume(priv->dev->ds);
  961. }
  962. #endif /* CONFIG_PM_SLEEP */
  963. static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
  964. bcm_sf2_suspend, bcm_sf2_resume);
  965. static struct platform_driver bcm_sf2_driver = {
  966. .probe = bcm_sf2_sw_probe,
  967. .remove = bcm_sf2_sw_remove,
  968. .shutdown = bcm_sf2_sw_shutdown,
  969. .driver = {
  970. .name = "brcm-sf2",
  971. .of_match_table = bcm_sf2_of_match,
  972. .pm = &bcm_sf2_pm_ops,
  973. },
  974. };
  975. module_platform_driver(bcm_sf2_driver);
  976. MODULE_AUTHOR("Broadcom Corporation");
  977. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  978. MODULE_LICENSE("GPL");
  979. MODULE_ALIAS("platform:brcm-sf2");