omap_drv.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945
  1. /*
  2. * drivers/gpu/drm/omapdrm/omap_drv.c
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Rob Clark <rob@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/wait.h>
  20. #include <drm/drm_atomic.h>
  21. #include <drm/drm_atomic_helper.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_fb_helper.h>
  24. #include "omap_dmm_tiler.h"
  25. #include "omap_drv.h"
  26. #define DRIVER_NAME MODULE_NAME
  27. #define DRIVER_DESC "OMAP DRM"
  28. #define DRIVER_DATE "20110917"
  29. #define DRIVER_MAJOR 1
  30. #define DRIVER_MINOR 0
  31. #define DRIVER_PATCHLEVEL 0
  32. static int num_crtc = CONFIG_DRM_OMAP_NUM_CRTCS;
  33. MODULE_PARM_DESC(num_crtc, "Number of overlays to use as CRTCs");
  34. module_param(num_crtc, int, 0600);
  35. /*
  36. * mode config funcs
  37. */
  38. /* Notes about mapping DSS and DRM entities:
  39. * CRTC: overlay
  40. * encoder: manager.. with some extension to allow one primary CRTC
  41. * and zero or more video CRTC's to be mapped to one encoder?
  42. * connector: dssdev.. manager can be attached/detached from different
  43. * devices
  44. */
  45. static void omap_fb_output_poll_changed(struct drm_device *dev)
  46. {
  47. struct omap_drm_private *priv = dev->dev_private;
  48. DBG("dev=%p", dev);
  49. if (priv->fbdev)
  50. drm_fb_helper_hotplug_event(priv->fbdev);
  51. }
  52. struct omap_atomic_state_commit {
  53. struct work_struct work;
  54. struct drm_device *dev;
  55. struct drm_atomic_state *state;
  56. u32 crtcs;
  57. };
  58. static void omap_atomic_complete(struct omap_atomic_state_commit *commit)
  59. {
  60. struct drm_device *dev = commit->dev;
  61. struct omap_drm_private *priv = dev->dev_private;
  62. struct drm_atomic_state *old_state = commit->state;
  63. /* Apply the atomic update. */
  64. drm_atomic_helper_commit_modeset_disables(dev, old_state);
  65. drm_atomic_helper_commit_planes(dev, old_state);
  66. drm_atomic_helper_commit_modeset_enables(dev, old_state);
  67. drm_atomic_helper_wait_for_vblanks(dev, old_state);
  68. drm_atomic_helper_cleanup_planes(dev, old_state);
  69. drm_atomic_state_free(old_state);
  70. /* Complete the commit, wake up any waiter. */
  71. spin_lock(&priv->commit.lock);
  72. priv->commit.pending &= ~commit->crtcs;
  73. spin_unlock(&priv->commit.lock);
  74. wake_up_all(&priv->commit.wait);
  75. kfree(commit);
  76. }
  77. static void omap_atomic_work(struct work_struct *work)
  78. {
  79. struct omap_atomic_state_commit *commit =
  80. container_of(work, struct omap_atomic_state_commit, work);
  81. omap_atomic_complete(commit);
  82. }
  83. static bool omap_atomic_is_pending(struct omap_drm_private *priv,
  84. struct omap_atomic_state_commit *commit)
  85. {
  86. bool pending;
  87. spin_lock(&priv->commit.lock);
  88. pending = priv->commit.pending & commit->crtcs;
  89. spin_unlock(&priv->commit.lock);
  90. return pending;
  91. }
  92. static int omap_atomic_commit(struct drm_device *dev,
  93. struct drm_atomic_state *state, bool async)
  94. {
  95. struct omap_drm_private *priv = dev->dev_private;
  96. struct omap_atomic_state_commit *commit;
  97. unsigned long flags;
  98. unsigned int i;
  99. int ret;
  100. ret = drm_atomic_helper_prepare_planes(dev, state);
  101. if (ret)
  102. return ret;
  103. /* Allocate the commit object. */
  104. commit = kzalloc(sizeof(*commit), GFP_KERNEL);
  105. if (commit == NULL) {
  106. ret = -ENOMEM;
  107. goto error;
  108. }
  109. INIT_WORK(&commit->work, omap_atomic_work);
  110. commit->dev = dev;
  111. commit->state = state;
  112. /* Wait until all affected CRTCs have completed previous commits and
  113. * mark them as pending.
  114. */
  115. for (i = 0; i < dev->mode_config.num_crtc; ++i) {
  116. if (state->crtcs[i])
  117. commit->crtcs |= 1 << drm_crtc_index(state->crtcs[i]);
  118. }
  119. wait_event(priv->commit.wait, !omap_atomic_is_pending(priv, commit));
  120. spin_lock(&priv->commit.lock);
  121. priv->commit.pending |= commit->crtcs;
  122. spin_unlock(&priv->commit.lock);
  123. /* Keep track of all CRTC events to unlink them in preclose(). */
  124. spin_lock_irqsave(&dev->event_lock, flags);
  125. for (i = 0; i < dev->mode_config.num_crtc; ++i) {
  126. struct drm_crtc_state *cstate = state->crtc_states[i];
  127. if (cstate && cstate->event)
  128. list_add_tail(&cstate->event->base.link,
  129. &priv->commit.events);
  130. }
  131. spin_unlock_irqrestore(&dev->event_lock, flags);
  132. /* Swap the state, this is the point of no return. */
  133. drm_atomic_helper_swap_state(dev, state);
  134. if (async)
  135. schedule_work(&commit->work);
  136. else
  137. omap_atomic_complete(commit);
  138. return 0;
  139. error:
  140. drm_atomic_helper_cleanup_planes(dev, state);
  141. return ret;
  142. }
  143. static const struct drm_mode_config_funcs omap_mode_config_funcs = {
  144. .fb_create = omap_framebuffer_create,
  145. .output_poll_changed = omap_fb_output_poll_changed,
  146. .atomic_check = drm_atomic_helper_check,
  147. .atomic_commit = omap_atomic_commit,
  148. };
  149. static int get_connector_type(struct omap_dss_device *dssdev)
  150. {
  151. switch (dssdev->type) {
  152. case OMAP_DISPLAY_TYPE_HDMI:
  153. return DRM_MODE_CONNECTOR_HDMIA;
  154. case OMAP_DISPLAY_TYPE_DVI:
  155. return DRM_MODE_CONNECTOR_DVID;
  156. default:
  157. return DRM_MODE_CONNECTOR_Unknown;
  158. }
  159. }
  160. static bool channel_used(struct drm_device *dev, enum omap_channel channel)
  161. {
  162. struct omap_drm_private *priv = dev->dev_private;
  163. int i;
  164. for (i = 0; i < priv->num_crtcs; i++) {
  165. struct drm_crtc *crtc = priv->crtcs[i];
  166. if (omap_crtc_channel(crtc) == channel)
  167. return true;
  168. }
  169. return false;
  170. }
  171. static void omap_disconnect_dssdevs(void)
  172. {
  173. struct omap_dss_device *dssdev = NULL;
  174. for_each_dss_dev(dssdev)
  175. dssdev->driver->disconnect(dssdev);
  176. }
  177. static int omap_connect_dssdevs(void)
  178. {
  179. int r;
  180. struct omap_dss_device *dssdev = NULL;
  181. bool no_displays = true;
  182. for_each_dss_dev(dssdev) {
  183. r = dssdev->driver->connect(dssdev);
  184. if (r == -EPROBE_DEFER) {
  185. omap_dss_put_device(dssdev);
  186. goto cleanup;
  187. } else if (r) {
  188. dev_warn(dssdev->dev, "could not connect display: %s\n",
  189. dssdev->name);
  190. } else {
  191. no_displays = false;
  192. }
  193. }
  194. if (no_displays)
  195. return -EPROBE_DEFER;
  196. return 0;
  197. cleanup:
  198. /*
  199. * if we are deferring probe, we disconnect the devices we previously
  200. * connected
  201. */
  202. omap_disconnect_dssdevs();
  203. return r;
  204. }
  205. static int omap_modeset_create_crtc(struct drm_device *dev, int id,
  206. enum omap_channel channel)
  207. {
  208. struct omap_drm_private *priv = dev->dev_private;
  209. struct drm_plane *plane;
  210. struct drm_crtc *crtc;
  211. plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_PRIMARY);
  212. if (IS_ERR(plane))
  213. return PTR_ERR(plane);
  214. crtc = omap_crtc_init(dev, plane, channel, id);
  215. BUG_ON(priv->num_crtcs >= ARRAY_SIZE(priv->crtcs));
  216. priv->crtcs[id] = crtc;
  217. priv->num_crtcs++;
  218. priv->planes[id] = plane;
  219. priv->num_planes++;
  220. return 0;
  221. }
  222. static int omap_modeset_init_properties(struct drm_device *dev)
  223. {
  224. struct omap_drm_private *priv = dev->dev_private;
  225. if (priv->has_dmm) {
  226. dev->mode_config.rotation_property =
  227. drm_mode_create_rotation_property(dev,
  228. BIT(DRM_ROTATE_0) | BIT(DRM_ROTATE_90) |
  229. BIT(DRM_ROTATE_180) | BIT(DRM_ROTATE_270) |
  230. BIT(DRM_REFLECT_X) | BIT(DRM_REFLECT_Y));
  231. if (!dev->mode_config.rotation_property)
  232. return -ENOMEM;
  233. }
  234. priv->zorder_prop = drm_property_create_range(dev, 0, "zorder", 0, 3);
  235. if (!priv->zorder_prop)
  236. return -ENOMEM;
  237. return 0;
  238. }
  239. static int omap_modeset_init(struct drm_device *dev)
  240. {
  241. struct omap_drm_private *priv = dev->dev_private;
  242. struct omap_dss_device *dssdev = NULL;
  243. int num_ovls = dss_feat_get_num_ovls();
  244. int num_mgrs = dss_feat_get_num_mgrs();
  245. int num_crtcs;
  246. int i, id = 0;
  247. int ret;
  248. drm_mode_config_init(dev);
  249. omap_drm_irq_install(dev);
  250. ret = omap_modeset_init_properties(dev);
  251. if (ret < 0)
  252. return ret;
  253. /*
  254. * We usually don't want to create a CRTC for each manager, at least
  255. * not until we have a way to expose private planes to userspace.
  256. * Otherwise there would not be enough video pipes left for drm planes.
  257. * We use the num_crtc argument to limit the number of crtcs we create.
  258. */
  259. num_crtcs = min3(num_crtc, num_mgrs, num_ovls);
  260. dssdev = NULL;
  261. for_each_dss_dev(dssdev) {
  262. struct drm_connector *connector;
  263. struct drm_encoder *encoder;
  264. enum omap_channel channel;
  265. struct omap_overlay_manager *mgr;
  266. if (!omapdss_device_is_connected(dssdev))
  267. continue;
  268. encoder = omap_encoder_init(dev, dssdev);
  269. if (!encoder) {
  270. dev_err(dev->dev, "could not create encoder: %s\n",
  271. dssdev->name);
  272. return -ENOMEM;
  273. }
  274. connector = omap_connector_init(dev,
  275. get_connector_type(dssdev), dssdev, encoder);
  276. if (!connector) {
  277. dev_err(dev->dev, "could not create connector: %s\n",
  278. dssdev->name);
  279. return -ENOMEM;
  280. }
  281. BUG_ON(priv->num_encoders >= ARRAY_SIZE(priv->encoders));
  282. BUG_ON(priv->num_connectors >= ARRAY_SIZE(priv->connectors));
  283. priv->encoders[priv->num_encoders++] = encoder;
  284. priv->connectors[priv->num_connectors++] = connector;
  285. drm_mode_connector_attach_encoder(connector, encoder);
  286. /*
  287. * if we have reached the limit of the crtcs we are allowed to
  288. * create, let's not try to look for a crtc for this
  289. * panel/encoder and onwards, we will, of course, populate the
  290. * the possible_crtcs field for all the encoders with the final
  291. * set of crtcs we create
  292. */
  293. if (id == num_crtcs)
  294. continue;
  295. /*
  296. * get the recommended DISPC channel for this encoder. For now,
  297. * we only try to get create a crtc out of the recommended, the
  298. * other possible channels to which the encoder can connect are
  299. * not considered.
  300. */
  301. mgr = omapdss_find_mgr_from_display(dssdev);
  302. channel = mgr->id;
  303. /*
  304. * if this channel hasn't already been taken by a previously
  305. * allocated crtc, we create a new crtc for it
  306. */
  307. if (!channel_used(dev, channel)) {
  308. ret = omap_modeset_create_crtc(dev, id, channel);
  309. if (ret < 0) {
  310. dev_err(dev->dev,
  311. "could not create CRTC (channel %u)\n",
  312. channel);
  313. return ret;
  314. }
  315. id++;
  316. }
  317. }
  318. /*
  319. * we have allocated crtcs according to the need of the panels/encoders,
  320. * adding more crtcs here if needed
  321. */
  322. for (; id < num_crtcs; id++) {
  323. /* find a free manager for this crtc */
  324. for (i = 0; i < num_mgrs; i++) {
  325. if (!channel_used(dev, i))
  326. break;
  327. }
  328. if (i == num_mgrs) {
  329. /* this shouldn't really happen */
  330. dev_err(dev->dev, "no managers left for crtc\n");
  331. return -ENOMEM;
  332. }
  333. ret = omap_modeset_create_crtc(dev, id, i);
  334. if (ret < 0) {
  335. dev_err(dev->dev,
  336. "could not create CRTC (channel %u)\n", i);
  337. return ret;
  338. }
  339. }
  340. /*
  341. * Create normal planes for the remaining overlays:
  342. */
  343. for (; id < num_ovls; id++) {
  344. struct drm_plane *plane;
  345. plane = omap_plane_init(dev, id, DRM_PLANE_TYPE_OVERLAY);
  346. if (IS_ERR(plane))
  347. return PTR_ERR(plane);
  348. BUG_ON(priv->num_planes >= ARRAY_SIZE(priv->planes));
  349. priv->planes[priv->num_planes++] = plane;
  350. }
  351. for (i = 0; i < priv->num_encoders; i++) {
  352. struct drm_encoder *encoder = priv->encoders[i];
  353. struct omap_dss_device *dssdev =
  354. omap_encoder_get_dssdev(encoder);
  355. struct omap_dss_device *output;
  356. output = omapdss_find_output_from_display(dssdev);
  357. /* figure out which crtc's we can connect the encoder to: */
  358. encoder->possible_crtcs = 0;
  359. for (id = 0; id < priv->num_crtcs; id++) {
  360. struct drm_crtc *crtc = priv->crtcs[id];
  361. enum omap_channel crtc_channel;
  362. crtc_channel = omap_crtc_channel(crtc);
  363. if (output->dispc_channel == crtc_channel) {
  364. encoder->possible_crtcs |= (1 << id);
  365. break;
  366. }
  367. }
  368. omap_dss_put_device(output);
  369. }
  370. DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n",
  371. priv->num_planes, priv->num_crtcs, priv->num_encoders,
  372. priv->num_connectors);
  373. dev->mode_config.min_width = 32;
  374. dev->mode_config.min_height = 32;
  375. /* note: eventually will need some cpu_is_omapXYZ() type stuff here
  376. * to fill in these limits properly on different OMAP generations..
  377. */
  378. dev->mode_config.max_width = 2048;
  379. dev->mode_config.max_height = 2048;
  380. dev->mode_config.funcs = &omap_mode_config_funcs;
  381. drm_mode_config_reset(dev);
  382. return 0;
  383. }
  384. static void omap_modeset_free(struct drm_device *dev)
  385. {
  386. drm_mode_config_cleanup(dev);
  387. }
  388. /*
  389. * drm ioctl funcs
  390. */
  391. static int ioctl_get_param(struct drm_device *dev, void *data,
  392. struct drm_file *file_priv)
  393. {
  394. struct omap_drm_private *priv = dev->dev_private;
  395. struct drm_omap_param *args = data;
  396. DBG("%p: param=%llu", dev, args->param);
  397. switch (args->param) {
  398. case OMAP_PARAM_CHIPSET_ID:
  399. args->value = priv->omaprev;
  400. break;
  401. default:
  402. DBG("unknown parameter %lld", args->param);
  403. return -EINVAL;
  404. }
  405. return 0;
  406. }
  407. static int ioctl_set_param(struct drm_device *dev, void *data,
  408. struct drm_file *file_priv)
  409. {
  410. struct drm_omap_param *args = data;
  411. switch (args->param) {
  412. default:
  413. DBG("unknown parameter %lld", args->param);
  414. return -EINVAL;
  415. }
  416. return 0;
  417. }
  418. static int ioctl_gem_new(struct drm_device *dev, void *data,
  419. struct drm_file *file_priv)
  420. {
  421. struct drm_omap_gem_new *args = data;
  422. VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv,
  423. args->size.bytes, args->flags);
  424. return omap_gem_new_handle(dev, file_priv, args->size,
  425. args->flags, &args->handle);
  426. }
  427. static int ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
  428. struct drm_file *file_priv)
  429. {
  430. struct drm_omap_gem_cpu_prep *args = data;
  431. struct drm_gem_object *obj;
  432. int ret;
  433. VERB("%p:%p: handle=%d, op=%x", dev, file_priv, args->handle, args->op);
  434. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  435. if (!obj)
  436. return -ENOENT;
  437. ret = omap_gem_op_sync(obj, args->op);
  438. if (!ret)
  439. ret = omap_gem_op_start(obj, args->op);
  440. drm_gem_object_unreference_unlocked(obj);
  441. return ret;
  442. }
  443. static int ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
  444. struct drm_file *file_priv)
  445. {
  446. struct drm_omap_gem_cpu_fini *args = data;
  447. struct drm_gem_object *obj;
  448. int ret;
  449. VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
  450. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  451. if (!obj)
  452. return -ENOENT;
  453. /* XXX flushy, flushy */
  454. ret = 0;
  455. if (!ret)
  456. ret = omap_gem_op_finish(obj, args->op);
  457. drm_gem_object_unreference_unlocked(obj);
  458. return ret;
  459. }
  460. static int ioctl_gem_info(struct drm_device *dev, void *data,
  461. struct drm_file *file_priv)
  462. {
  463. struct drm_omap_gem_info *args = data;
  464. struct drm_gem_object *obj;
  465. int ret = 0;
  466. VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
  467. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  468. if (!obj)
  469. return -ENOENT;
  470. args->size = omap_gem_mmap_size(obj);
  471. args->offset = omap_gem_mmap_offset(obj);
  472. drm_gem_object_unreference_unlocked(obj);
  473. return ret;
  474. }
  475. static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = {
  476. DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, DRM_UNLOCKED|DRM_AUTH),
  477. DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  478. DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, DRM_UNLOCKED|DRM_AUTH),
  479. DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, ioctl_gem_cpu_prep, DRM_UNLOCKED|DRM_AUTH),
  480. DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, ioctl_gem_cpu_fini, DRM_UNLOCKED|DRM_AUTH),
  481. DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, DRM_UNLOCKED|DRM_AUTH),
  482. };
  483. /*
  484. * drm driver funcs
  485. */
  486. /**
  487. * load - setup chip and create an initial config
  488. * @dev: DRM device
  489. * @flags: startup flags
  490. *
  491. * The driver load routine has to do several things:
  492. * - initialize the memory manager
  493. * - allocate initial config memory
  494. * - setup the DRM framebuffer with the allocated memory
  495. */
  496. static int dev_load(struct drm_device *dev, unsigned long flags)
  497. {
  498. struct omap_drm_platform_data *pdata = dev->dev->platform_data;
  499. struct omap_drm_private *priv;
  500. unsigned int i;
  501. int ret;
  502. DBG("load: dev=%p", dev);
  503. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  504. if (!priv)
  505. return -ENOMEM;
  506. priv->omaprev = pdata->omaprev;
  507. dev->dev_private = priv;
  508. priv->wq = alloc_ordered_workqueue("omapdrm", 0);
  509. init_waitqueue_head(&priv->commit.wait);
  510. spin_lock_init(&priv->commit.lock);
  511. INIT_LIST_HEAD(&priv->commit.events);
  512. spin_lock_init(&priv->list_lock);
  513. INIT_LIST_HEAD(&priv->obj_list);
  514. omap_gem_init(dev);
  515. ret = omap_modeset_init(dev);
  516. if (ret) {
  517. dev_err(dev->dev, "omap_modeset_init failed: ret=%d\n", ret);
  518. dev->dev_private = NULL;
  519. kfree(priv);
  520. return ret;
  521. }
  522. /* Initialize vblank handling, start with all CRTCs disabled. */
  523. ret = drm_vblank_init(dev, priv->num_crtcs);
  524. if (ret)
  525. dev_warn(dev->dev, "could not init vblank\n");
  526. for (i = 0; i < priv->num_crtcs; i++)
  527. drm_crtc_vblank_off(priv->crtcs[i]);
  528. priv->fbdev = omap_fbdev_init(dev);
  529. if (!priv->fbdev) {
  530. dev_warn(dev->dev, "omap_fbdev_init failed\n");
  531. /* well, limp along without an fbdev.. maybe X11 will work? */
  532. }
  533. /* store off drm_device for use in pm ops */
  534. dev_set_drvdata(dev->dev, dev);
  535. drm_kms_helper_poll_init(dev);
  536. return 0;
  537. }
  538. static int dev_unload(struct drm_device *dev)
  539. {
  540. struct omap_drm_private *priv = dev->dev_private;
  541. DBG("unload: dev=%p", dev);
  542. drm_kms_helper_poll_fini(dev);
  543. if (priv->fbdev)
  544. omap_fbdev_free(dev);
  545. omap_modeset_free(dev);
  546. omap_gem_deinit(dev);
  547. destroy_workqueue(priv->wq);
  548. drm_vblank_cleanup(dev);
  549. omap_drm_irq_uninstall(dev);
  550. kfree(dev->dev_private);
  551. dev->dev_private = NULL;
  552. dev_set_drvdata(dev->dev, NULL);
  553. return 0;
  554. }
  555. static int dev_open(struct drm_device *dev, struct drm_file *file)
  556. {
  557. file->driver_priv = NULL;
  558. DBG("open: dev=%p, file=%p", dev, file);
  559. return 0;
  560. }
  561. /**
  562. * lastclose - clean up after all DRM clients have exited
  563. * @dev: DRM device
  564. *
  565. * Take care of cleaning up after all DRM clients have exited. In the
  566. * mode setting case, we want to restore the kernel's initial mode (just
  567. * in case the last client left us in a bad state).
  568. */
  569. static void dev_lastclose(struct drm_device *dev)
  570. {
  571. int i;
  572. /* we don't support vga-switcheroo.. so just make sure the fbdev
  573. * mode is active
  574. */
  575. struct omap_drm_private *priv = dev->dev_private;
  576. int ret;
  577. DBG("lastclose: dev=%p", dev);
  578. if (dev->mode_config.rotation_property) {
  579. /* need to restore default rotation state.. not sure
  580. * if there is a cleaner way to restore properties to
  581. * default state? Maybe a flag that properties should
  582. * automatically be restored to default state on
  583. * lastclose?
  584. */
  585. for (i = 0; i < priv->num_crtcs; i++) {
  586. drm_object_property_set_value(&priv->crtcs[i]->base,
  587. dev->mode_config.rotation_property, 0);
  588. }
  589. for (i = 0; i < priv->num_planes; i++) {
  590. drm_object_property_set_value(&priv->planes[i]->base,
  591. dev->mode_config.rotation_property, 0);
  592. }
  593. }
  594. if (priv->fbdev) {
  595. ret = drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
  596. if (ret)
  597. DBG("failed to restore crtc mode");
  598. }
  599. }
  600. static void dev_preclose(struct drm_device *dev, struct drm_file *file)
  601. {
  602. struct omap_drm_private *priv = dev->dev_private;
  603. struct drm_pending_event *event;
  604. unsigned long flags;
  605. DBG("preclose: dev=%p", dev);
  606. /*
  607. * Unlink all pending CRTC events to make sure they won't be queued up
  608. * by a pending asynchronous commit.
  609. */
  610. spin_lock_irqsave(&dev->event_lock, flags);
  611. list_for_each_entry(event, &priv->commit.events, link) {
  612. if (event->file_priv == file) {
  613. file->event_space += event->event->length;
  614. event->file_priv = NULL;
  615. }
  616. }
  617. spin_unlock_irqrestore(&dev->event_lock, flags);
  618. }
  619. static void dev_postclose(struct drm_device *dev, struct drm_file *file)
  620. {
  621. DBG("postclose: dev=%p, file=%p", dev, file);
  622. }
  623. static const struct vm_operations_struct omap_gem_vm_ops = {
  624. .fault = omap_gem_fault,
  625. .open = drm_gem_vm_open,
  626. .close = drm_gem_vm_close,
  627. };
  628. static const struct file_operations omapdriver_fops = {
  629. .owner = THIS_MODULE,
  630. .open = drm_open,
  631. .unlocked_ioctl = drm_ioctl,
  632. .release = drm_release,
  633. .mmap = omap_gem_mmap,
  634. .poll = drm_poll,
  635. .read = drm_read,
  636. .llseek = noop_llseek,
  637. };
  638. static struct drm_driver omap_drm_driver = {
  639. .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME,
  640. .load = dev_load,
  641. .unload = dev_unload,
  642. .open = dev_open,
  643. .lastclose = dev_lastclose,
  644. .preclose = dev_preclose,
  645. .postclose = dev_postclose,
  646. .set_busid = drm_platform_set_busid,
  647. .get_vblank_counter = drm_vblank_count,
  648. .enable_vblank = omap_irq_enable_vblank,
  649. .disable_vblank = omap_irq_disable_vblank,
  650. #ifdef CONFIG_DEBUG_FS
  651. .debugfs_init = omap_debugfs_init,
  652. .debugfs_cleanup = omap_debugfs_cleanup,
  653. #endif
  654. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  655. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  656. .gem_prime_export = omap_gem_prime_export,
  657. .gem_prime_import = omap_gem_prime_import,
  658. .gem_free_object = omap_gem_free_object,
  659. .gem_vm_ops = &omap_gem_vm_ops,
  660. .dumb_create = omap_gem_dumb_create,
  661. .dumb_map_offset = omap_gem_dumb_map_offset,
  662. .dumb_destroy = drm_gem_dumb_destroy,
  663. .ioctls = ioctls,
  664. .num_ioctls = DRM_OMAP_NUM_IOCTLS,
  665. .fops = &omapdriver_fops,
  666. .name = DRIVER_NAME,
  667. .desc = DRIVER_DESC,
  668. .date = DRIVER_DATE,
  669. .major = DRIVER_MAJOR,
  670. .minor = DRIVER_MINOR,
  671. .patchlevel = DRIVER_PATCHLEVEL,
  672. };
  673. static int pdev_probe(struct platform_device *device)
  674. {
  675. int r;
  676. if (omapdss_is_initialized() == false)
  677. return -EPROBE_DEFER;
  678. omap_crtc_pre_init();
  679. r = omap_connect_dssdevs();
  680. if (r) {
  681. omap_crtc_pre_uninit();
  682. return r;
  683. }
  684. DBG("%s", device->name);
  685. return drm_platform_init(&omap_drm_driver, device);
  686. }
  687. static int pdev_remove(struct platform_device *device)
  688. {
  689. DBG("");
  690. drm_put_dev(platform_get_drvdata(device));
  691. omap_disconnect_dssdevs();
  692. omap_crtc_pre_uninit();
  693. return 0;
  694. }
  695. #ifdef CONFIG_PM_SLEEP
  696. static int omap_drm_suspend(struct device *dev)
  697. {
  698. struct drm_device *drm_dev = dev_get_drvdata(dev);
  699. drm_kms_helper_poll_disable(drm_dev);
  700. return 0;
  701. }
  702. static int omap_drm_resume(struct device *dev)
  703. {
  704. struct drm_device *drm_dev = dev_get_drvdata(dev);
  705. drm_kms_helper_poll_enable(drm_dev);
  706. return omap_gem_resume(dev);
  707. }
  708. #endif
  709. static SIMPLE_DEV_PM_OPS(omapdrm_pm_ops, omap_drm_suspend, omap_drm_resume);
  710. static struct platform_driver pdev = {
  711. .driver = {
  712. .name = DRIVER_NAME,
  713. .pm = &omapdrm_pm_ops,
  714. },
  715. .probe = pdev_probe,
  716. .remove = pdev_remove,
  717. };
  718. static int __init omap_drm_init(void)
  719. {
  720. int r;
  721. DBG("init");
  722. r = platform_driver_register(&omap_dmm_driver);
  723. if (r) {
  724. pr_err("DMM driver registration failed\n");
  725. return r;
  726. }
  727. r = platform_driver_register(&pdev);
  728. if (r) {
  729. pr_err("omapdrm driver registration failed\n");
  730. platform_driver_unregister(&omap_dmm_driver);
  731. return r;
  732. }
  733. return 0;
  734. }
  735. static void __exit omap_drm_fini(void)
  736. {
  737. DBG("fini");
  738. platform_driver_unregister(&pdev);
  739. platform_driver_unregister(&omap_dmm_driver);
  740. }
  741. /* need late_initcall() so we load after dss_driver's are loaded */
  742. late_initcall(omap_drm_init);
  743. module_exit(omap_drm_fini);
  744. MODULE_AUTHOR("Rob Clark <rob@ti.com>");
  745. MODULE_DESCRIPTION("OMAP DRM Display Driver");
  746. MODULE_ALIAS("platform:" DRIVER_NAME);
  747. MODULE_LICENSE("GPL v2");