mlx5_ifc.h 159 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_IFC_H
  33. #define MLX5_IFC_H
  34. enum {
  35. MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS = 0x0,
  36. MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED = 0x1,
  37. MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED = 0x2,
  38. MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED = 0x3,
  39. MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED = 0x13,
  40. MLX5_EVENT_TYPE_CODING_SRQ_LIMIT = 0x14,
  41. MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED = 0x1c,
  42. MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION = 0x1d,
  43. MLX5_EVENT_TYPE_CODING_CQ_ERROR = 0x4,
  44. MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR = 0x5,
  45. MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED = 0x7,
  46. MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT = 0xc,
  47. MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR = 0x10,
  48. MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR = 0x11,
  49. MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR = 0x12,
  50. MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR = 0x8,
  51. MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE = 0x9,
  52. MLX5_EVENT_TYPE_CODING_GPIO_EVENT = 0x15,
  53. MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
  54. MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
  55. MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT = 0x1b,
  56. MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT = 0x1f,
  57. MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION = 0xa,
  58. MLX5_EVENT_TYPE_CODING_PAGE_REQUEST = 0xb
  59. };
  60. enum {
  61. MLX5_MODIFY_TIR_BITMASK_LRO = 0x0,
  62. MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE = 0x1,
  63. MLX5_MODIFY_TIR_BITMASK_HASH = 0x2,
  64. MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN = 0x3
  65. };
  66. enum {
  67. MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE = 0x0,
  68. MLX5_SET_HCA_CAP_OP_MOD_ATOMIC = 0x3,
  69. };
  70. enum {
  71. MLX5_CMD_OP_QUERY_HCA_CAP = 0x100,
  72. MLX5_CMD_OP_QUERY_ADAPTER = 0x101,
  73. MLX5_CMD_OP_INIT_HCA = 0x102,
  74. MLX5_CMD_OP_TEARDOWN_HCA = 0x103,
  75. MLX5_CMD_OP_ENABLE_HCA = 0x104,
  76. MLX5_CMD_OP_DISABLE_HCA = 0x105,
  77. MLX5_CMD_OP_QUERY_PAGES = 0x107,
  78. MLX5_CMD_OP_MANAGE_PAGES = 0x108,
  79. MLX5_CMD_OP_SET_HCA_CAP = 0x109,
  80. MLX5_CMD_OP_QUERY_ISSI = 0x10a,
  81. MLX5_CMD_OP_SET_ISSI = 0x10b,
  82. MLX5_CMD_OP_CREATE_MKEY = 0x200,
  83. MLX5_CMD_OP_QUERY_MKEY = 0x201,
  84. MLX5_CMD_OP_DESTROY_MKEY = 0x202,
  85. MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS = 0x203,
  86. MLX5_CMD_OP_PAGE_FAULT_RESUME = 0x204,
  87. MLX5_CMD_OP_CREATE_EQ = 0x301,
  88. MLX5_CMD_OP_DESTROY_EQ = 0x302,
  89. MLX5_CMD_OP_QUERY_EQ = 0x303,
  90. MLX5_CMD_OP_GEN_EQE = 0x304,
  91. MLX5_CMD_OP_CREATE_CQ = 0x400,
  92. MLX5_CMD_OP_DESTROY_CQ = 0x401,
  93. MLX5_CMD_OP_QUERY_CQ = 0x402,
  94. MLX5_CMD_OP_MODIFY_CQ = 0x403,
  95. MLX5_CMD_OP_CREATE_QP = 0x500,
  96. MLX5_CMD_OP_DESTROY_QP = 0x501,
  97. MLX5_CMD_OP_RST2INIT_QP = 0x502,
  98. MLX5_CMD_OP_INIT2RTR_QP = 0x503,
  99. MLX5_CMD_OP_RTR2RTS_QP = 0x504,
  100. MLX5_CMD_OP_RTS2RTS_QP = 0x505,
  101. MLX5_CMD_OP_SQERR2RTS_QP = 0x506,
  102. MLX5_CMD_OP_2ERR_QP = 0x507,
  103. MLX5_CMD_OP_2RST_QP = 0x50a,
  104. MLX5_CMD_OP_QUERY_QP = 0x50b,
  105. MLX5_CMD_OP_SQD_RTS_QP = 0x50c,
  106. MLX5_CMD_OP_INIT2INIT_QP = 0x50e,
  107. MLX5_CMD_OP_CREATE_PSV = 0x600,
  108. MLX5_CMD_OP_DESTROY_PSV = 0x601,
  109. MLX5_CMD_OP_CREATE_SRQ = 0x700,
  110. MLX5_CMD_OP_DESTROY_SRQ = 0x701,
  111. MLX5_CMD_OP_QUERY_SRQ = 0x702,
  112. MLX5_CMD_OP_ARM_RQ = 0x703,
  113. MLX5_CMD_OP_CREATE_XRC_SRQ = 0x705,
  114. MLX5_CMD_OP_DESTROY_XRC_SRQ = 0x706,
  115. MLX5_CMD_OP_QUERY_XRC_SRQ = 0x707,
  116. MLX5_CMD_OP_ARM_XRC_SRQ = 0x708,
  117. MLX5_CMD_OP_CREATE_DCT = 0x710,
  118. MLX5_CMD_OP_DESTROY_DCT = 0x711,
  119. MLX5_CMD_OP_DRAIN_DCT = 0x712,
  120. MLX5_CMD_OP_QUERY_DCT = 0x713,
  121. MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION = 0x714,
  122. MLX5_CMD_OP_QUERY_VPORT_STATE = 0x750,
  123. MLX5_CMD_OP_MODIFY_VPORT_STATE = 0x751,
  124. MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT = 0x752,
  125. MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT = 0x753,
  126. MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT = 0x754,
  127. MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT = 0x755,
  128. MLX5_CMD_OP_QUERY_ROCE_ADDRESS = 0x760,
  129. MLX5_CMD_OP_SET_ROCE_ADDRESS = 0x761,
  130. MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT = 0x762,
  131. MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT = 0x763,
  132. MLX5_CMD_OP_QUERY_HCA_VPORT_GID = 0x764,
  133. MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY = 0x765,
  134. MLX5_CMD_OP_QUERY_VPORT_COUNTER = 0x770,
  135. MLX5_CMD_OP_ALLOC_Q_COUNTER = 0x771,
  136. MLX5_CMD_OP_DEALLOC_Q_COUNTER = 0x772,
  137. MLX5_CMD_OP_QUERY_Q_COUNTER = 0x773,
  138. MLX5_CMD_OP_ALLOC_PD = 0x800,
  139. MLX5_CMD_OP_DEALLOC_PD = 0x801,
  140. MLX5_CMD_OP_ALLOC_UAR = 0x802,
  141. MLX5_CMD_OP_DEALLOC_UAR = 0x803,
  142. MLX5_CMD_OP_CONFIG_INT_MODERATION = 0x804,
  143. MLX5_CMD_OP_ACCESS_REG = 0x805,
  144. MLX5_CMD_OP_ATTACH_TO_MCG = 0x806,
  145. MLX5_CMD_OP_DETTACH_FROM_MCG = 0x807,
  146. MLX5_CMD_OP_GET_DROPPED_PACKET_LOG = 0x80a,
  147. MLX5_CMD_OP_MAD_IFC = 0x50d,
  148. MLX5_CMD_OP_QUERY_MAD_DEMUX = 0x80b,
  149. MLX5_CMD_OP_SET_MAD_DEMUX = 0x80c,
  150. MLX5_CMD_OP_NOP = 0x80d,
  151. MLX5_CMD_OP_ALLOC_XRCD = 0x80e,
  152. MLX5_CMD_OP_DEALLOC_XRCD = 0x80f,
  153. MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN = 0x816,
  154. MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN = 0x817,
  155. MLX5_CMD_OP_QUERY_CONG_STATUS = 0x822,
  156. MLX5_CMD_OP_MODIFY_CONG_STATUS = 0x823,
  157. MLX5_CMD_OP_QUERY_CONG_PARAMS = 0x824,
  158. MLX5_CMD_OP_MODIFY_CONG_PARAMS = 0x825,
  159. MLX5_CMD_OP_QUERY_CONG_STATISTICS = 0x826,
  160. MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT = 0x827,
  161. MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT = 0x828,
  162. MLX5_CMD_OP_SET_L2_TABLE_ENTRY = 0x829,
  163. MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY = 0x82a,
  164. MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY = 0x82b,
  165. MLX5_CMD_OP_CREATE_TIR = 0x900,
  166. MLX5_CMD_OP_MODIFY_TIR = 0x901,
  167. MLX5_CMD_OP_DESTROY_TIR = 0x902,
  168. MLX5_CMD_OP_QUERY_TIR = 0x903,
  169. MLX5_CMD_OP_CREATE_SQ = 0x904,
  170. MLX5_CMD_OP_MODIFY_SQ = 0x905,
  171. MLX5_CMD_OP_DESTROY_SQ = 0x906,
  172. MLX5_CMD_OP_QUERY_SQ = 0x907,
  173. MLX5_CMD_OP_CREATE_RQ = 0x908,
  174. MLX5_CMD_OP_MODIFY_RQ = 0x909,
  175. MLX5_CMD_OP_DESTROY_RQ = 0x90a,
  176. MLX5_CMD_OP_QUERY_RQ = 0x90b,
  177. MLX5_CMD_OP_CREATE_RMP = 0x90c,
  178. MLX5_CMD_OP_MODIFY_RMP = 0x90d,
  179. MLX5_CMD_OP_DESTROY_RMP = 0x90e,
  180. MLX5_CMD_OP_QUERY_RMP = 0x90f,
  181. MLX5_CMD_OP_CREATE_TIS = 0x912,
  182. MLX5_CMD_OP_MODIFY_TIS = 0x913,
  183. MLX5_CMD_OP_DESTROY_TIS = 0x914,
  184. MLX5_CMD_OP_QUERY_TIS = 0x915,
  185. MLX5_CMD_OP_CREATE_RQT = 0x916,
  186. MLX5_CMD_OP_MODIFY_RQT = 0x917,
  187. MLX5_CMD_OP_DESTROY_RQT = 0x918,
  188. MLX5_CMD_OP_QUERY_RQT = 0x919,
  189. MLX5_CMD_OP_SET_FLOW_TABLE_ROOT = 0x92f,
  190. MLX5_CMD_OP_CREATE_FLOW_TABLE = 0x930,
  191. MLX5_CMD_OP_DESTROY_FLOW_TABLE = 0x931,
  192. MLX5_CMD_OP_QUERY_FLOW_TABLE = 0x932,
  193. MLX5_CMD_OP_CREATE_FLOW_GROUP = 0x933,
  194. MLX5_CMD_OP_DESTROY_FLOW_GROUP = 0x934,
  195. MLX5_CMD_OP_QUERY_FLOW_GROUP = 0x935,
  196. MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY = 0x936,
  197. MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY = 0x937,
  198. MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY = 0x938,
  199. MLX5_CMD_OP_MODIFY_FLOW_TABLE = 0x93c
  200. };
  201. struct mlx5_ifc_flow_table_fields_supported_bits {
  202. u8 outer_dmac[0x1];
  203. u8 outer_smac[0x1];
  204. u8 outer_ether_type[0x1];
  205. u8 reserved_at_3[0x1];
  206. u8 outer_first_prio[0x1];
  207. u8 outer_first_cfi[0x1];
  208. u8 outer_first_vid[0x1];
  209. u8 reserved_at_7[0x1];
  210. u8 outer_second_prio[0x1];
  211. u8 outer_second_cfi[0x1];
  212. u8 outer_second_vid[0x1];
  213. u8 reserved_at_b[0x1];
  214. u8 outer_sip[0x1];
  215. u8 outer_dip[0x1];
  216. u8 outer_frag[0x1];
  217. u8 outer_ip_protocol[0x1];
  218. u8 outer_ip_ecn[0x1];
  219. u8 outer_ip_dscp[0x1];
  220. u8 outer_udp_sport[0x1];
  221. u8 outer_udp_dport[0x1];
  222. u8 outer_tcp_sport[0x1];
  223. u8 outer_tcp_dport[0x1];
  224. u8 outer_tcp_flags[0x1];
  225. u8 outer_gre_protocol[0x1];
  226. u8 outer_gre_key[0x1];
  227. u8 outer_vxlan_vni[0x1];
  228. u8 reserved_at_1a[0x5];
  229. u8 source_eswitch_port[0x1];
  230. u8 inner_dmac[0x1];
  231. u8 inner_smac[0x1];
  232. u8 inner_ether_type[0x1];
  233. u8 reserved_at_23[0x1];
  234. u8 inner_first_prio[0x1];
  235. u8 inner_first_cfi[0x1];
  236. u8 inner_first_vid[0x1];
  237. u8 reserved_at_27[0x1];
  238. u8 inner_second_prio[0x1];
  239. u8 inner_second_cfi[0x1];
  240. u8 inner_second_vid[0x1];
  241. u8 reserved_at_2b[0x1];
  242. u8 inner_sip[0x1];
  243. u8 inner_dip[0x1];
  244. u8 inner_frag[0x1];
  245. u8 inner_ip_protocol[0x1];
  246. u8 inner_ip_ecn[0x1];
  247. u8 inner_ip_dscp[0x1];
  248. u8 inner_udp_sport[0x1];
  249. u8 inner_udp_dport[0x1];
  250. u8 inner_tcp_sport[0x1];
  251. u8 inner_tcp_dport[0x1];
  252. u8 inner_tcp_flags[0x1];
  253. u8 reserved_at_37[0x9];
  254. u8 reserved_at_40[0x40];
  255. };
  256. struct mlx5_ifc_flow_table_prop_layout_bits {
  257. u8 ft_support[0x1];
  258. u8 reserved_at_1[0x2];
  259. u8 flow_modify_en[0x1];
  260. u8 modify_root[0x1];
  261. u8 identified_miss_table_mode[0x1];
  262. u8 flow_table_modify[0x1];
  263. u8 reserved_at_7[0x19];
  264. u8 reserved_at_20[0x2];
  265. u8 log_max_ft_size[0x6];
  266. u8 reserved_at_28[0x10];
  267. u8 max_ft_level[0x8];
  268. u8 reserved_at_40[0x20];
  269. u8 reserved_at_60[0x18];
  270. u8 log_max_ft_num[0x8];
  271. u8 reserved_at_80[0x18];
  272. u8 log_max_destination[0x8];
  273. u8 reserved_at_a0[0x18];
  274. u8 log_max_flow[0x8];
  275. u8 reserved_at_c0[0x40];
  276. struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;
  277. struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
  278. };
  279. struct mlx5_ifc_odp_per_transport_service_cap_bits {
  280. u8 send[0x1];
  281. u8 receive[0x1];
  282. u8 write[0x1];
  283. u8 read[0x1];
  284. u8 reserved_at_4[0x1];
  285. u8 srq_receive[0x1];
  286. u8 reserved_at_6[0x1a];
  287. };
  288. struct mlx5_ifc_ipv4_layout_bits {
  289. u8 reserved_at_0[0x60];
  290. u8 ipv4[0x20];
  291. };
  292. struct mlx5_ifc_ipv6_layout_bits {
  293. u8 ipv6[16][0x8];
  294. };
  295. union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
  296. struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
  297. struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
  298. u8 reserved_at_0[0x80];
  299. };
  300. struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
  301. u8 smac_47_16[0x20];
  302. u8 smac_15_0[0x10];
  303. u8 ethertype[0x10];
  304. u8 dmac_47_16[0x20];
  305. u8 dmac_15_0[0x10];
  306. u8 first_prio[0x3];
  307. u8 first_cfi[0x1];
  308. u8 first_vid[0xc];
  309. u8 ip_protocol[0x8];
  310. u8 ip_dscp[0x6];
  311. u8 ip_ecn[0x2];
  312. u8 vlan_tag[0x1];
  313. u8 reserved_at_91[0x1];
  314. u8 frag[0x1];
  315. u8 reserved_at_93[0x4];
  316. u8 tcp_flags[0x9];
  317. u8 tcp_sport[0x10];
  318. u8 tcp_dport[0x10];
  319. u8 reserved_at_c0[0x20];
  320. u8 udp_sport[0x10];
  321. u8 udp_dport[0x10];
  322. union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
  323. union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
  324. };
  325. struct mlx5_ifc_fte_match_set_misc_bits {
  326. u8 reserved_at_0[0x20];
  327. u8 reserved_at_20[0x10];
  328. u8 source_port[0x10];
  329. u8 outer_second_prio[0x3];
  330. u8 outer_second_cfi[0x1];
  331. u8 outer_second_vid[0xc];
  332. u8 inner_second_prio[0x3];
  333. u8 inner_second_cfi[0x1];
  334. u8 inner_second_vid[0xc];
  335. u8 outer_second_vlan_tag[0x1];
  336. u8 inner_second_vlan_tag[0x1];
  337. u8 reserved_at_62[0xe];
  338. u8 gre_protocol[0x10];
  339. u8 gre_key_h[0x18];
  340. u8 gre_key_l[0x8];
  341. u8 vxlan_vni[0x18];
  342. u8 reserved_at_b8[0x8];
  343. u8 reserved_at_c0[0x20];
  344. u8 reserved_at_e0[0xc];
  345. u8 outer_ipv6_flow_label[0x14];
  346. u8 reserved_at_100[0xc];
  347. u8 inner_ipv6_flow_label[0x14];
  348. u8 reserved_at_120[0xe0];
  349. };
  350. struct mlx5_ifc_cmd_pas_bits {
  351. u8 pa_h[0x20];
  352. u8 pa_l[0x14];
  353. u8 reserved_at_34[0xc];
  354. };
  355. struct mlx5_ifc_uint64_bits {
  356. u8 hi[0x20];
  357. u8 lo[0x20];
  358. };
  359. enum {
  360. MLX5_ADS_STAT_RATE_NO_LIMIT = 0x0,
  361. MLX5_ADS_STAT_RATE_2_5GBPS = 0x7,
  362. MLX5_ADS_STAT_RATE_10GBPS = 0x8,
  363. MLX5_ADS_STAT_RATE_30GBPS = 0x9,
  364. MLX5_ADS_STAT_RATE_5GBPS = 0xa,
  365. MLX5_ADS_STAT_RATE_20GBPS = 0xb,
  366. MLX5_ADS_STAT_RATE_40GBPS = 0xc,
  367. MLX5_ADS_STAT_RATE_60GBPS = 0xd,
  368. MLX5_ADS_STAT_RATE_80GBPS = 0xe,
  369. MLX5_ADS_STAT_RATE_120GBPS = 0xf,
  370. };
  371. struct mlx5_ifc_ads_bits {
  372. u8 fl[0x1];
  373. u8 free_ar[0x1];
  374. u8 reserved_at_2[0xe];
  375. u8 pkey_index[0x10];
  376. u8 reserved_at_20[0x8];
  377. u8 grh[0x1];
  378. u8 mlid[0x7];
  379. u8 rlid[0x10];
  380. u8 ack_timeout[0x5];
  381. u8 reserved_at_45[0x3];
  382. u8 src_addr_index[0x8];
  383. u8 reserved_at_50[0x4];
  384. u8 stat_rate[0x4];
  385. u8 hop_limit[0x8];
  386. u8 reserved_at_60[0x4];
  387. u8 tclass[0x8];
  388. u8 flow_label[0x14];
  389. u8 rgid_rip[16][0x8];
  390. u8 reserved_at_100[0x4];
  391. u8 f_dscp[0x1];
  392. u8 f_ecn[0x1];
  393. u8 reserved_at_106[0x1];
  394. u8 f_eth_prio[0x1];
  395. u8 ecn[0x2];
  396. u8 dscp[0x6];
  397. u8 udp_sport[0x10];
  398. u8 dei_cfi[0x1];
  399. u8 eth_prio[0x3];
  400. u8 sl[0x4];
  401. u8 port[0x8];
  402. u8 rmac_47_32[0x10];
  403. u8 rmac_31_0[0x20];
  404. };
  405. struct mlx5_ifc_flow_table_nic_cap_bits {
  406. u8 reserved_at_0[0x200];
  407. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;
  408. u8 reserved_at_400[0x200];
  409. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;
  410. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;
  411. u8 reserved_at_a00[0x200];
  412. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;
  413. u8 reserved_at_e00[0x7200];
  414. };
  415. struct mlx5_ifc_flow_table_eswitch_cap_bits {
  416. u8 reserved_at_0[0x200];
  417. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;
  418. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;
  419. struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;
  420. u8 reserved_at_800[0x7800];
  421. };
  422. struct mlx5_ifc_e_switch_cap_bits {
  423. u8 vport_svlan_strip[0x1];
  424. u8 vport_cvlan_strip[0x1];
  425. u8 vport_svlan_insert[0x1];
  426. u8 vport_cvlan_insert_if_not_exist[0x1];
  427. u8 vport_cvlan_insert_overwrite[0x1];
  428. u8 reserved_at_5[0x1b];
  429. u8 reserved_at_20[0x7e0];
  430. };
  431. struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
  432. u8 csum_cap[0x1];
  433. u8 vlan_cap[0x1];
  434. u8 lro_cap[0x1];
  435. u8 lro_psh_flag[0x1];
  436. u8 lro_time_stamp[0x1];
  437. u8 reserved_at_5[0x3];
  438. u8 self_lb_en_modifiable[0x1];
  439. u8 reserved_at_9[0x2];
  440. u8 max_lso_cap[0x5];
  441. u8 reserved_at_10[0x4];
  442. u8 rss_ind_tbl_cap[0x4];
  443. u8 reserved_at_18[0x3];
  444. u8 tunnel_lso_const_out_ip_id[0x1];
  445. u8 reserved_at_1c[0x2];
  446. u8 tunnel_statless_gre[0x1];
  447. u8 tunnel_stateless_vxlan[0x1];
  448. u8 reserved_at_20[0x20];
  449. u8 reserved_at_40[0x10];
  450. u8 lro_min_mss_size[0x10];
  451. u8 reserved_at_60[0x120];
  452. u8 lro_timer_supported_periods[4][0x20];
  453. u8 reserved_at_200[0x600];
  454. };
  455. struct mlx5_ifc_roce_cap_bits {
  456. u8 roce_apm[0x1];
  457. u8 reserved_at_1[0x1f];
  458. u8 reserved_at_20[0x60];
  459. u8 reserved_at_80[0xc];
  460. u8 l3_type[0x4];
  461. u8 reserved_at_90[0x8];
  462. u8 roce_version[0x8];
  463. u8 reserved_at_a0[0x10];
  464. u8 r_roce_dest_udp_port[0x10];
  465. u8 r_roce_max_src_udp_port[0x10];
  466. u8 r_roce_min_src_udp_port[0x10];
  467. u8 reserved_at_e0[0x10];
  468. u8 roce_address_table_size[0x10];
  469. u8 reserved_at_100[0x700];
  470. };
  471. enum {
  472. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE = 0x0,
  473. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES = 0x2,
  474. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES = 0x4,
  475. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES = 0x8,
  476. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES = 0x10,
  477. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES = 0x20,
  478. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES = 0x40,
  479. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES = 0x80,
  480. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES = 0x100,
  481. };
  482. enum {
  483. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE = 0x1,
  484. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES = 0x2,
  485. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES = 0x4,
  486. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES = 0x8,
  487. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES = 0x10,
  488. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES = 0x20,
  489. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES = 0x40,
  490. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES = 0x80,
  491. MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES = 0x100,
  492. };
  493. struct mlx5_ifc_atomic_caps_bits {
  494. u8 reserved_at_0[0x40];
  495. u8 atomic_req_8B_endianess_mode[0x2];
  496. u8 reserved_at_42[0x4];
  497. u8 supported_atomic_req_8B_endianess_mode_1[0x1];
  498. u8 reserved_at_47[0x19];
  499. u8 reserved_at_60[0x20];
  500. u8 reserved_at_80[0x10];
  501. u8 atomic_operations[0x10];
  502. u8 reserved_at_a0[0x10];
  503. u8 atomic_size_qp[0x10];
  504. u8 reserved_at_c0[0x10];
  505. u8 atomic_size_dc[0x10];
  506. u8 reserved_at_e0[0x720];
  507. };
  508. struct mlx5_ifc_odp_cap_bits {
  509. u8 reserved_at_0[0x40];
  510. u8 sig[0x1];
  511. u8 reserved_at_41[0x1f];
  512. u8 reserved_at_60[0x20];
  513. struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;
  514. struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;
  515. struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;
  516. u8 reserved_at_e0[0x720];
  517. };
  518. enum {
  519. MLX5_WQ_TYPE_LINKED_LIST = 0x0,
  520. MLX5_WQ_TYPE_CYCLIC = 0x1,
  521. MLX5_WQ_TYPE_STRQ = 0x2,
  522. };
  523. enum {
  524. MLX5_WQ_END_PAD_MODE_NONE = 0x0,
  525. MLX5_WQ_END_PAD_MODE_ALIGN = 0x1,
  526. };
  527. enum {
  528. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES = 0x0,
  529. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES = 0x1,
  530. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES = 0x2,
  531. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES = 0x3,
  532. MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES = 0x4,
  533. };
  534. enum {
  535. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES = 0x0,
  536. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES = 0x1,
  537. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES = 0x2,
  538. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES = 0x3,
  539. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES = 0x4,
  540. MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES = 0x5,
  541. };
  542. enum {
  543. MLX5_CMD_HCA_CAP_PORT_TYPE_IB = 0x0,
  544. MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET = 0x1,
  545. };
  546. enum {
  547. MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED = 0x0,
  548. MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE = 0x1,
  549. MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED = 0x3,
  550. };
  551. enum {
  552. MLX5_CAP_PORT_TYPE_IB = 0x0,
  553. MLX5_CAP_PORT_TYPE_ETH = 0x1,
  554. };
  555. struct mlx5_ifc_cmd_hca_cap_bits {
  556. u8 reserved_at_0[0x80];
  557. u8 log_max_srq_sz[0x8];
  558. u8 log_max_qp_sz[0x8];
  559. u8 reserved_at_90[0xb];
  560. u8 log_max_qp[0x5];
  561. u8 reserved_at_a0[0xb];
  562. u8 log_max_srq[0x5];
  563. u8 reserved_at_b0[0x10];
  564. u8 reserved_at_c0[0x8];
  565. u8 log_max_cq_sz[0x8];
  566. u8 reserved_at_d0[0xb];
  567. u8 log_max_cq[0x5];
  568. u8 log_max_eq_sz[0x8];
  569. u8 reserved_at_e8[0x2];
  570. u8 log_max_mkey[0x6];
  571. u8 reserved_at_f0[0xc];
  572. u8 log_max_eq[0x4];
  573. u8 max_indirection[0x8];
  574. u8 reserved_at_108[0x1];
  575. u8 log_max_mrw_sz[0x7];
  576. u8 reserved_at_110[0x2];
  577. u8 log_max_bsf_list_size[0x6];
  578. u8 reserved_at_118[0x2];
  579. u8 log_max_klm_list_size[0x6];
  580. u8 reserved_at_120[0xa];
  581. u8 log_max_ra_req_dc[0x6];
  582. u8 reserved_at_130[0xa];
  583. u8 log_max_ra_res_dc[0x6];
  584. u8 reserved_at_140[0xa];
  585. u8 log_max_ra_req_qp[0x6];
  586. u8 reserved_at_150[0xa];
  587. u8 log_max_ra_res_qp[0x6];
  588. u8 pad_cap[0x1];
  589. u8 cc_query_allowed[0x1];
  590. u8 cc_modify_allowed[0x1];
  591. u8 reserved_at_163[0xd];
  592. u8 gid_table_size[0x10];
  593. u8 out_of_seq_cnt[0x1];
  594. u8 vport_counters[0x1];
  595. u8 reserved_at_182[0x4];
  596. u8 max_qp_cnt[0xa];
  597. u8 pkey_table_size[0x10];
  598. u8 vport_group_manager[0x1];
  599. u8 vhca_group_manager[0x1];
  600. u8 ib_virt[0x1];
  601. u8 eth_virt[0x1];
  602. u8 reserved_at_1a4[0x1];
  603. u8 ets[0x1];
  604. u8 nic_flow_table[0x1];
  605. u8 eswitch_flow_table[0x1];
  606. u8 early_vf_enable;
  607. u8 reserved_at_1a8[0x2];
  608. u8 local_ca_ack_delay[0x5];
  609. u8 reserved_at_1af[0x6];
  610. u8 port_type[0x2];
  611. u8 num_ports[0x8];
  612. u8 reserved_at_1bf[0x3];
  613. u8 log_max_msg[0x5];
  614. u8 reserved_at_1c7[0x18];
  615. u8 stat_rate_support[0x10];
  616. u8 reserved_at_1ef[0xc];
  617. u8 cqe_version[0x4];
  618. u8 compact_address_vector[0x1];
  619. u8 reserved_at_200[0xe];
  620. u8 drain_sigerr[0x1];
  621. u8 cmdif_checksum[0x2];
  622. u8 sigerr_cqe[0x1];
  623. u8 reserved_at_212[0x1];
  624. u8 wq_signature[0x1];
  625. u8 sctr_data_cqe[0x1];
  626. u8 reserved_at_215[0x1];
  627. u8 sho[0x1];
  628. u8 tph[0x1];
  629. u8 rf[0x1];
  630. u8 dct[0x1];
  631. u8 reserved_at_21a[0x1];
  632. u8 eth_net_offloads[0x1];
  633. u8 roce[0x1];
  634. u8 atomic[0x1];
  635. u8 reserved_at_21e[0x1];
  636. u8 cq_oi[0x1];
  637. u8 cq_resize[0x1];
  638. u8 cq_moderation[0x1];
  639. u8 reserved_at_222[0x3];
  640. u8 cq_eq_remap[0x1];
  641. u8 pg[0x1];
  642. u8 block_lb_mc[0x1];
  643. u8 reserved_at_228[0x1];
  644. u8 scqe_break_moderation[0x1];
  645. u8 reserved_at_22a[0x1];
  646. u8 cd[0x1];
  647. u8 reserved_at_22c[0x1];
  648. u8 apm[0x1];
  649. u8 reserved_at_22e[0x7];
  650. u8 qkv[0x1];
  651. u8 pkv[0x1];
  652. u8 reserved_at_237[0x4];
  653. u8 xrc[0x1];
  654. u8 ud[0x1];
  655. u8 uc[0x1];
  656. u8 rc[0x1];
  657. u8 reserved_at_23f[0xa];
  658. u8 uar_sz[0x6];
  659. u8 reserved_at_24f[0x8];
  660. u8 log_pg_sz[0x8];
  661. u8 bf[0x1];
  662. u8 reserved_at_260[0x1];
  663. u8 pad_tx_eth_packet[0x1];
  664. u8 reserved_at_262[0x8];
  665. u8 log_bf_reg_size[0x5];
  666. u8 reserved_at_26f[0x10];
  667. u8 reserved_at_27f[0x10];
  668. u8 max_wqe_sz_sq[0x10];
  669. u8 reserved_at_29f[0x10];
  670. u8 max_wqe_sz_rq[0x10];
  671. u8 reserved_at_2bf[0x10];
  672. u8 max_wqe_sz_sq_dc[0x10];
  673. u8 reserved_at_2df[0x7];
  674. u8 max_qp_mcg[0x19];
  675. u8 reserved_at_2ff[0x18];
  676. u8 log_max_mcg[0x8];
  677. u8 reserved_at_31f[0x3];
  678. u8 log_max_transport_domain[0x5];
  679. u8 reserved_at_327[0x3];
  680. u8 log_max_pd[0x5];
  681. u8 reserved_at_32f[0xb];
  682. u8 log_max_xrcd[0x5];
  683. u8 reserved_at_33f[0x20];
  684. u8 reserved_at_35f[0x3];
  685. u8 log_max_rq[0x5];
  686. u8 reserved_at_367[0x3];
  687. u8 log_max_sq[0x5];
  688. u8 reserved_at_36f[0x3];
  689. u8 log_max_tir[0x5];
  690. u8 reserved_at_377[0x3];
  691. u8 log_max_tis[0x5];
  692. u8 basic_cyclic_rcv_wqe[0x1];
  693. u8 reserved_at_380[0x2];
  694. u8 log_max_rmp[0x5];
  695. u8 reserved_at_387[0x3];
  696. u8 log_max_rqt[0x5];
  697. u8 reserved_at_38f[0x3];
  698. u8 log_max_rqt_size[0x5];
  699. u8 reserved_at_397[0x3];
  700. u8 log_max_tis_per_sq[0x5];
  701. u8 reserved_at_39f[0x3];
  702. u8 log_max_stride_sz_rq[0x5];
  703. u8 reserved_at_3a7[0x3];
  704. u8 log_min_stride_sz_rq[0x5];
  705. u8 reserved_at_3af[0x3];
  706. u8 log_max_stride_sz_sq[0x5];
  707. u8 reserved_at_3b7[0x3];
  708. u8 log_min_stride_sz_sq[0x5];
  709. u8 reserved_at_3bf[0x1b];
  710. u8 log_max_wq_sz[0x5];
  711. u8 nic_vport_change_event[0x1];
  712. u8 reserved_at_3e0[0xa];
  713. u8 log_max_vlan_list[0x5];
  714. u8 reserved_at_3ef[0x3];
  715. u8 log_max_current_mc_list[0x5];
  716. u8 reserved_at_3f7[0x3];
  717. u8 log_max_current_uc_list[0x5];
  718. u8 reserved_at_3ff[0x80];
  719. u8 reserved_at_47f[0x3];
  720. u8 log_max_l2_table[0x5];
  721. u8 reserved_at_487[0x8];
  722. u8 log_uar_page_sz[0x10];
  723. u8 reserved_at_49f[0x20];
  724. u8 device_frequency_mhz[0x20];
  725. u8 device_frequency_khz[0x20];
  726. u8 reserved_at_4ff[0x5f];
  727. u8 cqe_zip[0x1];
  728. u8 cqe_zip_timeout[0x10];
  729. u8 cqe_zip_max_num[0x10];
  730. u8 reserved_at_57f[0x220];
  731. };
  732. enum mlx5_flow_destination_type {
  733. MLX5_FLOW_DESTINATION_TYPE_VPORT = 0x0,
  734. MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE = 0x1,
  735. MLX5_FLOW_DESTINATION_TYPE_TIR = 0x2,
  736. };
  737. struct mlx5_ifc_dest_format_struct_bits {
  738. u8 destination_type[0x8];
  739. u8 destination_id[0x18];
  740. u8 reserved_at_20[0x20];
  741. };
  742. struct mlx5_ifc_fte_match_param_bits {
  743. struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;
  744. struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;
  745. struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
  746. u8 reserved_at_600[0xa00];
  747. };
  748. enum {
  749. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP = 0x0,
  750. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP = 0x1,
  751. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT = 0x2,
  752. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT = 0x3,
  753. MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI = 0x4,
  754. };
  755. struct mlx5_ifc_rx_hash_field_select_bits {
  756. u8 l3_prot_type[0x1];
  757. u8 l4_prot_type[0x1];
  758. u8 selected_fields[0x1e];
  759. };
  760. enum {
  761. MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST = 0x0,
  762. MLX5_WQ_WQ_TYPE_WQ_CYCLIC = 0x1,
  763. };
  764. enum {
  765. MLX5_WQ_END_PADDING_MODE_END_PAD_NONE = 0x0,
  766. MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN = 0x1,
  767. };
  768. struct mlx5_ifc_wq_bits {
  769. u8 wq_type[0x4];
  770. u8 wq_signature[0x1];
  771. u8 end_padding_mode[0x2];
  772. u8 cd_slave[0x1];
  773. u8 reserved_at_8[0x18];
  774. u8 hds_skip_first_sge[0x1];
  775. u8 log2_hds_buf_size[0x3];
  776. u8 reserved_at_24[0x7];
  777. u8 page_offset[0x5];
  778. u8 lwm[0x10];
  779. u8 reserved_at_40[0x8];
  780. u8 pd[0x18];
  781. u8 reserved_at_60[0x8];
  782. u8 uar_page[0x18];
  783. u8 dbr_addr[0x40];
  784. u8 hw_counter[0x20];
  785. u8 sw_counter[0x20];
  786. u8 reserved_at_100[0xc];
  787. u8 log_wq_stride[0x4];
  788. u8 reserved_at_110[0x3];
  789. u8 log_wq_pg_sz[0x5];
  790. u8 reserved_at_118[0x3];
  791. u8 log_wq_sz[0x5];
  792. u8 reserved_at_120[0x4e0];
  793. struct mlx5_ifc_cmd_pas_bits pas[0];
  794. };
  795. struct mlx5_ifc_rq_num_bits {
  796. u8 reserved_at_0[0x8];
  797. u8 rq_num[0x18];
  798. };
  799. struct mlx5_ifc_mac_address_layout_bits {
  800. u8 reserved_at_0[0x10];
  801. u8 mac_addr_47_32[0x10];
  802. u8 mac_addr_31_0[0x20];
  803. };
  804. struct mlx5_ifc_vlan_layout_bits {
  805. u8 reserved_at_0[0x14];
  806. u8 vlan[0x0c];
  807. u8 reserved_at_20[0x20];
  808. };
  809. struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
  810. u8 reserved_at_0[0xa0];
  811. u8 min_time_between_cnps[0x20];
  812. u8 reserved_at_c0[0x12];
  813. u8 cnp_dscp[0x6];
  814. u8 reserved_at_d8[0x5];
  815. u8 cnp_802p_prio[0x3];
  816. u8 reserved_at_e0[0x720];
  817. };
  818. struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
  819. u8 reserved_at_0[0x60];
  820. u8 reserved_at_60[0x4];
  821. u8 clamp_tgt_rate[0x1];
  822. u8 reserved_at_65[0x3];
  823. u8 clamp_tgt_rate_after_time_inc[0x1];
  824. u8 reserved_at_69[0x17];
  825. u8 reserved_at_80[0x20];
  826. u8 rpg_time_reset[0x20];
  827. u8 rpg_byte_reset[0x20];
  828. u8 rpg_threshold[0x20];
  829. u8 rpg_max_rate[0x20];
  830. u8 rpg_ai_rate[0x20];
  831. u8 rpg_hai_rate[0x20];
  832. u8 rpg_gd[0x20];
  833. u8 rpg_min_dec_fac[0x20];
  834. u8 rpg_min_rate[0x20];
  835. u8 reserved_at_1c0[0xe0];
  836. u8 rate_to_set_on_first_cnp[0x20];
  837. u8 dce_tcp_g[0x20];
  838. u8 dce_tcp_rtt[0x20];
  839. u8 rate_reduce_monitor_period[0x20];
  840. u8 reserved_at_320[0x20];
  841. u8 initial_alpha_value[0x20];
  842. u8 reserved_at_360[0x4a0];
  843. };
  844. struct mlx5_ifc_cong_control_802_1qau_rp_bits {
  845. u8 reserved_at_0[0x80];
  846. u8 rppp_max_rps[0x20];
  847. u8 rpg_time_reset[0x20];
  848. u8 rpg_byte_reset[0x20];
  849. u8 rpg_threshold[0x20];
  850. u8 rpg_max_rate[0x20];
  851. u8 rpg_ai_rate[0x20];
  852. u8 rpg_hai_rate[0x20];
  853. u8 rpg_gd[0x20];
  854. u8 rpg_min_dec_fac[0x20];
  855. u8 rpg_min_rate[0x20];
  856. u8 reserved_at_1c0[0x640];
  857. };
  858. enum {
  859. MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE = 0x1,
  860. MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET = 0x2,
  861. MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE = 0x4,
  862. };
  863. struct mlx5_ifc_resize_field_select_bits {
  864. u8 resize_field_select[0x20];
  865. };
  866. enum {
  867. MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD = 0x1,
  868. MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT = 0x2,
  869. MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI = 0x4,
  870. MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN = 0x8,
  871. };
  872. struct mlx5_ifc_modify_field_select_bits {
  873. u8 modify_field_select[0x20];
  874. };
  875. struct mlx5_ifc_field_select_r_roce_np_bits {
  876. u8 field_select_r_roce_np[0x20];
  877. };
  878. struct mlx5_ifc_field_select_r_roce_rp_bits {
  879. u8 field_select_r_roce_rp[0x20];
  880. };
  881. enum {
  882. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS = 0x4,
  883. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET = 0x8,
  884. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET = 0x10,
  885. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD = 0x20,
  886. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE = 0x40,
  887. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE = 0x80,
  888. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE = 0x100,
  889. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD = 0x200,
  890. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC = 0x400,
  891. MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE = 0x800,
  892. };
  893. struct mlx5_ifc_field_select_802_1qau_rp_bits {
  894. u8 field_select_8021qaurp[0x20];
  895. };
  896. struct mlx5_ifc_phys_layer_cntrs_bits {
  897. u8 time_since_last_clear_high[0x20];
  898. u8 time_since_last_clear_low[0x20];
  899. u8 symbol_errors_high[0x20];
  900. u8 symbol_errors_low[0x20];
  901. u8 sync_headers_errors_high[0x20];
  902. u8 sync_headers_errors_low[0x20];
  903. u8 edpl_bip_errors_lane0_high[0x20];
  904. u8 edpl_bip_errors_lane0_low[0x20];
  905. u8 edpl_bip_errors_lane1_high[0x20];
  906. u8 edpl_bip_errors_lane1_low[0x20];
  907. u8 edpl_bip_errors_lane2_high[0x20];
  908. u8 edpl_bip_errors_lane2_low[0x20];
  909. u8 edpl_bip_errors_lane3_high[0x20];
  910. u8 edpl_bip_errors_lane3_low[0x20];
  911. u8 fc_fec_corrected_blocks_lane0_high[0x20];
  912. u8 fc_fec_corrected_blocks_lane0_low[0x20];
  913. u8 fc_fec_corrected_blocks_lane1_high[0x20];
  914. u8 fc_fec_corrected_blocks_lane1_low[0x20];
  915. u8 fc_fec_corrected_blocks_lane2_high[0x20];
  916. u8 fc_fec_corrected_blocks_lane2_low[0x20];
  917. u8 fc_fec_corrected_blocks_lane3_high[0x20];
  918. u8 fc_fec_corrected_blocks_lane3_low[0x20];
  919. u8 fc_fec_uncorrectable_blocks_lane0_high[0x20];
  920. u8 fc_fec_uncorrectable_blocks_lane0_low[0x20];
  921. u8 fc_fec_uncorrectable_blocks_lane1_high[0x20];
  922. u8 fc_fec_uncorrectable_blocks_lane1_low[0x20];
  923. u8 fc_fec_uncorrectable_blocks_lane2_high[0x20];
  924. u8 fc_fec_uncorrectable_blocks_lane2_low[0x20];
  925. u8 fc_fec_uncorrectable_blocks_lane3_high[0x20];
  926. u8 fc_fec_uncorrectable_blocks_lane3_low[0x20];
  927. u8 rs_fec_corrected_blocks_high[0x20];
  928. u8 rs_fec_corrected_blocks_low[0x20];
  929. u8 rs_fec_uncorrectable_blocks_high[0x20];
  930. u8 rs_fec_uncorrectable_blocks_low[0x20];
  931. u8 rs_fec_no_errors_blocks_high[0x20];
  932. u8 rs_fec_no_errors_blocks_low[0x20];
  933. u8 rs_fec_single_error_blocks_high[0x20];
  934. u8 rs_fec_single_error_blocks_low[0x20];
  935. u8 rs_fec_corrected_symbols_total_high[0x20];
  936. u8 rs_fec_corrected_symbols_total_low[0x20];
  937. u8 rs_fec_corrected_symbols_lane0_high[0x20];
  938. u8 rs_fec_corrected_symbols_lane0_low[0x20];
  939. u8 rs_fec_corrected_symbols_lane1_high[0x20];
  940. u8 rs_fec_corrected_symbols_lane1_low[0x20];
  941. u8 rs_fec_corrected_symbols_lane2_high[0x20];
  942. u8 rs_fec_corrected_symbols_lane2_low[0x20];
  943. u8 rs_fec_corrected_symbols_lane3_high[0x20];
  944. u8 rs_fec_corrected_symbols_lane3_low[0x20];
  945. u8 link_down_events[0x20];
  946. u8 successful_recovery_events[0x20];
  947. u8 reserved_at_640[0x180];
  948. };
  949. struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
  950. u8 symbol_error_counter[0x10];
  951. u8 link_error_recovery_counter[0x8];
  952. u8 link_downed_counter[0x8];
  953. u8 port_rcv_errors[0x10];
  954. u8 port_rcv_remote_physical_errors[0x10];
  955. u8 port_rcv_switch_relay_errors[0x10];
  956. u8 port_xmit_discards[0x10];
  957. u8 port_xmit_constraint_errors[0x8];
  958. u8 port_rcv_constraint_errors[0x8];
  959. u8 reserved_at_70[0x8];
  960. u8 link_overrun_errors[0x8];
  961. u8 reserved_at_80[0x10];
  962. u8 vl_15_dropped[0x10];
  963. u8 reserved_at_a0[0xa0];
  964. };
  965. struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
  966. u8 transmit_queue_high[0x20];
  967. u8 transmit_queue_low[0x20];
  968. u8 reserved_at_40[0x780];
  969. };
  970. struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
  971. u8 rx_octets_high[0x20];
  972. u8 rx_octets_low[0x20];
  973. u8 reserved_at_40[0xc0];
  974. u8 rx_frames_high[0x20];
  975. u8 rx_frames_low[0x20];
  976. u8 tx_octets_high[0x20];
  977. u8 tx_octets_low[0x20];
  978. u8 reserved_at_180[0xc0];
  979. u8 tx_frames_high[0x20];
  980. u8 tx_frames_low[0x20];
  981. u8 rx_pause_high[0x20];
  982. u8 rx_pause_low[0x20];
  983. u8 rx_pause_duration_high[0x20];
  984. u8 rx_pause_duration_low[0x20];
  985. u8 tx_pause_high[0x20];
  986. u8 tx_pause_low[0x20];
  987. u8 tx_pause_duration_high[0x20];
  988. u8 tx_pause_duration_low[0x20];
  989. u8 rx_pause_transition_high[0x20];
  990. u8 rx_pause_transition_low[0x20];
  991. u8 reserved_at_3c0[0x400];
  992. };
  993. struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
  994. u8 port_transmit_wait_high[0x20];
  995. u8 port_transmit_wait_low[0x20];
  996. u8 reserved_at_40[0x780];
  997. };
  998. struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
  999. u8 dot3stats_alignment_errors_high[0x20];
  1000. u8 dot3stats_alignment_errors_low[0x20];
  1001. u8 dot3stats_fcs_errors_high[0x20];
  1002. u8 dot3stats_fcs_errors_low[0x20];
  1003. u8 dot3stats_single_collision_frames_high[0x20];
  1004. u8 dot3stats_single_collision_frames_low[0x20];
  1005. u8 dot3stats_multiple_collision_frames_high[0x20];
  1006. u8 dot3stats_multiple_collision_frames_low[0x20];
  1007. u8 dot3stats_sqe_test_errors_high[0x20];
  1008. u8 dot3stats_sqe_test_errors_low[0x20];
  1009. u8 dot3stats_deferred_transmissions_high[0x20];
  1010. u8 dot3stats_deferred_transmissions_low[0x20];
  1011. u8 dot3stats_late_collisions_high[0x20];
  1012. u8 dot3stats_late_collisions_low[0x20];
  1013. u8 dot3stats_excessive_collisions_high[0x20];
  1014. u8 dot3stats_excessive_collisions_low[0x20];
  1015. u8 dot3stats_internal_mac_transmit_errors_high[0x20];
  1016. u8 dot3stats_internal_mac_transmit_errors_low[0x20];
  1017. u8 dot3stats_carrier_sense_errors_high[0x20];
  1018. u8 dot3stats_carrier_sense_errors_low[0x20];
  1019. u8 dot3stats_frame_too_longs_high[0x20];
  1020. u8 dot3stats_frame_too_longs_low[0x20];
  1021. u8 dot3stats_internal_mac_receive_errors_high[0x20];
  1022. u8 dot3stats_internal_mac_receive_errors_low[0x20];
  1023. u8 dot3stats_symbol_errors_high[0x20];
  1024. u8 dot3stats_symbol_errors_low[0x20];
  1025. u8 dot3control_in_unknown_opcodes_high[0x20];
  1026. u8 dot3control_in_unknown_opcodes_low[0x20];
  1027. u8 dot3in_pause_frames_high[0x20];
  1028. u8 dot3in_pause_frames_low[0x20];
  1029. u8 dot3out_pause_frames_high[0x20];
  1030. u8 dot3out_pause_frames_low[0x20];
  1031. u8 reserved_at_400[0x3c0];
  1032. };
  1033. struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
  1034. u8 ether_stats_drop_events_high[0x20];
  1035. u8 ether_stats_drop_events_low[0x20];
  1036. u8 ether_stats_octets_high[0x20];
  1037. u8 ether_stats_octets_low[0x20];
  1038. u8 ether_stats_pkts_high[0x20];
  1039. u8 ether_stats_pkts_low[0x20];
  1040. u8 ether_stats_broadcast_pkts_high[0x20];
  1041. u8 ether_stats_broadcast_pkts_low[0x20];
  1042. u8 ether_stats_multicast_pkts_high[0x20];
  1043. u8 ether_stats_multicast_pkts_low[0x20];
  1044. u8 ether_stats_crc_align_errors_high[0x20];
  1045. u8 ether_stats_crc_align_errors_low[0x20];
  1046. u8 ether_stats_undersize_pkts_high[0x20];
  1047. u8 ether_stats_undersize_pkts_low[0x20];
  1048. u8 ether_stats_oversize_pkts_high[0x20];
  1049. u8 ether_stats_oversize_pkts_low[0x20];
  1050. u8 ether_stats_fragments_high[0x20];
  1051. u8 ether_stats_fragments_low[0x20];
  1052. u8 ether_stats_jabbers_high[0x20];
  1053. u8 ether_stats_jabbers_low[0x20];
  1054. u8 ether_stats_collisions_high[0x20];
  1055. u8 ether_stats_collisions_low[0x20];
  1056. u8 ether_stats_pkts64octets_high[0x20];
  1057. u8 ether_stats_pkts64octets_low[0x20];
  1058. u8 ether_stats_pkts65to127octets_high[0x20];
  1059. u8 ether_stats_pkts65to127octets_low[0x20];
  1060. u8 ether_stats_pkts128to255octets_high[0x20];
  1061. u8 ether_stats_pkts128to255octets_low[0x20];
  1062. u8 ether_stats_pkts256to511octets_high[0x20];
  1063. u8 ether_stats_pkts256to511octets_low[0x20];
  1064. u8 ether_stats_pkts512to1023octets_high[0x20];
  1065. u8 ether_stats_pkts512to1023octets_low[0x20];
  1066. u8 ether_stats_pkts1024to1518octets_high[0x20];
  1067. u8 ether_stats_pkts1024to1518octets_low[0x20];
  1068. u8 ether_stats_pkts1519to2047octets_high[0x20];
  1069. u8 ether_stats_pkts1519to2047octets_low[0x20];
  1070. u8 ether_stats_pkts2048to4095octets_high[0x20];
  1071. u8 ether_stats_pkts2048to4095octets_low[0x20];
  1072. u8 ether_stats_pkts4096to8191octets_high[0x20];
  1073. u8 ether_stats_pkts4096to8191octets_low[0x20];
  1074. u8 ether_stats_pkts8192to10239octets_high[0x20];
  1075. u8 ether_stats_pkts8192to10239octets_low[0x20];
  1076. u8 reserved_at_540[0x280];
  1077. };
  1078. struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
  1079. u8 if_in_octets_high[0x20];
  1080. u8 if_in_octets_low[0x20];
  1081. u8 if_in_ucast_pkts_high[0x20];
  1082. u8 if_in_ucast_pkts_low[0x20];
  1083. u8 if_in_discards_high[0x20];
  1084. u8 if_in_discards_low[0x20];
  1085. u8 if_in_errors_high[0x20];
  1086. u8 if_in_errors_low[0x20];
  1087. u8 if_in_unknown_protos_high[0x20];
  1088. u8 if_in_unknown_protos_low[0x20];
  1089. u8 if_out_octets_high[0x20];
  1090. u8 if_out_octets_low[0x20];
  1091. u8 if_out_ucast_pkts_high[0x20];
  1092. u8 if_out_ucast_pkts_low[0x20];
  1093. u8 if_out_discards_high[0x20];
  1094. u8 if_out_discards_low[0x20];
  1095. u8 if_out_errors_high[0x20];
  1096. u8 if_out_errors_low[0x20];
  1097. u8 if_in_multicast_pkts_high[0x20];
  1098. u8 if_in_multicast_pkts_low[0x20];
  1099. u8 if_in_broadcast_pkts_high[0x20];
  1100. u8 if_in_broadcast_pkts_low[0x20];
  1101. u8 if_out_multicast_pkts_high[0x20];
  1102. u8 if_out_multicast_pkts_low[0x20];
  1103. u8 if_out_broadcast_pkts_high[0x20];
  1104. u8 if_out_broadcast_pkts_low[0x20];
  1105. u8 reserved_at_340[0x480];
  1106. };
  1107. struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
  1108. u8 a_frames_transmitted_ok_high[0x20];
  1109. u8 a_frames_transmitted_ok_low[0x20];
  1110. u8 a_frames_received_ok_high[0x20];
  1111. u8 a_frames_received_ok_low[0x20];
  1112. u8 a_frame_check_sequence_errors_high[0x20];
  1113. u8 a_frame_check_sequence_errors_low[0x20];
  1114. u8 a_alignment_errors_high[0x20];
  1115. u8 a_alignment_errors_low[0x20];
  1116. u8 a_octets_transmitted_ok_high[0x20];
  1117. u8 a_octets_transmitted_ok_low[0x20];
  1118. u8 a_octets_received_ok_high[0x20];
  1119. u8 a_octets_received_ok_low[0x20];
  1120. u8 a_multicast_frames_xmitted_ok_high[0x20];
  1121. u8 a_multicast_frames_xmitted_ok_low[0x20];
  1122. u8 a_broadcast_frames_xmitted_ok_high[0x20];
  1123. u8 a_broadcast_frames_xmitted_ok_low[0x20];
  1124. u8 a_multicast_frames_received_ok_high[0x20];
  1125. u8 a_multicast_frames_received_ok_low[0x20];
  1126. u8 a_broadcast_frames_received_ok_high[0x20];
  1127. u8 a_broadcast_frames_received_ok_low[0x20];
  1128. u8 a_in_range_length_errors_high[0x20];
  1129. u8 a_in_range_length_errors_low[0x20];
  1130. u8 a_out_of_range_length_field_high[0x20];
  1131. u8 a_out_of_range_length_field_low[0x20];
  1132. u8 a_frame_too_long_errors_high[0x20];
  1133. u8 a_frame_too_long_errors_low[0x20];
  1134. u8 a_symbol_error_during_carrier_high[0x20];
  1135. u8 a_symbol_error_during_carrier_low[0x20];
  1136. u8 a_mac_control_frames_transmitted_high[0x20];
  1137. u8 a_mac_control_frames_transmitted_low[0x20];
  1138. u8 a_mac_control_frames_received_high[0x20];
  1139. u8 a_mac_control_frames_received_low[0x20];
  1140. u8 a_unsupported_opcodes_received_high[0x20];
  1141. u8 a_unsupported_opcodes_received_low[0x20];
  1142. u8 a_pause_mac_ctrl_frames_received_high[0x20];
  1143. u8 a_pause_mac_ctrl_frames_received_low[0x20];
  1144. u8 a_pause_mac_ctrl_frames_transmitted_high[0x20];
  1145. u8 a_pause_mac_ctrl_frames_transmitted_low[0x20];
  1146. u8 reserved_at_4c0[0x300];
  1147. };
  1148. struct mlx5_ifc_cmd_inter_comp_event_bits {
  1149. u8 command_completion_vector[0x20];
  1150. u8 reserved_at_20[0xc0];
  1151. };
  1152. struct mlx5_ifc_stall_vl_event_bits {
  1153. u8 reserved_at_0[0x18];
  1154. u8 port_num[0x1];
  1155. u8 reserved_at_19[0x3];
  1156. u8 vl[0x4];
  1157. u8 reserved_at_20[0xa0];
  1158. };
  1159. struct mlx5_ifc_db_bf_congestion_event_bits {
  1160. u8 event_subtype[0x8];
  1161. u8 reserved_at_8[0x8];
  1162. u8 congestion_level[0x8];
  1163. u8 reserved_at_18[0x8];
  1164. u8 reserved_at_20[0xa0];
  1165. };
  1166. struct mlx5_ifc_gpio_event_bits {
  1167. u8 reserved_at_0[0x60];
  1168. u8 gpio_event_hi[0x20];
  1169. u8 gpio_event_lo[0x20];
  1170. u8 reserved_at_a0[0x40];
  1171. };
  1172. struct mlx5_ifc_port_state_change_event_bits {
  1173. u8 reserved_at_0[0x40];
  1174. u8 port_num[0x4];
  1175. u8 reserved_at_44[0x1c];
  1176. u8 reserved_at_60[0x80];
  1177. };
  1178. struct mlx5_ifc_dropped_packet_logged_bits {
  1179. u8 reserved_at_0[0xe0];
  1180. };
  1181. enum {
  1182. MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN = 0x1,
  1183. MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR = 0x2,
  1184. };
  1185. struct mlx5_ifc_cq_error_bits {
  1186. u8 reserved_at_0[0x8];
  1187. u8 cqn[0x18];
  1188. u8 reserved_at_20[0x20];
  1189. u8 reserved_at_40[0x18];
  1190. u8 syndrome[0x8];
  1191. u8 reserved_at_60[0x80];
  1192. };
  1193. struct mlx5_ifc_rdma_page_fault_event_bits {
  1194. u8 bytes_committed[0x20];
  1195. u8 r_key[0x20];
  1196. u8 reserved_at_40[0x10];
  1197. u8 packet_len[0x10];
  1198. u8 rdma_op_len[0x20];
  1199. u8 rdma_va[0x40];
  1200. u8 reserved_at_c0[0x5];
  1201. u8 rdma[0x1];
  1202. u8 write[0x1];
  1203. u8 requestor[0x1];
  1204. u8 qp_number[0x18];
  1205. };
  1206. struct mlx5_ifc_wqe_associated_page_fault_event_bits {
  1207. u8 bytes_committed[0x20];
  1208. u8 reserved_at_20[0x10];
  1209. u8 wqe_index[0x10];
  1210. u8 reserved_at_40[0x10];
  1211. u8 len[0x10];
  1212. u8 reserved_at_60[0x60];
  1213. u8 reserved_at_c0[0x5];
  1214. u8 rdma[0x1];
  1215. u8 write_read[0x1];
  1216. u8 requestor[0x1];
  1217. u8 qpn[0x18];
  1218. };
  1219. struct mlx5_ifc_qp_events_bits {
  1220. u8 reserved_at_0[0xa0];
  1221. u8 type[0x8];
  1222. u8 reserved_at_a8[0x18];
  1223. u8 reserved_at_c0[0x8];
  1224. u8 qpn_rqn_sqn[0x18];
  1225. };
  1226. struct mlx5_ifc_dct_events_bits {
  1227. u8 reserved_at_0[0xc0];
  1228. u8 reserved_at_c0[0x8];
  1229. u8 dct_number[0x18];
  1230. };
  1231. struct mlx5_ifc_comp_event_bits {
  1232. u8 reserved_at_0[0xc0];
  1233. u8 reserved_at_c0[0x8];
  1234. u8 cq_number[0x18];
  1235. };
  1236. enum {
  1237. MLX5_QPC_STATE_RST = 0x0,
  1238. MLX5_QPC_STATE_INIT = 0x1,
  1239. MLX5_QPC_STATE_RTR = 0x2,
  1240. MLX5_QPC_STATE_RTS = 0x3,
  1241. MLX5_QPC_STATE_SQER = 0x4,
  1242. MLX5_QPC_STATE_ERR = 0x6,
  1243. MLX5_QPC_STATE_SQD = 0x7,
  1244. MLX5_QPC_STATE_SUSPENDED = 0x9,
  1245. };
  1246. enum {
  1247. MLX5_QPC_ST_RC = 0x0,
  1248. MLX5_QPC_ST_UC = 0x1,
  1249. MLX5_QPC_ST_UD = 0x2,
  1250. MLX5_QPC_ST_XRC = 0x3,
  1251. MLX5_QPC_ST_DCI = 0x5,
  1252. MLX5_QPC_ST_QP0 = 0x7,
  1253. MLX5_QPC_ST_QP1 = 0x8,
  1254. MLX5_QPC_ST_RAW_DATAGRAM = 0x9,
  1255. MLX5_QPC_ST_REG_UMR = 0xc,
  1256. };
  1257. enum {
  1258. MLX5_QPC_PM_STATE_ARMED = 0x0,
  1259. MLX5_QPC_PM_STATE_REARM = 0x1,
  1260. MLX5_QPC_PM_STATE_RESERVED = 0x2,
  1261. MLX5_QPC_PM_STATE_MIGRATED = 0x3,
  1262. };
  1263. enum {
  1264. MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS = 0x0,
  1265. MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT = 0x1,
  1266. };
  1267. enum {
  1268. MLX5_QPC_MTU_256_BYTES = 0x1,
  1269. MLX5_QPC_MTU_512_BYTES = 0x2,
  1270. MLX5_QPC_MTU_1K_BYTES = 0x3,
  1271. MLX5_QPC_MTU_2K_BYTES = 0x4,
  1272. MLX5_QPC_MTU_4K_BYTES = 0x5,
  1273. MLX5_QPC_MTU_RAW_ETHERNET_QP = 0x7,
  1274. };
  1275. enum {
  1276. MLX5_QPC_ATOMIC_MODE_IB_SPEC = 0x1,
  1277. MLX5_QPC_ATOMIC_MODE_ONLY_8B = 0x2,
  1278. MLX5_QPC_ATOMIC_MODE_UP_TO_8B = 0x3,
  1279. MLX5_QPC_ATOMIC_MODE_UP_TO_16B = 0x4,
  1280. MLX5_QPC_ATOMIC_MODE_UP_TO_32B = 0x5,
  1281. MLX5_QPC_ATOMIC_MODE_UP_TO_64B = 0x6,
  1282. MLX5_QPC_ATOMIC_MODE_UP_TO_128B = 0x7,
  1283. MLX5_QPC_ATOMIC_MODE_UP_TO_256B = 0x8,
  1284. };
  1285. enum {
  1286. MLX5_QPC_CS_REQ_DISABLE = 0x0,
  1287. MLX5_QPC_CS_REQ_UP_TO_32B = 0x11,
  1288. MLX5_QPC_CS_REQ_UP_TO_64B = 0x22,
  1289. };
  1290. enum {
  1291. MLX5_QPC_CS_RES_DISABLE = 0x0,
  1292. MLX5_QPC_CS_RES_UP_TO_32B = 0x1,
  1293. MLX5_QPC_CS_RES_UP_TO_64B = 0x2,
  1294. };
  1295. struct mlx5_ifc_qpc_bits {
  1296. u8 state[0x4];
  1297. u8 reserved_at_4[0x4];
  1298. u8 st[0x8];
  1299. u8 reserved_at_10[0x3];
  1300. u8 pm_state[0x2];
  1301. u8 reserved_at_15[0x7];
  1302. u8 end_padding_mode[0x2];
  1303. u8 reserved_at_1e[0x2];
  1304. u8 wq_signature[0x1];
  1305. u8 block_lb_mc[0x1];
  1306. u8 atomic_like_write_en[0x1];
  1307. u8 latency_sensitive[0x1];
  1308. u8 reserved_at_24[0x1];
  1309. u8 drain_sigerr[0x1];
  1310. u8 reserved_at_26[0x2];
  1311. u8 pd[0x18];
  1312. u8 mtu[0x3];
  1313. u8 log_msg_max[0x5];
  1314. u8 reserved_at_48[0x1];
  1315. u8 log_rq_size[0x4];
  1316. u8 log_rq_stride[0x3];
  1317. u8 no_sq[0x1];
  1318. u8 log_sq_size[0x4];
  1319. u8 reserved_at_55[0x6];
  1320. u8 rlky[0x1];
  1321. u8 reserved_at_5c[0x4];
  1322. u8 counter_set_id[0x8];
  1323. u8 uar_page[0x18];
  1324. u8 reserved_at_80[0x8];
  1325. u8 user_index[0x18];
  1326. u8 reserved_at_a0[0x3];
  1327. u8 log_page_size[0x5];
  1328. u8 remote_qpn[0x18];
  1329. struct mlx5_ifc_ads_bits primary_address_path;
  1330. struct mlx5_ifc_ads_bits secondary_address_path;
  1331. u8 log_ack_req_freq[0x4];
  1332. u8 reserved_at_384[0x4];
  1333. u8 log_sra_max[0x3];
  1334. u8 reserved_at_38b[0x2];
  1335. u8 retry_count[0x3];
  1336. u8 rnr_retry[0x3];
  1337. u8 reserved_at_393[0x1];
  1338. u8 fre[0x1];
  1339. u8 cur_rnr_retry[0x3];
  1340. u8 cur_retry_count[0x3];
  1341. u8 reserved_at_39b[0x5];
  1342. u8 reserved_at_3a0[0x20];
  1343. u8 reserved_at_3c0[0x8];
  1344. u8 next_send_psn[0x18];
  1345. u8 reserved_at_3e0[0x8];
  1346. u8 cqn_snd[0x18];
  1347. u8 reserved_at_400[0x40];
  1348. u8 reserved_at_440[0x8];
  1349. u8 last_acked_psn[0x18];
  1350. u8 reserved_at_460[0x8];
  1351. u8 ssn[0x18];
  1352. u8 reserved_at_480[0x8];
  1353. u8 log_rra_max[0x3];
  1354. u8 reserved_at_48b[0x1];
  1355. u8 atomic_mode[0x4];
  1356. u8 rre[0x1];
  1357. u8 rwe[0x1];
  1358. u8 rae[0x1];
  1359. u8 reserved_at_493[0x1];
  1360. u8 page_offset[0x6];
  1361. u8 reserved_at_49a[0x3];
  1362. u8 cd_slave_receive[0x1];
  1363. u8 cd_slave_send[0x1];
  1364. u8 cd_master[0x1];
  1365. u8 reserved_at_4a0[0x3];
  1366. u8 min_rnr_nak[0x5];
  1367. u8 next_rcv_psn[0x18];
  1368. u8 reserved_at_4c0[0x8];
  1369. u8 xrcd[0x18];
  1370. u8 reserved_at_4e0[0x8];
  1371. u8 cqn_rcv[0x18];
  1372. u8 dbr_addr[0x40];
  1373. u8 q_key[0x20];
  1374. u8 reserved_at_560[0x5];
  1375. u8 rq_type[0x3];
  1376. u8 srqn_rmpn[0x18];
  1377. u8 reserved_at_580[0x8];
  1378. u8 rmsn[0x18];
  1379. u8 hw_sq_wqebb_counter[0x10];
  1380. u8 sw_sq_wqebb_counter[0x10];
  1381. u8 hw_rq_counter[0x20];
  1382. u8 sw_rq_counter[0x20];
  1383. u8 reserved_at_600[0x20];
  1384. u8 reserved_at_620[0xf];
  1385. u8 cgs[0x1];
  1386. u8 cs_req[0x8];
  1387. u8 cs_res[0x8];
  1388. u8 dc_access_key[0x40];
  1389. u8 reserved_at_680[0xc0];
  1390. };
  1391. struct mlx5_ifc_roce_addr_layout_bits {
  1392. u8 source_l3_address[16][0x8];
  1393. u8 reserved_at_80[0x3];
  1394. u8 vlan_valid[0x1];
  1395. u8 vlan_id[0xc];
  1396. u8 source_mac_47_32[0x10];
  1397. u8 source_mac_31_0[0x20];
  1398. u8 reserved_at_c0[0x14];
  1399. u8 roce_l3_type[0x4];
  1400. u8 roce_version[0x8];
  1401. u8 reserved_at_e0[0x20];
  1402. };
  1403. union mlx5_ifc_hca_cap_union_bits {
  1404. struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
  1405. struct mlx5_ifc_odp_cap_bits odp_cap;
  1406. struct mlx5_ifc_atomic_caps_bits atomic_caps;
  1407. struct mlx5_ifc_roce_cap_bits roce_cap;
  1408. struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
  1409. struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
  1410. struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
  1411. struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
  1412. u8 reserved_at_0[0x8000];
  1413. };
  1414. enum {
  1415. MLX5_FLOW_CONTEXT_ACTION_ALLOW = 0x1,
  1416. MLX5_FLOW_CONTEXT_ACTION_DROP = 0x2,
  1417. MLX5_FLOW_CONTEXT_ACTION_FWD_DEST = 0x4,
  1418. };
  1419. struct mlx5_ifc_flow_context_bits {
  1420. u8 reserved_at_0[0x20];
  1421. u8 group_id[0x20];
  1422. u8 reserved_at_40[0x8];
  1423. u8 flow_tag[0x18];
  1424. u8 reserved_at_60[0x10];
  1425. u8 action[0x10];
  1426. u8 reserved_at_80[0x8];
  1427. u8 destination_list_size[0x18];
  1428. u8 reserved_at_a0[0x160];
  1429. struct mlx5_ifc_fte_match_param_bits match_value;
  1430. u8 reserved_at_1200[0x600];
  1431. struct mlx5_ifc_dest_format_struct_bits destination[0];
  1432. };
  1433. enum {
  1434. MLX5_XRC_SRQC_STATE_GOOD = 0x0,
  1435. MLX5_XRC_SRQC_STATE_ERROR = 0x1,
  1436. };
  1437. struct mlx5_ifc_xrc_srqc_bits {
  1438. u8 state[0x4];
  1439. u8 log_xrc_srq_size[0x4];
  1440. u8 reserved_at_8[0x18];
  1441. u8 wq_signature[0x1];
  1442. u8 cont_srq[0x1];
  1443. u8 reserved_at_22[0x1];
  1444. u8 rlky[0x1];
  1445. u8 basic_cyclic_rcv_wqe[0x1];
  1446. u8 log_rq_stride[0x3];
  1447. u8 xrcd[0x18];
  1448. u8 page_offset[0x6];
  1449. u8 reserved_at_46[0x2];
  1450. u8 cqn[0x18];
  1451. u8 reserved_at_60[0x20];
  1452. u8 user_index_equal_xrc_srqn[0x1];
  1453. u8 reserved_at_81[0x1];
  1454. u8 log_page_size[0x6];
  1455. u8 user_index[0x18];
  1456. u8 reserved_at_a0[0x20];
  1457. u8 reserved_at_c0[0x8];
  1458. u8 pd[0x18];
  1459. u8 lwm[0x10];
  1460. u8 wqe_cnt[0x10];
  1461. u8 reserved_at_100[0x40];
  1462. u8 db_record_addr_h[0x20];
  1463. u8 db_record_addr_l[0x1e];
  1464. u8 reserved_at_17e[0x2];
  1465. u8 reserved_at_180[0x80];
  1466. };
  1467. struct mlx5_ifc_traffic_counter_bits {
  1468. u8 packets[0x40];
  1469. u8 octets[0x40];
  1470. };
  1471. struct mlx5_ifc_tisc_bits {
  1472. u8 reserved_at_0[0xc];
  1473. u8 prio[0x4];
  1474. u8 reserved_at_10[0x10];
  1475. u8 reserved_at_20[0x100];
  1476. u8 reserved_at_120[0x8];
  1477. u8 transport_domain[0x18];
  1478. u8 reserved_at_140[0x3c0];
  1479. };
  1480. enum {
  1481. MLX5_TIRC_DISP_TYPE_DIRECT = 0x0,
  1482. MLX5_TIRC_DISP_TYPE_INDIRECT = 0x1,
  1483. };
  1484. enum {
  1485. MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO = 0x1,
  1486. MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO = 0x2,
  1487. };
  1488. enum {
  1489. MLX5_RX_HASH_FN_NONE = 0x0,
  1490. MLX5_RX_HASH_FN_INVERTED_XOR8 = 0x1,
  1491. MLX5_RX_HASH_FN_TOEPLITZ = 0x2,
  1492. };
  1493. enum {
  1494. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_ = 0x1,
  1495. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_ = 0x2,
  1496. };
  1497. struct mlx5_ifc_tirc_bits {
  1498. u8 reserved_at_0[0x20];
  1499. u8 disp_type[0x4];
  1500. u8 reserved_at_24[0x1c];
  1501. u8 reserved_at_40[0x40];
  1502. u8 reserved_at_80[0x4];
  1503. u8 lro_timeout_period_usecs[0x10];
  1504. u8 lro_enable_mask[0x4];
  1505. u8 lro_max_ip_payload_size[0x8];
  1506. u8 reserved_at_a0[0x40];
  1507. u8 reserved_at_e0[0x8];
  1508. u8 inline_rqn[0x18];
  1509. u8 rx_hash_symmetric[0x1];
  1510. u8 reserved_at_101[0x1];
  1511. u8 tunneled_offload_en[0x1];
  1512. u8 reserved_at_103[0x5];
  1513. u8 indirect_table[0x18];
  1514. u8 rx_hash_fn[0x4];
  1515. u8 reserved_at_124[0x2];
  1516. u8 self_lb_block[0x2];
  1517. u8 transport_domain[0x18];
  1518. u8 rx_hash_toeplitz_key[10][0x20];
  1519. struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;
  1520. struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;
  1521. u8 reserved_at_2c0[0x4c0];
  1522. };
  1523. enum {
  1524. MLX5_SRQC_STATE_GOOD = 0x0,
  1525. MLX5_SRQC_STATE_ERROR = 0x1,
  1526. };
  1527. struct mlx5_ifc_srqc_bits {
  1528. u8 state[0x4];
  1529. u8 log_srq_size[0x4];
  1530. u8 reserved_at_8[0x18];
  1531. u8 wq_signature[0x1];
  1532. u8 cont_srq[0x1];
  1533. u8 reserved_at_22[0x1];
  1534. u8 rlky[0x1];
  1535. u8 reserved_at_24[0x1];
  1536. u8 log_rq_stride[0x3];
  1537. u8 xrcd[0x18];
  1538. u8 page_offset[0x6];
  1539. u8 reserved_at_46[0x2];
  1540. u8 cqn[0x18];
  1541. u8 reserved_at_60[0x20];
  1542. u8 reserved_at_80[0x2];
  1543. u8 log_page_size[0x6];
  1544. u8 reserved_at_88[0x18];
  1545. u8 reserved_at_a0[0x20];
  1546. u8 reserved_at_c0[0x8];
  1547. u8 pd[0x18];
  1548. u8 lwm[0x10];
  1549. u8 wqe_cnt[0x10];
  1550. u8 reserved_at_100[0x40];
  1551. u8 dbr_addr[0x40];
  1552. u8 reserved_at_180[0x80];
  1553. };
  1554. enum {
  1555. MLX5_SQC_STATE_RST = 0x0,
  1556. MLX5_SQC_STATE_RDY = 0x1,
  1557. MLX5_SQC_STATE_ERR = 0x3,
  1558. };
  1559. struct mlx5_ifc_sqc_bits {
  1560. u8 rlky[0x1];
  1561. u8 cd_master[0x1];
  1562. u8 fre[0x1];
  1563. u8 flush_in_error_en[0x1];
  1564. u8 reserved_at_4[0x4];
  1565. u8 state[0x4];
  1566. u8 reserved_at_c[0x14];
  1567. u8 reserved_at_20[0x8];
  1568. u8 user_index[0x18];
  1569. u8 reserved_at_40[0x8];
  1570. u8 cqn[0x18];
  1571. u8 reserved_at_60[0xa0];
  1572. u8 tis_lst_sz[0x10];
  1573. u8 reserved_at_110[0x10];
  1574. u8 reserved_at_120[0x40];
  1575. u8 reserved_at_160[0x8];
  1576. u8 tis_num_0[0x18];
  1577. struct mlx5_ifc_wq_bits wq;
  1578. };
  1579. struct mlx5_ifc_rqtc_bits {
  1580. u8 reserved_at_0[0xa0];
  1581. u8 reserved_at_a0[0x10];
  1582. u8 rqt_max_size[0x10];
  1583. u8 reserved_at_c0[0x10];
  1584. u8 rqt_actual_size[0x10];
  1585. u8 reserved_at_e0[0x6a0];
  1586. struct mlx5_ifc_rq_num_bits rq_num[0];
  1587. };
  1588. enum {
  1589. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
  1590. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP = 0x1,
  1591. };
  1592. enum {
  1593. MLX5_RQC_STATE_RST = 0x0,
  1594. MLX5_RQC_STATE_RDY = 0x1,
  1595. MLX5_RQC_STATE_ERR = 0x3,
  1596. };
  1597. struct mlx5_ifc_rqc_bits {
  1598. u8 rlky[0x1];
  1599. u8 reserved_at_1[0x2];
  1600. u8 vsd[0x1];
  1601. u8 mem_rq_type[0x4];
  1602. u8 state[0x4];
  1603. u8 reserved_at_c[0x1];
  1604. u8 flush_in_error_en[0x1];
  1605. u8 reserved_at_e[0x12];
  1606. u8 reserved_at_20[0x8];
  1607. u8 user_index[0x18];
  1608. u8 reserved_at_40[0x8];
  1609. u8 cqn[0x18];
  1610. u8 counter_set_id[0x8];
  1611. u8 reserved_at_68[0x18];
  1612. u8 reserved_at_80[0x8];
  1613. u8 rmpn[0x18];
  1614. u8 reserved_at_a0[0xe0];
  1615. struct mlx5_ifc_wq_bits wq;
  1616. };
  1617. enum {
  1618. MLX5_RMPC_STATE_RDY = 0x1,
  1619. MLX5_RMPC_STATE_ERR = 0x3,
  1620. };
  1621. struct mlx5_ifc_rmpc_bits {
  1622. u8 reserved_at_0[0x8];
  1623. u8 state[0x4];
  1624. u8 reserved_at_c[0x14];
  1625. u8 basic_cyclic_rcv_wqe[0x1];
  1626. u8 reserved_at_21[0x1f];
  1627. u8 reserved_at_40[0x140];
  1628. struct mlx5_ifc_wq_bits wq;
  1629. };
  1630. struct mlx5_ifc_nic_vport_context_bits {
  1631. u8 reserved_at_0[0x1f];
  1632. u8 roce_en[0x1];
  1633. u8 arm_change_event[0x1];
  1634. u8 reserved_at_21[0x1a];
  1635. u8 event_on_mtu[0x1];
  1636. u8 event_on_promisc_change[0x1];
  1637. u8 event_on_vlan_change[0x1];
  1638. u8 event_on_mc_address_change[0x1];
  1639. u8 event_on_uc_address_change[0x1];
  1640. u8 reserved_at_40[0xf0];
  1641. u8 mtu[0x10];
  1642. u8 system_image_guid[0x40];
  1643. u8 port_guid[0x40];
  1644. u8 node_guid[0x40];
  1645. u8 reserved_at_200[0x140];
  1646. u8 qkey_violation_counter[0x10];
  1647. u8 reserved_at_350[0x430];
  1648. u8 promisc_uc[0x1];
  1649. u8 promisc_mc[0x1];
  1650. u8 promisc_all[0x1];
  1651. u8 reserved_at_783[0x2];
  1652. u8 allowed_list_type[0x3];
  1653. u8 reserved_at_788[0xc];
  1654. u8 allowed_list_size[0xc];
  1655. struct mlx5_ifc_mac_address_layout_bits permanent_address;
  1656. u8 reserved_at_7e0[0x20];
  1657. u8 current_uc_mac_address[0][0x40];
  1658. };
  1659. enum {
  1660. MLX5_MKC_ACCESS_MODE_PA = 0x0,
  1661. MLX5_MKC_ACCESS_MODE_MTT = 0x1,
  1662. MLX5_MKC_ACCESS_MODE_KLMS = 0x2,
  1663. };
  1664. struct mlx5_ifc_mkc_bits {
  1665. u8 reserved_at_0[0x1];
  1666. u8 free[0x1];
  1667. u8 reserved_at_2[0xd];
  1668. u8 small_fence_on_rdma_read_response[0x1];
  1669. u8 umr_en[0x1];
  1670. u8 a[0x1];
  1671. u8 rw[0x1];
  1672. u8 rr[0x1];
  1673. u8 lw[0x1];
  1674. u8 lr[0x1];
  1675. u8 access_mode[0x2];
  1676. u8 reserved_at_18[0x8];
  1677. u8 qpn[0x18];
  1678. u8 mkey_7_0[0x8];
  1679. u8 reserved_at_40[0x20];
  1680. u8 length64[0x1];
  1681. u8 bsf_en[0x1];
  1682. u8 sync_umr[0x1];
  1683. u8 reserved_at_63[0x2];
  1684. u8 expected_sigerr_count[0x1];
  1685. u8 reserved_at_66[0x1];
  1686. u8 en_rinval[0x1];
  1687. u8 pd[0x18];
  1688. u8 start_addr[0x40];
  1689. u8 len[0x40];
  1690. u8 bsf_octword_size[0x20];
  1691. u8 reserved_at_120[0x80];
  1692. u8 translations_octword_size[0x20];
  1693. u8 reserved_at_1c0[0x1b];
  1694. u8 log_page_size[0x5];
  1695. u8 reserved_at_1e0[0x20];
  1696. };
  1697. struct mlx5_ifc_pkey_bits {
  1698. u8 reserved_at_0[0x10];
  1699. u8 pkey[0x10];
  1700. };
  1701. struct mlx5_ifc_array128_auto_bits {
  1702. u8 array128_auto[16][0x8];
  1703. };
  1704. struct mlx5_ifc_hca_vport_context_bits {
  1705. u8 field_select[0x20];
  1706. u8 reserved_at_20[0xe0];
  1707. u8 sm_virt_aware[0x1];
  1708. u8 has_smi[0x1];
  1709. u8 has_raw[0x1];
  1710. u8 grh_required[0x1];
  1711. u8 reserved_at_104[0xc];
  1712. u8 port_physical_state[0x4];
  1713. u8 vport_state_policy[0x4];
  1714. u8 port_state[0x4];
  1715. u8 vport_state[0x4];
  1716. u8 reserved_at_120[0x20];
  1717. u8 system_image_guid[0x40];
  1718. u8 port_guid[0x40];
  1719. u8 node_guid[0x40];
  1720. u8 cap_mask1[0x20];
  1721. u8 cap_mask1_field_select[0x20];
  1722. u8 cap_mask2[0x20];
  1723. u8 cap_mask2_field_select[0x20];
  1724. u8 reserved_at_280[0x80];
  1725. u8 lid[0x10];
  1726. u8 reserved_at_310[0x4];
  1727. u8 init_type_reply[0x4];
  1728. u8 lmc[0x3];
  1729. u8 subnet_timeout[0x5];
  1730. u8 sm_lid[0x10];
  1731. u8 sm_sl[0x4];
  1732. u8 reserved_at_334[0xc];
  1733. u8 qkey_violation_counter[0x10];
  1734. u8 pkey_violation_counter[0x10];
  1735. u8 reserved_at_360[0xca0];
  1736. };
  1737. struct mlx5_ifc_esw_vport_context_bits {
  1738. u8 reserved_at_0[0x3];
  1739. u8 vport_svlan_strip[0x1];
  1740. u8 vport_cvlan_strip[0x1];
  1741. u8 vport_svlan_insert[0x1];
  1742. u8 vport_cvlan_insert[0x2];
  1743. u8 reserved_at_8[0x18];
  1744. u8 reserved_at_20[0x20];
  1745. u8 svlan_cfi[0x1];
  1746. u8 svlan_pcp[0x3];
  1747. u8 svlan_id[0xc];
  1748. u8 cvlan_cfi[0x1];
  1749. u8 cvlan_pcp[0x3];
  1750. u8 cvlan_id[0xc];
  1751. u8 reserved_at_60[0x7a0];
  1752. };
  1753. enum {
  1754. MLX5_EQC_STATUS_OK = 0x0,
  1755. MLX5_EQC_STATUS_EQ_WRITE_FAILURE = 0xa,
  1756. };
  1757. enum {
  1758. MLX5_EQC_ST_ARMED = 0x9,
  1759. MLX5_EQC_ST_FIRED = 0xa,
  1760. };
  1761. struct mlx5_ifc_eqc_bits {
  1762. u8 status[0x4];
  1763. u8 reserved_at_4[0x9];
  1764. u8 ec[0x1];
  1765. u8 oi[0x1];
  1766. u8 reserved_at_f[0x5];
  1767. u8 st[0x4];
  1768. u8 reserved_at_18[0x8];
  1769. u8 reserved_at_20[0x20];
  1770. u8 reserved_at_40[0x14];
  1771. u8 page_offset[0x6];
  1772. u8 reserved_at_5a[0x6];
  1773. u8 reserved_at_60[0x3];
  1774. u8 log_eq_size[0x5];
  1775. u8 uar_page[0x18];
  1776. u8 reserved_at_80[0x20];
  1777. u8 reserved_at_a0[0x18];
  1778. u8 intr[0x8];
  1779. u8 reserved_at_c0[0x3];
  1780. u8 log_page_size[0x5];
  1781. u8 reserved_at_c8[0x18];
  1782. u8 reserved_at_e0[0x60];
  1783. u8 reserved_at_140[0x8];
  1784. u8 consumer_counter[0x18];
  1785. u8 reserved_at_160[0x8];
  1786. u8 producer_counter[0x18];
  1787. u8 reserved_at_180[0x80];
  1788. };
  1789. enum {
  1790. MLX5_DCTC_STATE_ACTIVE = 0x0,
  1791. MLX5_DCTC_STATE_DRAINING = 0x1,
  1792. MLX5_DCTC_STATE_DRAINED = 0x2,
  1793. };
  1794. enum {
  1795. MLX5_DCTC_CS_RES_DISABLE = 0x0,
  1796. MLX5_DCTC_CS_RES_NA = 0x1,
  1797. MLX5_DCTC_CS_RES_UP_TO_64B = 0x2,
  1798. };
  1799. enum {
  1800. MLX5_DCTC_MTU_256_BYTES = 0x1,
  1801. MLX5_DCTC_MTU_512_BYTES = 0x2,
  1802. MLX5_DCTC_MTU_1K_BYTES = 0x3,
  1803. MLX5_DCTC_MTU_2K_BYTES = 0x4,
  1804. MLX5_DCTC_MTU_4K_BYTES = 0x5,
  1805. };
  1806. struct mlx5_ifc_dctc_bits {
  1807. u8 reserved_at_0[0x4];
  1808. u8 state[0x4];
  1809. u8 reserved_at_8[0x18];
  1810. u8 reserved_at_20[0x8];
  1811. u8 user_index[0x18];
  1812. u8 reserved_at_40[0x8];
  1813. u8 cqn[0x18];
  1814. u8 counter_set_id[0x8];
  1815. u8 atomic_mode[0x4];
  1816. u8 rre[0x1];
  1817. u8 rwe[0x1];
  1818. u8 rae[0x1];
  1819. u8 atomic_like_write_en[0x1];
  1820. u8 latency_sensitive[0x1];
  1821. u8 rlky[0x1];
  1822. u8 free_ar[0x1];
  1823. u8 reserved_at_73[0xd];
  1824. u8 reserved_at_80[0x8];
  1825. u8 cs_res[0x8];
  1826. u8 reserved_at_90[0x3];
  1827. u8 min_rnr_nak[0x5];
  1828. u8 reserved_at_98[0x8];
  1829. u8 reserved_at_a0[0x8];
  1830. u8 srqn[0x18];
  1831. u8 reserved_at_c0[0x8];
  1832. u8 pd[0x18];
  1833. u8 tclass[0x8];
  1834. u8 reserved_at_e8[0x4];
  1835. u8 flow_label[0x14];
  1836. u8 dc_access_key[0x40];
  1837. u8 reserved_at_140[0x5];
  1838. u8 mtu[0x3];
  1839. u8 port[0x8];
  1840. u8 pkey_index[0x10];
  1841. u8 reserved_at_160[0x8];
  1842. u8 my_addr_index[0x8];
  1843. u8 reserved_at_170[0x8];
  1844. u8 hop_limit[0x8];
  1845. u8 dc_access_key_violation_count[0x20];
  1846. u8 reserved_at_1a0[0x14];
  1847. u8 dei_cfi[0x1];
  1848. u8 eth_prio[0x3];
  1849. u8 ecn[0x2];
  1850. u8 dscp[0x6];
  1851. u8 reserved_at_1c0[0x40];
  1852. };
  1853. enum {
  1854. MLX5_CQC_STATUS_OK = 0x0,
  1855. MLX5_CQC_STATUS_CQ_OVERFLOW = 0x9,
  1856. MLX5_CQC_STATUS_CQ_WRITE_FAIL = 0xa,
  1857. };
  1858. enum {
  1859. MLX5_CQC_CQE_SZ_64_BYTES = 0x0,
  1860. MLX5_CQC_CQE_SZ_128_BYTES = 0x1,
  1861. };
  1862. enum {
  1863. MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED = 0x6,
  1864. MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED = 0x9,
  1865. MLX5_CQC_ST_FIRED = 0xa,
  1866. };
  1867. struct mlx5_ifc_cqc_bits {
  1868. u8 status[0x4];
  1869. u8 reserved_at_4[0x4];
  1870. u8 cqe_sz[0x3];
  1871. u8 cc[0x1];
  1872. u8 reserved_at_c[0x1];
  1873. u8 scqe_break_moderation_en[0x1];
  1874. u8 oi[0x1];
  1875. u8 reserved_at_f[0x2];
  1876. u8 cqe_zip_en[0x1];
  1877. u8 mini_cqe_res_format[0x2];
  1878. u8 st[0x4];
  1879. u8 reserved_at_18[0x8];
  1880. u8 reserved_at_20[0x20];
  1881. u8 reserved_at_40[0x14];
  1882. u8 page_offset[0x6];
  1883. u8 reserved_at_5a[0x6];
  1884. u8 reserved_at_60[0x3];
  1885. u8 log_cq_size[0x5];
  1886. u8 uar_page[0x18];
  1887. u8 reserved_at_80[0x4];
  1888. u8 cq_period[0xc];
  1889. u8 cq_max_count[0x10];
  1890. u8 reserved_at_a0[0x18];
  1891. u8 c_eqn[0x8];
  1892. u8 reserved_at_c0[0x3];
  1893. u8 log_page_size[0x5];
  1894. u8 reserved_at_c8[0x18];
  1895. u8 reserved_at_e0[0x20];
  1896. u8 reserved_at_100[0x8];
  1897. u8 last_notified_index[0x18];
  1898. u8 reserved_at_120[0x8];
  1899. u8 last_solicit_index[0x18];
  1900. u8 reserved_at_140[0x8];
  1901. u8 consumer_counter[0x18];
  1902. u8 reserved_at_160[0x8];
  1903. u8 producer_counter[0x18];
  1904. u8 reserved_at_180[0x40];
  1905. u8 dbr_addr[0x40];
  1906. };
  1907. union mlx5_ifc_cong_control_roce_ecn_auto_bits {
  1908. struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
  1909. struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
  1910. struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
  1911. u8 reserved_at_0[0x800];
  1912. };
  1913. struct mlx5_ifc_query_adapter_param_block_bits {
  1914. u8 reserved_at_0[0xc0];
  1915. u8 reserved_at_c0[0x8];
  1916. u8 ieee_vendor_id[0x18];
  1917. u8 reserved_at_e0[0x10];
  1918. u8 vsd_vendor_id[0x10];
  1919. u8 vsd[208][0x8];
  1920. u8 vsd_contd_psid[16][0x8];
  1921. };
  1922. union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
  1923. struct mlx5_ifc_modify_field_select_bits modify_field_select;
  1924. struct mlx5_ifc_resize_field_select_bits resize_field_select;
  1925. u8 reserved_at_0[0x20];
  1926. };
  1927. union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
  1928. struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
  1929. struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
  1930. struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
  1931. u8 reserved_at_0[0x20];
  1932. };
  1933. union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
  1934. struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
  1935. struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
  1936. struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
  1937. struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
  1938. struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
  1939. struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
  1940. struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
  1941. struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
  1942. struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
  1943. u8 reserved_at_0[0x7c0];
  1944. };
  1945. union mlx5_ifc_event_auto_bits {
  1946. struct mlx5_ifc_comp_event_bits comp_event;
  1947. struct mlx5_ifc_dct_events_bits dct_events;
  1948. struct mlx5_ifc_qp_events_bits qp_events;
  1949. struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
  1950. struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
  1951. struct mlx5_ifc_cq_error_bits cq_error;
  1952. struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
  1953. struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
  1954. struct mlx5_ifc_gpio_event_bits gpio_event;
  1955. struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
  1956. struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
  1957. struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
  1958. u8 reserved_at_0[0xe0];
  1959. };
  1960. struct mlx5_ifc_health_buffer_bits {
  1961. u8 reserved_at_0[0x100];
  1962. u8 assert_existptr[0x20];
  1963. u8 assert_callra[0x20];
  1964. u8 reserved_at_140[0x40];
  1965. u8 fw_version[0x20];
  1966. u8 hw_id[0x20];
  1967. u8 reserved_at_1c0[0x20];
  1968. u8 irisc_index[0x8];
  1969. u8 synd[0x8];
  1970. u8 ext_synd[0x10];
  1971. };
  1972. struct mlx5_ifc_register_loopback_control_bits {
  1973. u8 no_lb[0x1];
  1974. u8 reserved_at_1[0x7];
  1975. u8 port[0x8];
  1976. u8 reserved_at_10[0x10];
  1977. u8 reserved_at_20[0x60];
  1978. };
  1979. struct mlx5_ifc_teardown_hca_out_bits {
  1980. u8 status[0x8];
  1981. u8 reserved_at_8[0x18];
  1982. u8 syndrome[0x20];
  1983. u8 reserved_at_40[0x40];
  1984. };
  1985. enum {
  1986. MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE = 0x0,
  1987. MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE = 0x1,
  1988. };
  1989. struct mlx5_ifc_teardown_hca_in_bits {
  1990. u8 opcode[0x10];
  1991. u8 reserved_at_10[0x10];
  1992. u8 reserved_at_20[0x10];
  1993. u8 op_mod[0x10];
  1994. u8 reserved_at_40[0x10];
  1995. u8 profile[0x10];
  1996. u8 reserved_at_60[0x20];
  1997. };
  1998. struct mlx5_ifc_sqerr2rts_qp_out_bits {
  1999. u8 status[0x8];
  2000. u8 reserved_at_8[0x18];
  2001. u8 syndrome[0x20];
  2002. u8 reserved_at_40[0x40];
  2003. };
  2004. struct mlx5_ifc_sqerr2rts_qp_in_bits {
  2005. u8 opcode[0x10];
  2006. u8 reserved_at_10[0x10];
  2007. u8 reserved_at_20[0x10];
  2008. u8 op_mod[0x10];
  2009. u8 reserved_at_40[0x8];
  2010. u8 qpn[0x18];
  2011. u8 reserved_at_60[0x20];
  2012. u8 opt_param_mask[0x20];
  2013. u8 reserved_at_a0[0x20];
  2014. struct mlx5_ifc_qpc_bits qpc;
  2015. u8 reserved_at_800[0x80];
  2016. };
  2017. struct mlx5_ifc_sqd2rts_qp_out_bits {
  2018. u8 status[0x8];
  2019. u8 reserved_at_8[0x18];
  2020. u8 syndrome[0x20];
  2021. u8 reserved_at_40[0x40];
  2022. };
  2023. struct mlx5_ifc_sqd2rts_qp_in_bits {
  2024. u8 opcode[0x10];
  2025. u8 reserved_at_10[0x10];
  2026. u8 reserved_at_20[0x10];
  2027. u8 op_mod[0x10];
  2028. u8 reserved_at_40[0x8];
  2029. u8 qpn[0x18];
  2030. u8 reserved_at_60[0x20];
  2031. u8 opt_param_mask[0x20];
  2032. u8 reserved_at_a0[0x20];
  2033. struct mlx5_ifc_qpc_bits qpc;
  2034. u8 reserved_at_800[0x80];
  2035. };
  2036. struct mlx5_ifc_set_roce_address_out_bits {
  2037. u8 status[0x8];
  2038. u8 reserved_at_8[0x18];
  2039. u8 syndrome[0x20];
  2040. u8 reserved_at_40[0x40];
  2041. };
  2042. struct mlx5_ifc_set_roce_address_in_bits {
  2043. u8 opcode[0x10];
  2044. u8 reserved_at_10[0x10];
  2045. u8 reserved_at_20[0x10];
  2046. u8 op_mod[0x10];
  2047. u8 roce_address_index[0x10];
  2048. u8 reserved_at_50[0x10];
  2049. u8 reserved_at_60[0x20];
  2050. struct mlx5_ifc_roce_addr_layout_bits roce_address;
  2051. };
  2052. struct mlx5_ifc_set_mad_demux_out_bits {
  2053. u8 status[0x8];
  2054. u8 reserved_at_8[0x18];
  2055. u8 syndrome[0x20];
  2056. u8 reserved_at_40[0x40];
  2057. };
  2058. enum {
  2059. MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL = 0x0,
  2060. MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE = 0x2,
  2061. };
  2062. struct mlx5_ifc_set_mad_demux_in_bits {
  2063. u8 opcode[0x10];
  2064. u8 reserved_at_10[0x10];
  2065. u8 reserved_at_20[0x10];
  2066. u8 op_mod[0x10];
  2067. u8 reserved_at_40[0x20];
  2068. u8 reserved_at_60[0x6];
  2069. u8 demux_mode[0x2];
  2070. u8 reserved_at_68[0x18];
  2071. };
  2072. struct mlx5_ifc_set_l2_table_entry_out_bits {
  2073. u8 status[0x8];
  2074. u8 reserved_at_8[0x18];
  2075. u8 syndrome[0x20];
  2076. u8 reserved_at_40[0x40];
  2077. };
  2078. struct mlx5_ifc_set_l2_table_entry_in_bits {
  2079. u8 opcode[0x10];
  2080. u8 reserved_at_10[0x10];
  2081. u8 reserved_at_20[0x10];
  2082. u8 op_mod[0x10];
  2083. u8 reserved_at_40[0x60];
  2084. u8 reserved_at_a0[0x8];
  2085. u8 table_index[0x18];
  2086. u8 reserved_at_c0[0x20];
  2087. u8 reserved_at_e0[0x13];
  2088. u8 vlan_valid[0x1];
  2089. u8 vlan[0xc];
  2090. struct mlx5_ifc_mac_address_layout_bits mac_address;
  2091. u8 reserved_at_140[0xc0];
  2092. };
  2093. struct mlx5_ifc_set_issi_out_bits {
  2094. u8 status[0x8];
  2095. u8 reserved_at_8[0x18];
  2096. u8 syndrome[0x20];
  2097. u8 reserved_at_40[0x40];
  2098. };
  2099. struct mlx5_ifc_set_issi_in_bits {
  2100. u8 opcode[0x10];
  2101. u8 reserved_at_10[0x10];
  2102. u8 reserved_at_20[0x10];
  2103. u8 op_mod[0x10];
  2104. u8 reserved_at_40[0x10];
  2105. u8 current_issi[0x10];
  2106. u8 reserved_at_60[0x20];
  2107. };
  2108. struct mlx5_ifc_set_hca_cap_out_bits {
  2109. u8 status[0x8];
  2110. u8 reserved_at_8[0x18];
  2111. u8 syndrome[0x20];
  2112. u8 reserved_at_40[0x40];
  2113. };
  2114. struct mlx5_ifc_set_hca_cap_in_bits {
  2115. u8 opcode[0x10];
  2116. u8 reserved_at_10[0x10];
  2117. u8 reserved_at_20[0x10];
  2118. u8 op_mod[0x10];
  2119. u8 reserved_at_40[0x40];
  2120. union mlx5_ifc_hca_cap_union_bits capability;
  2121. };
  2122. enum {
  2123. MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION = 0x0,
  2124. MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG = 0x1,
  2125. MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST = 0x2,
  2126. MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS = 0x3
  2127. };
  2128. struct mlx5_ifc_set_fte_out_bits {
  2129. u8 status[0x8];
  2130. u8 reserved_at_8[0x18];
  2131. u8 syndrome[0x20];
  2132. u8 reserved_at_40[0x40];
  2133. };
  2134. struct mlx5_ifc_set_fte_in_bits {
  2135. u8 opcode[0x10];
  2136. u8 reserved_at_10[0x10];
  2137. u8 reserved_at_20[0x10];
  2138. u8 op_mod[0x10];
  2139. u8 reserved_at_40[0x40];
  2140. u8 table_type[0x8];
  2141. u8 reserved_at_88[0x18];
  2142. u8 reserved_at_a0[0x8];
  2143. u8 table_id[0x18];
  2144. u8 reserved_at_c0[0x18];
  2145. u8 modify_enable_mask[0x8];
  2146. u8 reserved_at_e0[0x20];
  2147. u8 flow_index[0x20];
  2148. u8 reserved_at_120[0xe0];
  2149. struct mlx5_ifc_flow_context_bits flow_context;
  2150. };
  2151. struct mlx5_ifc_rts2rts_qp_out_bits {
  2152. u8 status[0x8];
  2153. u8 reserved_at_8[0x18];
  2154. u8 syndrome[0x20];
  2155. u8 reserved_at_40[0x40];
  2156. };
  2157. struct mlx5_ifc_rts2rts_qp_in_bits {
  2158. u8 opcode[0x10];
  2159. u8 reserved_at_10[0x10];
  2160. u8 reserved_at_20[0x10];
  2161. u8 op_mod[0x10];
  2162. u8 reserved_at_40[0x8];
  2163. u8 qpn[0x18];
  2164. u8 reserved_at_60[0x20];
  2165. u8 opt_param_mask[0x20];
  2166. u8 reserved_at_a0[0x20];
  2167. struct mlx5_ifc_qpc_bits qpc;
  2168. u8 reserved_at_800[0x80];
  2169. };
  2170. struct mlx5_ifc_rtr2rts_qp_out_bits {
  2171. u8 status[0x8];
  2172. u8 reserved_at_8[0x18];
  2173. u8 syndrome[0x20];
  2174. u8 reserved_at_40[0x40];
  2175. };
  2176. struct mlx5_ifc_rtr2rts_qp_in_bits {
  2177. u8 opcode[0x10];
  2178. u8 reserved_at_10[0x10];
  2179. u8 reserved_at_20[0x10];
  2180. u8 op_mod[0x10];
  2181. u8 reserved_at_40[0x8];
  2182. u8 qpn[0x18];
  2183. u8 reserved_at_60[0x20];
  2184. u8 opt_param_mask[0x20];
  2185. u8 reserved_at_a0[0x20];
  2186. struct mlx5_ifc_qpc_bits qpc;
  2187. u8 reserved_at_800[0x80];
  2188. };
  2189. struct mlx5_ifc_rst2init_qp_out_bits {
  2190. u8 status[0x8];
  2191. u8 reserved_at_8[0x18];
  2192. u8 syndrome[0x20];
  2193. u8 reserved_at_40[0x40];
  2194. };
  2195. struct mlx5_ifc_rst2init_qp_in_bits {
  2196. u8 opcode[0x10];
  2197. u8 reserved_at_10[0x10];
  2198. u8 reserved_at_20[0x10];
  2199. u8 op_mod[0x10];
  2200. u8 reserved_at_40[0x8];
  2201. u8 qpn[0x18];
  2202. u8 reserved_at_60[0x20];
  2203. u8 opt_param_mask[0x20];
  2204. u8 reserved_at_a0[0x20];
  2205. struct mlx5_ifc_qpc_bits qpc;
  2206. u8 reserved_at_800[0x80];
  2207. };
  2208. struct mlx5_ifc_query_xrc_srq_out_bits {
  2209. u8 status[0x8];
  2210. u8 reserved_at_8[0x18];
  2211. u8 syndrome[0x20];
  2212. u8 reserved_at_40[0x40];
  2213. struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
  2214. u8 reserved_at_280[0x600];
  2215. u8 pas[0][0x40];
  2216. };
  2217. struct mlx5_ifc_query_xrc_srq_in_bits {
  2218. u8 opcode[0x10];
  2219. u8 reserved_at_10[0x10];
  2220. u8 reserved_at_20[0x10];
  2221. u8 op_mod[0x10];
  2222. u8 reserved_at_40[0x8];
  2223. u8 xrc_srqn[0x18];
  2224. u8 reserved_at_60[0x20];
  2225. };
  2226. enum {
  2227. MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN = 0x0,
  2228. MLX5_QUERY_VPORT_STATE_OUT_STATE_UP = 0x1,
  2229. };
  2230. struct mlx5_ifc_query_vport_state_out_bits {
  2231. u8 status[0x8];
  2232. u8 reserved_at_8[0x18];
  2233. u8 syndrome[0x20];
  2234. u8 reserved_at_40[0x20];
  2235. u8 reserved_at_60[0x18];
  2236. u8 admin_state[0x4];
  2237. u8 state[0x4];
  2238. };
  2239. enum {
  2240. MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT = 0x0,
  2241. MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT = 0x1,
  2242. };
  2243. struct mlx5_ifc_query_vport_state_in_bits {
  2244. u8 opcode[0x10];
  2245. u8 reserved_at_10[0x10];
  2246. u8 reserved_at_20[0x10];
  2247. u8 op_mod[0x10];
  2248. u8 other_vport[0x1];
  2249. u8 reserved_at_41[0xf];
  2250. u8 vport_number[0x10];
  2251. u8 reserved_at_60[0x20];
  2252. };
  2253. struct mlx5_ifc_query_vport_counter_out_bits {
  2254. u8 status[0x8];
  2255. u8 reserved_at_8[0x18];
  2256. u8 syndrome[0x20];
  2257. u8 reserved_at_40[0x40];
  2258. struct mlx5_ifc_traffic_counter_bits received_errors;
  2259. struct mlx5_ifc_traffic_counter_bits transmit_errors;
  2260. struct mlx5_ifc_traffic_counter_bits received_ib_unicast;
  2261. struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;
  2262. struct mlx5_ifc_traffic_counter_bits received_ib_multicast;
  2263. struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;
  2264. struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;
  2265. struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;
  2266. struct mlx5_ifc_traffic_counter_bits received_eth_unicast;
  2267. struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;
  2268. struct mlx5_ifc_traffic_counter_bits received_eth_multicast;
  2269. struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;
  2270. u8 reserved_at_680[0xa00];
  2271. };
  2272. enum {
  2273. MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS = 0x0,
  2274. };
  2275. struct mlx5_ifc_query_vport_counter_in_bits {
  2276. u8 opcode[0x10];
  2277. u8 reserved_at_10[0x10];
  2278. u8 reserved_at_20[0x10];
  2279. u8 op_mod[0x10];
  2280. u8 other_vport[0x1];
  2281. u8 reserved_at_41[0xb];
  2282. u8 port_num[0x4];
  2283. u8 vport_number[0x10];
  2284. u8 reserved_at_60[0x60];
  2285. u8 clear[0x1];
  2286. u8 reserved_at_c1[0x1f];
  2287. u8 reserved_at_e0[0x20];
  2288. };
  2289. struct mlx5_ifc_query_tis_out_bits {
  2290. u8 status[0x8];
  2291. u8 reserved_at_8[0x18];
  2292. u8 syndrome[0x20];
  2293. u8 reserved_at_40[0x40];
  2294. struct mlx5_ifc_tisc_bits tis_context;
  2295. };
  2296. struct mlx5_ifc_query_tis_in_bits {
  2297. u8 opcode[0x10];
  2298. u8 reserved_at_10[0x10];
  2299. u8 reserved_at_20[0x10];
  2300. u8 op_mod[0x10];
  2301. u8 reserved_at_40[0x8];
  2302. u8 tisn[0x18];
  2303. u8 reserved_at_60[0x20];
  2304. };
  2305. struct mlx5_ifc_query_tir_out_bits {
  2306. u8 status[0x8];
  2307. u8 reserved_at_8[0x18];
  2308. u8 syndrome[0x20];
  2309. u8 reserved_at_40[0xc0];
  2310. struct mlx5_ifc_tirc_bits tir_context;
  2311. };
  2312. struct mlx5_ifc_query_tir_in_bits {
  2313. u8 opcode[0x10];
  2314. u8 reserved_at_10[0x10];
  2315. u8 reserved_at_20[0x10];
  2316. u8 op_mod[0x10];
  2317. u8 reserved_at_40[0x8];
  2318. u8 tirn[0x18];
  2319. u8 reserved_at_60[0x20];
  2320. };
  2321. struct mlx5_ifc_query_srq_out_bits {
  2322. u8 status[0x8];
  2323. u8 reserved_at_8[0x18];
  2324. u8 syndrome[0x20];
  2325. u8 reserved_at_40[0x40];
  2326. struct mlx5_ifc_srqc_bits srq_context_entry;
  2327. u8 reserved_at_280[0x600];
  2328. u8 pas[0][0x40];
  2329. };
  2330. struct mlx5_ifc_query_srq_in_bits {
  2331. u8 opcode[0x10];
  2332. u8 reserved_at_10[0x10];
  2333. u8 reserved_at_20[0x10];
  2334. u8 op_mod[0x10];
  2335. u8 reserved_at_40[0x8];
  2336. u8 srqn[0x18];
  2337. u8 reserved_at_60[0x20];
  2338. };
  2339. struct mlx5_ifc_query_sq_out_bits {
  2340. u8 status[0x8];
  2341. u8 reserved_at_8[0x18];
  2342. u8 syndrome[0x20];
  2343. u8 reserved_at_40[0xc0];
  2344. struct mlx5_ifc_sqc_bits sq_context;
  2345. };
  2346. struct mlx5_ifc_query_sq_in_bits {
  2347. u8 opcode[0x10];
  2348. u8 reserved_at_10[0x10];
  2349. u8 reserved_at_20[0x10];
  2350. u8 op_mod[0x10];
  2351. u8 reserved_at_40[0x8];
  2352. u8 sqn[0x18];
  2353. u8 reserved_at_60[0x20];
  2354. };
  2355. struct mlx5_ifc_query_special_contexts_out_bits {
  2356. u8 status[0x8];
  2357. u8 reserved_at_8[0x18];
  2358. u8 syndrome[0x20];
  2359. u8 reserved_at_40[0x20];
  2360. u8 resd_lkey[0x20];
  2361. };
  2362. struct mlx5_ifc_query_special_contexts_in_bits {
  2363. u8 opcode[0x10];
  2364. u8 reserved_at_10[0x10];
  2365. u8 reserved_at_20[0x10];
  2366. u8 op_mod[0x10];
  2367. u8 reserved_at_40[0x40];
  2368. };
  2369. struct mlx5_ifc_query_rqt_out_bits {
  2370. u8 status[0x8];
  2371. u8 reserved_at_8[0x18];
  2372. u8 syndrome[0x20];
  2373. u8 reserved_at_40[0xc0];
  2374. struct mlx5_ifc_rqtc_bits rqt_context;
  2375. };
  2376. struct mlx5_ifc_query_rqt_in_bits {
  2377. u8 opcode[0x10];
  2378. u8 reserved_at_10[0x10];
  2379. u8 reserved_at_20[0x10];
  2380. u8 op_mod[0x10];
  2381. u8 reserved_at_40[0x8];
  2382. u8 rqtn[0x18];
  2383. u8 reserved_at_60[0x20];
  2384. };
  2385. struct mlx5_ifc_query_rq_out_bits {
  2386. u8 status[0x8];
  2387. u8 reserved_at_8[0x18];
  2388. u8 syndrome[0x20];
  2389. u8 reserved_at_40[0xc0];
  2390. struct mlx5_ifc_rqc_bits rq_context;
  2391. };
  2392. struct mlx5_ifc_query_rq_in_bits {
  2393. u8 opcode[0x10];
  2394. u8 reserved_at_10[0x10];
  2395. u8 reserved_at_20[0x10];
  2396. u8 op_mod[0x10];
  2397. u8 reserved_at_40[0x8];
  2398. u8 rqn[0x18];
  2399. u8 reserved_at_60[0x20];
  2400. };
  2401. struct mlx5_ifc_query_roce_address_out_bits {
  2402. u8 status[0x8];
  2403. u8 reserved_at_8[0x18];
  2404. u8 syndrome[0x20];
  2405. u8 reserved_at_40[0x40];
  2406. struct mlx5_ifc_roce_addr_layout_bits roce_address;
  2407. };
  2408. struct mlx5_ifc_query_roce_address_in_bits {
  2409. u8 opcode[0x10];
  2410. u8 reserved_at_10[0x10];
  2411. u8 reserved_at_20[0x10];
  2412. u8 op_mod[0x10];
  2413. u8 roce_address_index[0x10];
  2414. u8 reserved_at_50[0x10];
  2415. u8 reserved_at_60[0x20];
  2416. };
  2417. struct mlx5_ifc_query_rmp_out_bits {
  2418. u8 status[0x8];
  2419. u8 reserved_at_8[0x18];
  2420. u8 syndrome[0x20];
  2421. u8 reserved_at_40[0xc0];
  2422. struct mlx5_ifc_rmpc_bits rmp_context;
  2423. };
  2424. struct mlx5_ifc_query_rmp_in_bits {
  2425. u8 opcode[0x10];
  2426. u8 reserved_at_10[0x10];
  2427. u8 reserved_at_20[0x10];
  2428. u8 op_mod[0x10];
  2429. u8 reserved_at_40[0x8];
  2430. u8 rmpn[0x18];
  2431. u8 reserved_at_60[0x20];
  2432. };
  2433. struct mlx5_ifc_query_qp_out_bits {
  2434. u8 status[0x8];
  2435. u8 reserved_at_8[0x18];
  2436. u8 syndrome[0x20];
  2437. u8 reserved_at_40[0x40];
  2438. u8 opt_param_mask[0x20];
  2439. u8 reserved_at_a0[0x20];
  2440. struct mlx5_ifc_qpc_bits qpc;
  2441. u8 reserved_at_800[0x80];
  2442. u8 pas[0][0x40];
  2443. };
  2444. struct mlx5_ifc_query_qp_in_bits {
  2445. u8 opcode[0x10];
  2446. u8 reserved_at_10[0x10];
  2447. u8 reserved_at_20[0x10];
  2448. u8 op_mod[0x10];
  2449. u8 reserved_at_40[0x8];
  2450. u8 qpn[0x18];
  2451. u8 reserved_at_60[0x20];
  2452. };
  2453. struct mlx5_ifc_query_q_counter_out_bits {
  2454. u8 status[0x8];
  2455. u8 reserved_at_8[0x18];
  2456. u8 syndrome[0x20];
  2457. u8 reserved_at_40[0x40];
  2458. u8 rx_write_requests[0x20];
  2459. u8 reserved_at_a0[0x20];
  2460. u8 rx_read_requests[0x20];
  2461. u8 reserved_at_e0[0x20];
  2462. u8 rx_atomic_requests[0x20];
  2463. u8 reserved_at_120[0x20];
  2464. u8 rx_dct_connect[0x20];
  2465. u8 reserved_at_160[0x20];
  2466. u8 out_of_buffer[0x20];
  2467. u8 reserved_at_1a0[0x20];
  2468. u8 out_of_sequence[0x20];
  2469. u8 reserved_at_1e0[0x620];
  2470. };
  2471. struct mlx5_ifc_query_q_counter_in_bits {
  2472. u8 opcode[0x10];
  2473. u8 reserved_at_10[0x10];
  2474. u8 reserved_at_20[0x10];
  2475. u8 op_mod[0x10];
  2476. u8 reserved_at_40[0x80];
  2477. u8 clear[0x1];
  2478. u8 reserved_at_c1[0x1f];
  2479. u8 reserved_at_e0[0x18];
  2480. u8 counter_set_id[0x8];
  2481. };
  2482. struct mlx5_ifc_query_pages_out_bits {
  2483. u8 status[0x8];
  2484. u8 reserved_at_8[0x18];
  2485. u8 syndrome[0x20];
  2486. u8 reserved_at_40[0x10];
  2487. u8 function_id[0x10];
  2488. u8 num_pages[0x20];
  2489. };
  2490. enum {
  2491. MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES = 0x1,
  2492. MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES = 0x2,
  2493. MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES = 0x3,
  2494. };
  2495. struct mlx5_ifc_query_pages_in_bits {
  2496. u8 opcode[0x10];
  2497. u8 reserved_at_10[0x10];
  2498. u8 reserved_at_20[0x10];
  2499. u8 op_mod[0x10];
  2500. u8 reserved_at_40[0x10];
  2501. u8 function_id[0x10];
  2502. u8 reserved_at_60[0x20];
  2503. };
  2504. struct mlx5_ifc_query_nic_vport_context_out_bits {
  2505. u8 status[0x8];
  2506. u8 reserved_at_8[0x18];
  2507. u8 syndrome[0x20];
  2508. u8 reserved_at_40[0x40];
  2509. struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
  2510. };
  2511. struct mlx5_ifc_query_nic_vport_context_in_bits {
  2512. u8 opcode[0x10];
  2513. u8 reserved_at_10[0x10];
  2514. u8 reserved_at_20[0x10];
  2515. u8 op_mod[0x10];
  2516. u8 other_vport[0x1];
  2517. u8 reserved_at_41[0xf];
  2518. u8 vport_number[0x10];
  2519. u8 reserved_at_60[0x5];
  2520. u8 allowed_list_type[0x3];
  2521. u8 reserved_at_68[0x18];
  2522. };
  2523. struct mlx5_ifc_query_mkey_out_bits {
  2524. u8 status[0x8];
  2525. u8 reserved_at_8[0x18];
  2526. u8 syndrome[0x20];
  2527. u8 reserved_at_40[0x40];
  2528. struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
  2529. u8 reserved_at_280[0x600];
  2530. u8 bsf0_klm0_pas_mtt0_1[16][0x8];
  2531. u8 bsf1_klm1_pas_mtt2_3[16][0x8];
  2532. };
  2533. struct mlx5_ifc_query_mkey_in_bits {
  2534. u8 opcode[0x10];
  2535. u8 reserved_at_10[0x10];
  2536. u8 reserved_at_20[0x10];
  2537. u8 op_mod[0x10];
  2538. u8 reserved_at_40[0x8];
  2539. u8 mkey_index[0x18];
  2540. u8 pg_access[0x1];
  2541. u8 reserved_at_61[0x1f];
  2542. };
  2543. struct mlx5_ifc_query_mad_demux_out_bits {
  2544. u8 status[0x8];
  2545. u8 reserved_at_8[0x18];
  2546. u8 syndrome[0x20];
  2547. u8 reserved_at_40[0x40];
  2548. u8 mad_dumux_parameters_block[0x20];
  2549. };
  2550. struct mlx5_ifc_query_mad_demux_in_bits {
  2551. u8 opcode[0x10];
  2552. u8 reserved_at_10[0x10];
  2553. u8 reserved_at_20[0x10];
  2554. u8 op_mod[0x10];
  2555. u8 reserved_at_40[0x40];
  2556. };
  2557. struct mlx5_ifc_query_l2_table_entry_out_bits {
  2558. u8 status[0x8];
  2559. u8 reserved_at_8[0x18];
  2560. u8 syndrome[0x20];
  2561. u8 reserved_at_40[0xa0];
  2562. u8 reserved_at_e0[0x13];
  2563. u8 vlan_valid[0x1];
  2564. u8 vlan[0xc];
  2565. struct mlx5_ifc_mac_address_layout_bits mac_address;
  2566. u8 reserved_at_140[0xc0];
  2567. };
  2568. struct mlx5_ifc_query_l2_table_entry_in_bits {
  2569. u8 opcode[0x10];
  2570. u8 reserved_at_10[0x10];
  2571. u8 reserved_at_20[0x10];
  2572. u8 op_mod[0x10];
  2573. u8 reserved_at_40[0x60];
  2574. u8 reserved_at_a0[0x8];
  2575. u8 table_index[0x18];
  2576. u8 reserved_at_c0[0x140];
  2577. };
  2578. struct mlx5_ifc_query_issi_out_bits {
  2579. u8 status[0x8];
  2580. u8 reserved_at_8[0x18];
  2581. u8 syndrome[0x20];
  2582. u8 reserved_at_40[0x10];
  2583. u8 current_issi[0x10];
  2584. u8 reserved_at_60[0xa0];
  2585. u8 reserved_at_100[76][0x8];
  2586. u8 supported_issi_dw0[0x20];
  2587. };
  2588. struct mlx5_ifc_query_issi_in_bits {
  2589. u8 opcode[0x10];
  2590. u8 reserved_at_10[0x10];
  2591. u8 reserved_at_20[0x10];
  2592. u8 op_mod[0x10];
  2593. u8 reserved_at_40[0x40];
  2594. };
  2595. struct mlx5_ifc_query_hca_vport_pkey_out_bits {
  2596. u8 status[0x8];
  2597. u8 reserved_at_8[0x18];
  2598. u8 syndrome[0x20];
  2599. u8 reserved_at_40[0x40];
  2600. struct mlx5_ifc_pkey_bits pkey[0];
  2601. };
  2602. struct mlx5_ifc_query_hca_vport_pkey_in_bits {
  2603. u8 opcode[0x10];
  2604. u8 reserved_at_10[0x10];
  2605. u8 reserved_at_20[0x10];
  2606. u8 op_mod[0x10];
  2607. u8 other_vport[0x1];
  2608. u8 reserved_at_41[0xb];
  2609. u8 port_num[0x4];
  2610. u8 vport_number[0x10];
  2611. u8 reserved_at_60[0x10];
  2612. u8 pkey_index[0x10];
  2613. };
  2614. struct mlx5_ifc_query_hca_vport_gid_out_bits {
  2615. u8 status[0x8];
  2616. u8 reserved_at_8[0x18];
  2617. u8 syndrome[0x20];
  2618. u8 reserved_at_40[0x20];
  2619. u8 gids_num[0x10];
  2620. u8 reserved_at_70[0x10];
  2621. struct mlx5_ifc_array128_auto_bits gid[0];
  2622. };
  2623. struct mlx5_ifc_query_hca_vport_gid_in_bits {
  2624. u8 opcode[0x10];
  2625. u8 reserved_at_10[0x10];
  2626. u8 reserved_at_20[0x10];
  2627. u8 op_mod[0x10];
  2628. u8 other_vport[0x1];
  2629. u8 reserved_at_41[0xb];
  2630. u8 port_num[0x4];
  2631. u8 vport_number[0x10];
  2632. u8 reserved_at_60[0x10];
  2633. u8 gid_index[0x10];
  2634. };
  2635. struct mlx5_ifc_query_hca_vport_context_out_bits {
  2636. u8 status[0x8];
  2637. u8 reserved_at_8[0x18];
  2638. u8 syndrome[0x20];
  2639. u8 reserved_at_40[0x40];
  2640. struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
  2641. };
  2642. struct mlx5_ifc_query_hca_vport_context_in_bits {
  2643. u8 opcode[0x10];
  2644. u8 reserved_at_10[0x10];
  2645. u8 reserved_at_20[0x10];
  2646. u8 op_mod[0x10];
  2647. u8 other_vport[0x1];
  2648. u8 reserved_at_41[0xb];
  2649. u8 port_num[0x4];
  2650. u8 vport_number[0x10];
  2651. u8 reserved_at_60[0x20];
  2652. };
  2653. struct mlx5_ifc_query_hca_cap_out_bits {
  2654. u8 status[0x8];
  2655. u8 reserved_at_8[0x18];
  2656. u8 syndrome[0x20];
  2657. u8 reserved_at_40[0x40];
  2658. union mlx5_ifc_hca_cap_union_bits capability;
  2659. };
  2660. struct mlx5_ifc_query_hca_cap_in_bits {
  2661. u8 opcode[0x10];
  2662. u8 reserved_at_10[0x10];
  2663. u8 reserved_at_20[0x10];
  2664. u8 op_mod[0x10];
  2665. u8 reserved_at_40[0x40];
  2666. };
  2667. struct mlx5_ifc_query_flow_table_out_bits {
  2668. u8 status[0x8];
  2669. u8 reserved_at_8[0x18];
  2670. u8 syndrome[0x20];
  2671. u8 reserved_at_40[0x80];
  2672. u8 reserved_at_c0[0x8];
  2673. u8 level[0x8];
  2674. u8 reserved_at_d0[0x8];
  2675. u8 log_size[0x8];
  2676. u8 reserved_at_e0[0x120];
  2677. };
  2678. struct mlx5_ifc_query_flow_table_in_bits {
  2679. u8 opcode[0x10];
  2680. u8 reserved_at_10[0x10];
  2681. u8 reserved_at_20[0x10];
  2682. u8 op_mod[0x10];
  2683. u8 reserved_at_40[0x40];
  2684. u8 table_type[0x8];
  2685. u8 reserved_at_88[0x18];
  2686. u8 reserved_at_a0[0x8];
  2687. u8 table_id[0x18];
  2688. u8 reserved_at_c0[0x140];
  2689. };
  2690. struct mlx5_ifc_query_fte_out_bits {
  2691. u8 status[0x8];
  2692. u8 reserved_at_8[0x18];
  2693. u8 syndrome[0x20];
  2694. u8 reserved_at_40[0x1c0];
  2695. struct mlx5_ifc_flow_context_bits flow_context;
  2696. };
  2697. struct mlx5_ifc_query_fte_in_bits {
  2698. u8 opcode[0x10];
  2699. u8 reserved_at_10[0x10];
  2700. u8 reserved_at_20[0x10];
  2701. u8 op_mod[0x10];
  2702. u8 reserved_at_40[0x40];
  2703. u8 table_type[0x8];
  2704. u8 reserved_at_88[0x18];
  2705. u8 reserved_at_a0[0x8];
  2706. u8 table_id[0x18];
  2707. u8 reserved_at_c0[0x40];
  2708. u8 flow_index[0x20];
  2709. u8 reserved_at_120[0xe0];
  2710. };
  2711. enum {
  2712. MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
  2713. MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
  2714. MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
  2715. };
  2716. struct mlx5_ifc_query_flow_group_out_bits {
  2717. u8 status[0x8];
  2718. u8 reserved_at_8[0x18];
  2719. u8 syndrome[0x20];
  2720. u8 reserved_at_40[0xa0];
  2721. u8 start_flow_index[0x20];
  2722. u8 reserved_at_100[0x20];
  2723. u8 end_flow_index[0x20];
  2724. u8 reserved_at_140[0xa0];
  2725. u8 reserved_at_1e0[0x18];
  2726. u8 match_criteria_enable[0x8];
  2727. struct mlx5_ifc_fte_match_param_bits match_criteria;
  2728. u8 reserved_at_1200[0xe00];
  2729. };
  2730. struct mlx5_ifc_query_flow_group_in_bits {
  2731. u8 opcode[0x10];
  2732. u8 reserved_at_10[0x10];
  2733. u8 reserved_at_20[0x10];
  2734. u8 op_mod[0x10];
  2735. u8 reserved_at_40[0x40];
  2736. u8 table_type[0x8];
  2737. u8 reserved_at_88[0x18];
  2738. u8 reserved_at_a0[0x8];
  2739. u8 table_id[0x18];
  2740. u8 group_id[0x20];
  2741. u8 reserved_at_e0[0x120];
  2742. };
  2743. struct mlx5_ifc_query_esw_vport_context_out_bits {
  2744. u8 status[0x8];
  2745. u8 reserved_at_8[0x18];
  2746. u8 syndrome[0x20];
  2747. u8 reserved_at_40[0x40];
  2748. struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
  2749. };
  2750. struct mlx5_ifc_query_esw_vport_context_in_bits {
  2751. u8 opcode[0x10];
  2752. u8 reserved_at_10[0x10];
  2753. u8 reserved_at_20[0x10];
  2754. u8 op_mod[0x10];
  2755. u8 other_vport[0x1];
  2756. u8 reserved_at_41[0xf];
  2757. u8 vport_number[0x10];
  2758. u8 reserved_at_60[0x20];
  2759. };
  2760. struct mlx5_ifc_modify_esw_vport_context_out_bits {
  2761. u8 status[0x8];
  2762. u8 reserved_at_8[0x18];
  2763. u8 syndrome[0x20];
  2764. u8 reserved_at_40[0x40];
  2765. };
  2766. struct mlx5_ifc_esw_vport_context_fields_select_bits {
  2767. u8 reserved_at_0[0x1c];
  2768. u8 vport_cvlan_insert[0x1];
  2769. u8 vport_svlan_insert[0x1];
  2770. u8 vport_cvlan_strip[0x1];
  2771. u8 vport_svlan_strip[0x1];
  2772. };
  2773. struct mlx5_ifc_modify_esw_vport_context_in_bits {
  2774. u8 opcode[0x10];
  2775. u8 reserved_at_10[0x10];
  2776. u8 reserved_at_20[0x10];
  2777. u8 op_mod[0x10];
  2778. u8 other_vport[0x1];
  2779. u8 reserved_at_41[0xf];
  2780. u8 vport_number[0x10];
  2781. struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;
  2782. struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
  2783. };
  2784. struct mlx5_ifc_query_eq_out_bits {
  2785. u8 status[0x8];
  2786. u8 reserved_at_8[0x18];
  2787. u8 syndrome[0x20];
  2788. u8 reserved_at_40[0x40];
  2789. struct mlx5_ifc_eqc_bits eq_context_entry;
  2790. u8 reserved_at_280[0x40];
  2791. u8 event_bitmask[0x40];
  2792. u8 reserved_at_300[0x580];
  2793. u8 pas[0][0x40];
  2794. };
  2795. struct mlx5_ifc_query_eq_in_bits {
  2796. u8 opcode[0x10];
  2797. u8 reserved_at_10[0x10];
  2798. u8 reserved_at_20[0x10];
  2799. u8 op_mod[0x10];
  2800. u8 reserved_at_40[0x18];
  2801. u8 eq_number[0x8];
  2802. u8 reserved_at_60[0x20];
  2803. };
  2804. struct mlx5_ifc_query_dct_out_bits {
  2805. u8 status[0x8];
  2806. u8 reserved_at_8[0x18];
  2807. u8 syndrome[0x20];
  2808. u8 reserved_at_40[0x40];
  2809. struct mlx5_ifc_dctc_bits dct_context_entry;
  2810. u8 reserved_at_280[0x180];
  2811. };
  2812. struct mlx5_ifc_query_dct_in_bits {
  2813. u8 opcode[0x10];
  2814. u8 reserved_at_10[0x10];
  2815. u8 reserved_at_20[0x10];
  2816. u8 op_mod[0x10];
  2817. u8 reserved_at_40[0x8];
  2818. u8 dctn[0x18];
  2819. u8 reserved_at_60[0x20];
  2820. };
  2821. struct mlx5_ifc_query_cq_out_bits {
  2822. u8 status[0x8];
  2823. u8 reserved_at_8[0x18];
  2824. u8 syndrome[0x20];
  2825. u8 reserved_at_40[0x40];
  2826. struct mlx5_ifc_cqc_bits cq_context;
  2827. u8 reserved_at_280[0x600];
  2828. u8 pas[0][0x40];
  2829. };
  2830. struct mlx5_ifc_query_cq_in_bits {
  2831. u8 opcode[0x10];
  2832. u8 reserved_at_10[0x10];
  2833. u8 reserved_at_20[0x10];
  2834. u8 op_mod[0x10];
  2835. u8 reserved_at_40[0x8];
  2836. u8 cqn[0x18];
  2837. u8 reserved_at_60[0x20];
  2838. };
  2839. struct mlx5_ifc_query_cong_status_out_bits {
  2840. u8 status[0x8];
  2841. u8 reserved_at_8[0x18];
  2842. u8 syndrome[0x20];
  2843. u8 reserved_at_40[0x20];
  2844. u8 enable[0x1];
  2845. u8 tag_enable[0x1];
  2846. u8 reserved_at_62[0x1e];
  2847. };
  2848. struct mlx5_ifc_query_cong_status_in_bits {
  2849. u8 opcode[0x10];
  2850. u8 reserved_at_10[0x10];
  2851. u8 reserved_at_20[0x10];
  2852. u8 op_mod[0x10];
  2853. u8 reserved_at_40[0x18];
  2854. u8 priority[0x4];
  2855. u8 cong_protocol[0x4];
  2856. u8 reserved_at_60[0x20];
  2857. };
  2858. struct mlx5_ifc_query_cong_statistics_out_bits {
  2859. u8 status[0x8];
  2860. u8 reserved_at_8[0x18];
  2861. u8 syndrome[0x20];
  2862. u8 reserved_at_40[0x40];
  2863. u8 cur_flows[0x20];
  2864. u8 sum_flows[0x20];
  2865. u8 cnp_ignored_high[0x20];
  2866. u8 cnp_ignored_low[0x20];
  2867. u8 cnp_handled_high[0x20];
  2868. u8 cnp_handled_low[0x20];
  2869. u8 reserved_at_140[0x100];
  2870. u8 time_stamp_high[0x20];
  2871. u8 time_stamp_low[0x20];
  2872. u8 accumulators_period[0x20];
  2873. u8 ecn_marked_roce_packets_high[0x20];
  2874. u8 ecn_marked_roce_packets_low[0x20];
  2875. u8 cnps_sent_high[0x20];
  2876. u8 cnps_sent_low[0x20];
  2877. u8 reserved_at_320[0x560];
  2878. };
  2879. struct mlx5_ifc_query_cong_statistics_in_bits {
  2880. u8 opcode[0x10];
  2881. u8 reserved_at_10[0x10];
  2882. u8 reserved_at_20[0x10];
  2883. u8 op_mod[0x10];
  2884. u8 clear[0x1];
  2885. u8 reserved_at_41[0x1f];
  2886. u8 reserved_at_60[0x20];
  2887. };
  2888. struct mlx5_ifc_query_cong_params_out_bits {
  2889. u8 status[0x8];
  2890. u8 reserved_at_8[0x18];
  2891. u8 syndrome[0x20];
  2892. u8 reserved_at_40[0x40];
  2893. union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
  2894. };
  2895. struct mlx5_ifc_query_cong_params_in_bits {
  2896. u8 opcode[0x10];
  2897. u8 reserved_at_10[0x10];
  2898. u8 reserved_at_20[0x10];
  2899. u8 op_mod[0x10];
  2900. u8 reserved_at_40[0x1c];
  2901. u8 cong_protocol[0x4];
  2902. u8 reserved_at_60[0x20];
  2903. };
  2904. struct mlx5_ifc_query_adapter_out_bits {
  2905. u8 status[0x8];
  2906. u8 reserved_at_8[0x18];
  2907. u8 syndrome[0x20];
  2908. u8 reserved_at_40[0x40];
  2909. struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
  2910. };
  2911. struct mlx5_ifc_query_adapter_in_bits {
  2912. u8 opcode[0x10];
  2913. u8 reserved_at_10[0x10];
  2914. u8 reserved_at_20[0x10];
  2915. u8 op_mod[0x10];
  2916. u8 reserved_at_40[0x40];
  2917. };
  2918. struct mlx5_ifc_qp_2rst_out_bits {
  2919. u8 status[0x8];
  2920. u8 reserved_at_8[0x18];
  2921. u8 syndrome[0x20];
  2922. u8 reserved_at_40[0x40];
  2923. };
  2924. struct mlx5_ifc_qp_2rst_in_bits {
  2925. u8 opcode[0x10];
  2926. u8 reserved_at_10[0x10];
  2927. u8 reserved_at_20[0x10];
  2928. u8 op_mod[0x10];
  2929. u8 reserved_at_40[0x8];
  2930. u8 qpn[0x18];
  2931. u8 reserved_at_60[0x20];
  2932. };
  2933. struct mlx5_ifc_qp_2err_out_bits {
  2934. u8 status[0x8];
  2935. u8 reserved_at_8[0x18];
  2936. u8 syndrome[0x20];
  2937. u8 reserved_at_40[0x40];
  2938. };
  2939. struct mlx5_ifc_qp_2err_in_bits {
  2940. u8 opcode[0x10];
  2941. u8 reserved_at_10[0x10];
  2942. u8 reserved_at_20[0x10];
  2943. u8 op_mod[0x10];
  2944. u8 reserved_at_40[0x8];
  2945. u8 qpn[0x18];
  2946. u8 reserved_at_60[0x20];
  2947. };
  2948. struct mlx5_ifc_page_fault_resume_out_bits {
  2949. u8 status[0x8];
  2950. u8 reserved_at_8[0x18];
  2951. u8 syndrome[0x20];
  2952. u8 reserved_at_40[0x40];
  2953. };
  2954. struct mlx5_ifc_page_fault_resume_in_bits {
  2955. u8 opcode[0x10];
  2956. u8 reserved_at_10[0x10];
  2957. u8 reserved_at_20[0x10];
  2958. u8 op_mod[0x10];
  2959. u8 error[0x1];
  2960. u8 reserved_at_41[0x4];
  2961. u8 rdma[0x1];
  2962. u8 read_write[0x1];
  2963. u8 req_res[0x1];
  2964. u8 qpn[0x18];
  2965. u8 reserved_at_60[0x20];
  2966. };
  2967. struct mlx5_ifc_nop_out_bits {
  2968. u8 status[0x8];
  2969. u8 reserved_at_8[0x18];
  2970. u8 syndrome[0x20];
  2971. u8 reserved_at_40[0x40];
  2972. };
  2973. struct mlx5_ifc_nop_in_bits {
  2974. u8 opcode[0x10];
  2975. u8 reserved_at_10[0x10];
  2976. u8 reserved_at_20[0x10];
  2977. u8 op_mod[0x10];
  2978. u8 reserved_at_40[0x40];
  2979. };
  2980. struct mlx5_ifc_modify_vport_state_out_bits {
  2981. u8 status[0x8];
  2982. u8 reserved_at_8[0x18];
  2983. u8 syndrome[0x20];
  2984. u8 reserved_at_40[0x40];
  2985. };
  2986. struct mlx5_ifc_modify_vport_state_in_bits {
  2987. u8 opcode[0x10];
  2988. u8 reserved_at_10[0x10];
  2989. u8 reserved_at_20[0x10];
  2990. u8 op_mod[0x10];
  2991. u8 other_vport[0x1];
  2992. u8 reserved_at_41[0xf];
  2993. u8 vport_number[0x10];
  2994. u8 reserved_at_60[0x18];
  2995. u8 admin_state[0x4];
  2996. u8 reserved_at_7c[0x4];
  2997. };
  2998. struct mlx5_ifc_modify_tis_out_bits {
  2999. u8 status[0x8];
  3000. u8 reserved_at_8[0x18];
  3001. u8 syndrome[0x20];
  3002. u8 reserved_at_40[0x40];
  3003. };
  3004. struct mlx5_ifc_modify_tis_bitmask_bits {
  3005. u8 reserved_at_0[0x20];
  3006. u8 reserved_at_20[0x1f];
  3007. u8 prio[0x1];
  3008. };
  3009. struct mlx5_ifc_modify_tis_in_bits {
  3010. u8 opcode[0x10];
  3011. u8 reserved_at_10[0x10];
  3012. u8 reserved_at_20[0x10];
  3013. u8 op_mod[0x10];
  3014. u8 reserved_at_40[0x8];
  3015. u8 tisn[0x18];
  3016. u8 reserved_at_60[0x20];
  3017. struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
  3018. u8 reserved_at_c0[0x40];
  3019. struct mlx5_ifc_tisc_bits ctx;
  3020. };
  3021. struct mlx5_ifc_modify_tir_bitmask_bits {
  3022. u8 reserved_at_0[0x20];
  3023. u8 reserved_at_20[0x1b];
  3024. u8 self_lb_en[0x1];
  3025. u8 reserved_at_3c[0x3];
  3026. u8 lro[0x1];
  3027. };
  3028. struct mlx5_ifc_modify_tir_out_bits {
  3029. u8 status[0x8];
  3030. u8 reserved_at_8[0x18];
  3031. u8 syndrome[0x20];
  3032. u8 reserved_at_40[0x40];
  3033. };
  3034. struct mlx5_ifc_modify_tir_in_bits {
  3035. u8 opcode[0x10];
  3036. u8 reserved_at_10[0x10];
  3037. u8 reserved_at_20[0x10];
  3038. u8 op_mod[0x10];
  3039. u8 reserved_at_40[0x8];
  3040. u8 tirn[0x18];
  3041. u8 reserved_at_60[0x20];
  3042. struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
  3043. u8 reserved_at_c0[0x40];
  3044. struct mlx5_ifc_tirc_bits ctx;
  3045. };
  3046. struct mlx5_ifc_modify_sq_out_bits {
  3047. u8 status[0x8];
  3048. u8 reserved_at_8[0x18];
  3049. u8 syndrome[0x20];
  3050. u8 reserved_at_40[0x40];
  3051. };
  3052. struct mlx5_ifc_modify_sq_in_bits {
  3053. u8 opcode[0x10];
  3054. u8 reserved_at_10[0x10];
  3055. u8 reserved_at_20[0x10];
  3056. u8 op_mod[0x10];
  3057. u8 sq_state[0x4];
  3058. u8 reserved_at_44[0x4];
  3059. u8 sqn[0x18];
  3060. u8 reserved_at_60[0x20];
  3061. u8 modify_bitmask[0x40];
  3062. u8 reserved_at_c0[0x40];
  3063. struct mlx5_ifc_sqc_bits ctx;
  3064. };
  3065. struct mlx5_ifc_modify_rqt_out_bits {
  3066. u8 status[0x8];
  3067. u8 reserved_at_8[0x18];
  3068. u8 syndrome[0x20];
  3069. u8 reserved_at_40[0x40];
  3070. };
  3071. struct mlx5_ifc_rqt_bitmask_bits {
  3072. u8 reserved_at_0[0x20];
  3073. u8 reserved_at_20[0x1f];
  3074. u8 rqn_list[0x1];
  3075. };
  3076. struct mlx5_ifc_modify_rqt_in_bits {
  3077. u8 opcode[0x10];
  3078. u8 reserved_at_10[0x10];
  3079. u8 reserved_at_20[0x10];
  3080. u8 op_mod[0x10];
  3081. u8 reserved_at_40[0x8];
  3082. u8 rqtn[0x18];
  3083. u8 reserved_at_60[0x20];
  3084. struct mlx5_ifc_rqt_bitmask_bits bitmask;
  3085. u8 reserved_at_c0[0x40];
  3086. struct mlx5_ifc_rqtc_bits ctx;
  3087. };
  3088. struct mlx5_ifc_modify_rq_out_bits {
  3089. u8 status[0x8];
  3090. u8 reserved_at_8[0x18];
  3091. u8 syndrome[0x20];
  3092. u8 reserved_at_40[0x40];
  3093. };
  3094. struct mlx5_ifc_modify_rq_in_bits {
  3095. u8 opcode[0x10];
  3096. u8 reserved_at_10[0x10];
  3097. u8 reserved_at_20[0x10];
  3098. u8 op_mod[0x10];
  3099. u8 rq_state[0x4];
  3100. u8 reserved_at_44[0x4];
  3101. u8 rqn[0x18];
  3102. u8 reserved_at_60[0x20];
  3103. u8 modify_bitmask[0x40];
  3104. u8 reserved_at_c0[0x40];
  3105. struct mlx5_ifc_rqc_bits ctx;
  3106. };
  3107. struct mlx5_ifc_modify_rmp_out_bits {
  3108. u8 status[0x8];
  3109. u8 reserved_at_8[0x18];
  3110. u8 syndrome[0x20];
  3111. u8 reserved_at_40[0x40];
  3112. };
  3113. struct mlx5_ifc_rmp_bitmask_bits {
  3114. u8 reserved_at_0[0x20];
  3115. u8 reserved_at_20[0x1f];
  3116. u8 lwm[0x1];
  3117. };
  3118. struct mlx5_ifc_modify_rmp_in_bits {
  3119. u8 opcode[0x10];
  3120. u8 reserved_at_10[0x10];
  3121. u8 reserved_at_20[0x10];
  3122. u8 op_mod[0x10];
  3123. u8 rmp_state[0x4];
  3124. u8 reserved_at_44[0x4];
  3125. u8 rmpn[0x18];
  3126. u8 reserved_at_60[0x20];
  3127. struct mlx5_ifc_rmp_bitmask_bits bitmask;
  3128. u8 reserved_at_c0[0x40];
  3129. struct mlx5_ifc_rmpc_bits ctx;
  3130. };
  3131. struct mlx5_ifc_modify_nic_vport_context_out_bits {
  3132. u8 status[0x8];
  3133. u8 reserved_at_8[0x18];
  3134. u8 syndrome[0x20];
  3135. u8 reserved_at_40[0x40];
  3136. };
  3137. struct mlx5_ifc_modify_nic_vport_field_select_bits {
  3138. u8 reserved_at_0[0x19];
  3139. u8 mtu[0x1];
  3140. u8 change_event[0x1];
  3141. u8 promisc[0x1];
  3142. u8 permanent_address[0x1];
  3143. u8 addresses_list[0x1];
  3144. u8 roce_en[0x1];
  3145. u8 reserved_at_1f[0x1];
  3146. };
  3147. struct mlx5_ifc_modify_nic_vport_context_in_bits {
  3148. u8 opcode[0x10];
  3149. u8 reserved_at_10[0x10];
  3150. u8 reserved_at_20[0x10];
  3151. u8 op_mod[0x10];
  3152. u8 other_vport[0x1];
  3153. u8 reserved_at_41[0xf];
  3154. u8 vport_number[0x10];
  3155. struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;
  3156. u8 reserved_at_80[0x780];
  3157. struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
  3158. };
  3159. struct mlx5_ifc_modify_hca_vport_context_out_bits {
  3160. u8 status[0x8];
  3161. u8 reserved_at_8[0x18];
  3162. u8 syndrome[0x20];
  3163. u8 reserved_at_40[0x40];
  3164. };
  3165. struct mlx5_ifc_modify_hca_vport_context_in_bits {
  3166. u8 opcode[0x10];
  3167. u8 reserved_at_10[0x10];
  3168. u8 reserved_at_20[0x10];
  3169. u8 op_mod[0x10];
  3170. u8 other_vport[0x1];
  3171. u8 reserved_at_41[0xb];
  3172. u8 port_num[0x4];
  3173. u8 vport_number[0x10];
  3174. u8 reserved_at_60[0x20];
  3175. struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
  3176. };
  3177. struct mlx5_ifc_modify_cq_out_bits {
  3178. u8 status[0x8];
  3179. u8 reserved_at_8[0x18];
  3180. u8 syndrome[0x20];
  3181. u8 reserved_at_40[0x40];
  3182. };
  3183. enum {
  3184. MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ = 0x0,
  3185. MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ = 0x1,
  3186. };
  3187. struct mlx5_ifc_modify_cq_in_bits {
  3188. u8 opcode[0x10];
  3189. u8 reserved_at_10[0x10];
  3190. u8 reserved_at_20[0x10];
  3191. u8 op_mod[0x10];
  3192. u8 reserved_at_40[0x8];
  3193. u8 cqn[0x18];
  3194. union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;
  3195. struct mlx5_ifc_cqc_bits cq_context;
  3196. u8 reserved_at_280[0x600];
  3197. u8 pas[0][0x40];
  3198. };
  3199. struct mlx5_ifc_modify_cong_status_out_bits {
  3200. u8 status[0x8];
  3201. u8 reserved_at_8[0x18];
  3202. u8 syndrome[0x20];
  3203. u8 reserved_at_40[0x40];
  3204. };
  3205. struct mlx5_ifc_modify_cong_status_in_bits {
  3206. u8 opcode[0x10];
  3207. u8 reserved_at_10[0x10];
  3208. u8 reserved_at_20[0x10];
  3209. u8 op_mod[0x10];
  3210. u8 reserved_at_40[0x18];
  3211. u8 priority[0x4];
  3212. u8 cong_protocol[0x4];
  3213. u8 enable[0x1];
  3214. u8 tag_enable[0x1];
  3215. u8 reserved_at_62[0x1e];
  3216. };
  3217. struct mlx5_ifc_modify_cong_params_out_bits {
  3218. u8 status[0x8];
  3219. u8 reserved_at_8[0x18];
  3220. u8 syndrome[0x20];
  3221. u8 reserved_at_40[0x40];
  3222. };
  3223. struct mlx5_ifc_modify_cong_params_in_bits {
  3224. u8 opcode[0x10];
  3225. u8 reserved_at_10[0x10];
  3226. u8 reserved_at_20[0x10];
  3227. u8 op_mod[0x10];
  3228. u8 reserved_at_40[0x1c];
  3229. u8 cong_protocol[0x4];
  3230. union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;
  3231. u8 reserved_at_80[0x80];
  3232. union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
  3233. };
  3234. struct mlx5_ifc_manage_pages_out_bits {
  3235. u8 status[0x8];
  3236. u8 reserved_at_8[0x18];
  3237. u8 syndrome[0x20];
  3238. u8 output_num_entries[0x20];
  3239. u8 reserved_at_60[0x20];
  3240. u8 pas[0][0x40];
  3241. };
  3242. enum {
  3243. MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL = 0x0,
  3244. MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS = 0x1,
  3245. MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES = 0x2,
  3246. };
  3247. struct mlx5_ifc_manage_pages_in_bits {
  3248. u8 opcode[0x10];
  3249. u8 reserved_at_10[0x10];
  3250. u8 reserved_at_20[0x10];
  3251. u8 op_mod[0x10];
  3252. u8 reserved_at_40[0x10];
  3253. u8 function_id[0x10];
  3254. u8 input_num_entries[0x20];
  3255. u8 pas[0][0x40];
  3256. };
  3257. struct mlx5_ifc_mad_ifc_out_bits {
  3258. u8 status[0x8];
  3259. u8 reserved_at_8[0x18];
  3260. u8 syndrome[0x20];
  3261. u8 reserved_at_40[0x40];
  3262. u8 response_mad_packet[256][0x8];
  3263. };
  3264. struct mlx5_ifc_mad_ifc_in_bits {
  3265. u8 opcode[0x10];
  3266. u8 reserved_at_10[0x10];
  3267. u8 reserved_at_20[0x10];
  3268. u8 op_mod[0x10];
  3269. u8 remote_lid[0x10];
  3270. u8 reserved_at_50[0x8];
  3271. u8 port[0x8];
  3272. u8 reserved_at_60[0x20];
  3273. u8 mad[256][0x8];
  3274. };
  3275. struct mlx5_ifc_init_hca_out_bits {
  3276. u8 status[0x8];
  3277. u8 reserved_at_8[0x18];
  3278. u8 syndrome[0x20];
  3279. u8 reserved_at_40[0x40];
  3280. };
  3281. struct mlx5_ifc_init_hca_in_bits {
  3282. u8 opcode[0x10];
  3283. u8 reserved_at_10[0x10];
  3284. u8 reserved_at_20[0x10];
  3285. u8 op_mod[0x10];
  3286. u8 reserved_at_40[0x40];
  3287. };
  3288. struct mlx5_ifc_init2rtr_qp_out_bits {
  3289. u8 status[0x8];
  3290. u8 reserved_at_8[0x18];
  3291. u8 syndrome[0x20];
  3292. u8 reserved_at_40[0x40];
  3293. };
  3294. struct mlx5_ifc_init2rtr_qp_in_bits {
  3295. u8 opcode[0x10];
  3296. u8 reserved_at_10[0x10];
  3297. u8 reserved_at_20[0x10];
  3298. u8 op_mod[0x10];
  3299. u8 reserved_at_40[0x8];
  3300. u8 qpn[0x18];
  3301. u8 reserved_at_60[0x20];
  3302. u8 opt_param_mask[0x20];
  3303. u8 reserved_at_a0[0x20];
  3304. struct mlx5_ifc_qpc_bits qpc;
  3305. u8 reserved_at_800[0x80];
  3306. };
  3307. struct mlx5_ifc_init2init_qp_out_bits {
  3308. u8 status[0x8];
  3309. u8 reserved_at_8[0x18];
  3310. u8 syndrome[0x20];
  3311. u8 reserved_at_40[0x40];
  3312. };
  3313. struct mlx5_ifc_init2init_qp_in_bits {
  3314. u8 opcode[0x10];
  3315. u8 reserved_at_10[0x10];
  3316. u8 reserved_at_20[0x10];
  3317. u8 op_mod[0x10];
  3318. u8 reserved_at_40[0x8];
  3319. u8 qpn[0x18];
  3320. u8 reserved_at_60[0x20];
  3321. u8 opt_param_mask[0x20];
  3322. u8 reserved_at_a0[0x20];
  3323. struct mlx5_ifc_qpc_bits qpc;
  3324. u8 reserved_at_800[0x80];
  3325. };
  3326. struct mlx5_ifc_get_dropped_packet_log_out_bits {
  3327. u8 status[0x8];
  3328. u8 reserved_at_8[0x18];
  3329. u8 syndrome[0x20];
  3330. u8 reserved_at_40[0x40];
  3331. u8 packet_headers_log[128][0x8];
  3332. u8 packet_syndrome[64][0x8];
  3333. };
  3334. struct mlx5_ifc_get_dropped_packet_log_in_bits {
  3335. u8 opcode[0x10];
  3336. u8 reserved_at_10[0x10];
  3337. u8 reserved_at_20[0x10];
  3338. u8 op_mod[0x10];
  3339. u8 reserved_at_40[0x40];
  3340. };
  3341. struct mlx5_ifc_gen_eqe_in_bits {
  3342. u8 opcode[0x10];
  3343. u8 reserved_at_10[0x10];
  3344. u8 reserved_at_20[0x10];
  3345. u8 op_mod[0x10];
  3346. u8 reserved_at_40[0x18];
  3347. u8 eq_number[0x8];
  3348. u8 reserved_at_60[0x20];
  3349. u8 eqe[64][0x8];
  3350. };
  3351. struct mlx5_ifc_gen_eq_out_bits {
  3352. u8 status[0x8];
  3353. u8 reserved_at_8[0x18];
  3354. u8 syndrome[0x20];
  3355. u8 reserved_at_40[0x40];
  3356. };
  3357. struct mlx5_ifc_enable_hca_out_bits {
  3358. u8 status[0x8];
  3359. u8 reserved_at_8[0x18];
  3360. u8 syndrome[0x20];
  3361. u8 reserved_at_40[0x20];
  3362. };
  3363. struct mlx5_ifc_enable_hca_in_bits {
  3364. u8 opcode[0x10];
  3365. u8 reserved_at_10[0x10];
  3366. u8 reserved_at_20[0x10];
  3367. u8 op_mod[0x10];
  3368. u8 reserved_at_40[0x10];
  3369. u8 function_id[0x10];
  3370. u8 reserved_at_60[0x20];
  3371. };
  3372. struct mlx5_ifc_drain_dct_out_bits {
  3373. u8 status[0x8];
  3374. u8 reserved_at_8[0x18];
  3375. u8 syndrome[0x20];
  3376. u8 reserved_at_40[0x40];
  3377. };
  3378. struct mlx5_ifc_drain_dct_in_bits {
  3379. u8 opcode[0x10];
  3380. u8 reserved_at_10[0x10];
  3381. u8 reserved_at_20[0x10];
  3382. u8 op_mod[0x10];
  3383. u8 reserved_at_40[0x8];
  3384. u8 dctn[0x18];
  3385. u8 reserved_at_60[0x20];
  3386. };
  3387. struct mlx5_ifc_disable_hca_out_bits {
  3388. u8 status[0x8];
  3389. u8 reserved_at_8[0x18];
  3390. u8 syndrome[0x20];
  3391. u8 reserved_at_40[0x20];
  3392. };
  3393. struct mlx5_ifc_disable_hca_in_bits {
  3394. u8 opcode[0x10];
  3395. u8 reserved_at_10[0x10];
  3396. u8 reserved_at_20[0x10];
  3397. u8 op_mod[0x10];
  3398. u8 reserved_at_40[0x10];
  3399. u8 function_id[0x10];
  3400. u8 reserved_at_60[0x20];
  3401. };
  3402. struct mlx5_ifc_detach_from_mcg_out_bits {
  3403. u8 status[0x8];
  3404. u8 reserved_at_8[0x18];
  3405. u8 syndrome[0x20];
  3406. u8 reserved_at_40[0x40];
  3407. };
  3408. struct mlx5_ifc_detach_from_mcg_in_bits {
  3409. u8 opcode[0x10];
  3410. u8 reserved_at_10[0x10];
  3411. u8 reserved_at_20[0x10];
  3412. u8 op_mod[0x10];
  3413. u8 reserved_at_40[0x8];
  3414. u8 qpn[0x18];
  3415. u8 reserved_at_60[0x20];
  3416. u8 multicast_gid[16][0x8];
  3417. };
  3418. struct mlx5_ifc_destroy_xrc_srq_out_bits {
  3419. u8 status[0x8];
  3420. u8 reserved_at_8[0x18];
  3421. u8 syndrome[0x20];
  3422. u8 reserved_at_40[0x40];
  3423. };
  3424. struct mlx5_ifc_destroy_xrc_srq_in_bits {
  3425. u8 opcode[0x10];
  3426. u8 reserved_at_10[0x10];
  3427. u8 reserved_at_20[0x10];
  3428. u8 op_mod[0x10];
  3429. u8 reserved_at_40[0x8];
  3430. u8 xrc_srqn[0x18];
  3431. u8 reserved_at_60[0x20];
  3432. };
  3433. struct mlx5_ifc_destroy_tis_out_bits {
  3434. u8 status[0x8];
  3435. u8 reserved_at_8[0x18];
  3436. u8 syndrome[0x20];
  3437. u8 reserved_at_40[0x40];
  3438. };
  3439. struct mlx5_ifc_destroy_tis_in_bits {
  3440. u8 opcode[0x10];
  3441. u8 reserved_at_10[0x10];
  3442. u8 reserved_at_20[0x10];
  3443. u8 op_mod[0x10];
  3444. u8 reserved_at_40[0x8];
  3445. u8 tisn[0x18];
  3446. u8 reserved_at_60[0x20];
  3447. };
  3448. struct mlx5_ifc_destroy_tir_out_bits {
  3449. u8 status[0x8];
  3450. u8 reserved_at_8[0x18];
  3451. u8 syndrome[0x20];
  3452. u8 reserved_at_40[0x40];
  3453. };
  3454. struct mlx5_ifc_destroy_tir_in_bits {
  3455. u8 opcode[0x10];
  3456. u8 reserved_at_10[0x10];
  3457. u8 reserved_at_20[0x10];
  3458. u8 op_mod[0x10];
  3459. u8 reserved_at_40[0x8];
  3460. u8 tirn[0x18];
  3461. u8 reserved_at_60[0x20];
  3462. };
  3463. struct mlx5_ifc_destroy_srq_out_bits {
  3464. u8 status[0x8];
  3465. u8 reserved_at_8[0x18];
  3466. u8 syndrome[0x20];
  3467. u8 reserved_at_40[0x40];
  3468. };
  3469. struct mlx5_ifc_destroy_srq_in_bits {
  3470. u8 opcode[0x10];
  3471. u8 reserved_at_10[0x10];
  3472. u8 reserved_at_20[0x10];
  3473. u8 op_mod[0x10];
  3474. u8 reserved_at_40[0x8];
  3475. u8 srqn[0x18];
  3476. u8 reserved_at_60[0x20];
  3477. };
  3478. struct mlx5_ifc_destroy_sq_out_bits {
  3479. u8 status[0x8];
  3480. u8 reserved_at_8[0x18];
  3481. u8 syndrome[0x20];
  3482. u8 reserved_at_40[0x40];
  3483. };
  3484. struct mlx5_ifc_destroy_sq_in_bits {
  3485. u8 opcode[0x10];
  3486. u8 reserved_at_10[0x10];
  3487. u8 reserved_at_20[0x10];
  3488. u8 op_mod[0x10];
  3489. u8 reserved_at_40[0x8];
  3490. u8 sqn[0x18];
  3491. u8 reserved_at_60[0x20];
  3492. };
  3493. struct mlx5_ifc_destroy_rqt_out_bits {
  3494. u8 status[0x8];
  3495. u8 reserved_at_8[0x18];
  3496. u8 syndrome[0x20];
  3497. u8 reserved_at_40[0x40];
  3498. };
  3499. struct mlx5_ifc_destroy_rqt_in_bits {
  3500. u8 opcode[0x10];
  3501. u8 reserved_at_10[0x10];
  3502. u8 reserved_at_20[0x10];
  3503. u8 op_mod[0x10];
  3504. u8 reserved_at_40[0x8];
  3505. u8 rqtn[0x18];
  3506. u8 reserved_at_60[0x20];
  3507. };
  3508. struct mlx5_ifc_destroy_rq_out_bits {
  3509. u8 status[0x8];
  3510. u8 reserved_at_8[0x18];
  3511. u8 syndrome[0x20];
  3512. u8 reserved_at_40[0x40];
  3513. };
  3514. struct mlx5_ifc_destroy_rq_in_bits {
  3515. u8 opcode[0x10];
  3516. u8 reserved_at_10[0x10];
  3517. u8 reserved_at_20[0x10];
  3518. u8 op_mod[0x10];
  3519. u8 reserved_at_40[0x8];
  3520. u8 rqn[0x18];
  3521. u8 reserved_at_60[0x20];
  3522. };
  3523. struct mlx5_ifc_destroy_rmp_out_bits {
  3524. u8 status[0x8];
  3525. u8 reserved_at_8[0x18];
  3526. u8 syndrome[0x20];
  3527. u8 reserved_at_40[0x40];
  3528. };
  3529. struct mlx5_ifc_destroy_rmp_in_bits {
  3530. u8 opcode[0x10];
  3531. u8 reserved_at_10[0x10];
  3532. u8 reserved_at_20[0x10];
  3533. u8 op_mod[0x10];
  3534. u8 reserved_at_40[0x8];
  3535. u8 rmpn[0x18];
  3536. u8 reserved_at_60[0x20];
  3537. };
  3538. struct mlx5_ifc_destroy_qp_out_bits {
  3539. u8 status[0x8];
  3540. u8 reserved_at_8[0x18];
  3541. u8 syndrome[0x20];
  3542. u8 reserved_at_40[0x40];
  3543. };
  3544. struct mlx5_ifc_destroy_qp_in_bits {
  3545. u8 opcode[0x10];
  3546. u8 reserved_at_10[0x10];
  3547. u8 reserved_at_20[0x10];
  3548. u8 op_mod[0x10];
  3549. u8 reserved_at_40[0x8];
  3550. u8 qpn[0x18];
  3551. u8 reserved_at_60[0x20];
  3552. };
  3553. struct mlx5_ifc_destroy_psv_out_bits {
  3554. u8 status[0x8];
  3555. u8 reserved_at_8[0x18];
  3556. u8 syndrome[0x20];
  3557. u8 reserved_at_40[0x40];
  3558. };
  3559. struct mlx5_ifc_destroy_psv_in_bits {
  3560. u8 opcode[0x10];
  3561. u8 reserved_at_10[0x10];
  3562. u8 reserved_at_20[0x10];
  3563. u8 op_mod[0x10];
  3564. u8 reserved_at_40[0x8];
  3565. u8 psvn[0x18];
  3566. u8 reserved_at_60[0x20];
  3567. };
  3568. struct mlx5_ifc_destroy_mkey_out_bits {
  3569. u8 status[0x8];
  3570. u8 reserved_at_8[0x18];
  3571. u8 syndrome[0x20];
  3572. u8 reserved_at_40[0x40];
  3573. };
  3574. struct mlx5_ifc_destroy_mkey_in_bits {
  3575. u8 opcode[0x10];
  3576. u8 reserved_at_10[0x10];
  3577. u8 reserved_at_20[0x10];
  3578. u8 op_mod[0x10];
  3579. u8 reserved_at_40[0x8];
  3580. u8 mkey_index[0x18];
  3581. u8 reserved_at_60[0x20];
  3582. };
  3583. struct mlx5_ifc_destroy_flow_table_out_bits {
  3584. u8 status[0x8];
  3585. u8 reserved_at_8[0x18];
  3586. u8 syndrome[0x20];
  3587. u8 reserved_at_40[0x40];
  3588. };
  3589. struct mlx5_ifc_destroy_flow_table_in_bits {
  3590. u8 opcode[0x10];
  3591. u8 reserved_at_10[0x10];
  3592. u8 reserved_at_20[0x10];
  3593. u8 op_mod[0x10];
  3594. u8 reserved_at_40[0x40];
  3595. u8 table_type[0x8];
  3596. u8 reserved_at_88[0x18];
  3597. u8 reserved_at_a0[0x8];
  3598. u8 table_id[0x18];
  3599. u8 reserved_at_c0[0x140];
  3600. };
  3601. struct mlx5_ifc_destroy_flow_group_out_bits {
  3602. u8 status[0x8];
  3603. u8 reserved_at_8[0x18];
  3604. u8 syndrome[0x20];
  3605. u8 reserved_at_40[0x40];
  3606. };
  3607. struct mlx5_ifc_destroy_flow_group_in_bits {
  3608. u8 opcode[0x10];
  3609. u8 reserved_at_10[0x10];
  3610. u8 reserved_at_20[0x10];
  3611. u8 op_mod[0x10];
  3612. u8 reserved_at_40[0x40];
  3613. u8 table_type[0x8];
  3614. u8 reserved_at_88[0x18];
  3615. u8 reserved_at_a0[0x8];
  3616. u8 table_id[0x18];
  3617. u8 group_id[0x20];
  3618. u8 reserved_at_e0[0x120];
  3619. };
  3620. struct mlx5_ifc_destroy_eq_out_bits {
  3621. u8 status[0x8];
  3622. u8 reserved_at_8[0x18];
  3623. u8 syndrome[0x20];
  3624. u8 reserved_at_40[0x40];
  3625. };
  3626. struct mlx5_ifc_destroy_eq_in_bits {
  3627. u8 opcode[0x10];
  3628. u8 reserved_at_10[0x10];
  3629. u8 reserved_at_20[0x10];
  3630. u8 op_mod[0x10];
  3631. u8 reserved_at_40[0x18];
  3632. u8 eq_number[0x8];
  3633. u8 reserved_at_60[0x20];
  3634. };
  3635. struct mlx5_ifc_destroy_dct_out_bits {
  3636. u8 status[0x8];
  3637. u8 reserved_at_8[0x18];
  3638. u8 syndrome[0x20];
  3639. u8 reserved_at_40[0x40];
  3640. };
  3641. struct mlx5_ifc_destroy_dct_in_bits {
  3642. u8 opcode[0x10];
  3643. u8 reserved_at_10[0x10];
  3644. u8 reserved_at_20[0x10];
  3645. u8 op_mod[0x10];
  3646. u8 reserved_at_40[0x8];
  3647. u8 dctn[0x18];
  3648. u8 reserved_at_60[0x20];
  3649. };
  3650. struct mlx5_ifc_destroy_cq_out_bits {
  3651. u8 status[0x8];
  3652. u8 reserved_at_8[0x18];
  3653. u8 syndrome[0x20];
  3654. u8 reserved_at_40[0x40];
  3655. };
  3656. struct mlx5_ifc_destroy_cq_in_bits {
  3657. u8 opcode[0x10];
  3658. u8 reserved_at_10[0x10];
  3659. u8 reserved_at_20[0x10];
  3660. u8 op_mod[0x10];
  3661. u8 reserved_at_40[0x8];
  3662. u8 cqn[0x18];
  3663. u8 reserved_at_60[0x20];
  3664. };
  3665. struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
  3666. u8 status[0x8];
  3667. u8 reserved_at_8[0x18];
  3668. u8 syndrome[0x20];
  3669. u8 reserved_at_40[0x40];
  3670. };
  3671. struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
  3672. u8 opcode[0x10];
  3673. u8 reserved_at_10[0x10];
  3674. u8 reserved_at_20[0x10];
  3675. u8 op_mod[0x10];
  3676. u8 reserved_at_40[0x20];
  3677. u8 reserved_at_60[0x10];
  3678. u8 vxlan_udp_port[0x10];
  3679. };
  3680. struct mlx5_ifc_delete_l2_table_entry_out_bits {
  3681. u8 status[0x8];
  3682. u8 reserved_at_8[0x18];
  3683. u8 syndrome[0x20];
  3684. u8 reserved_at_40[0x40];
  3685. };
  3686. struct mlx5_ifc_delete_l2_table_entry_in_bits {
  3687. u8 opcode[0x10];
  3688. u8 reserved_at_10[0x10];
  3689. u8 reserved_at_20[0x10];
  3690. u8 op_mod[0x10];
  3691. u8 reserved_at_40[0x60];
  3692. u8 reserved_at_a0[0x8];
  3693. u8 table_index[0x18];
  3694. u8 reserved_at_c0[0x140];
  3695. };
  3696. struct mlx5_ifc_delete_fte_out_bits {
  3697. u8 status[0x8];
  3698. u8 reserved_at_8[0x18];
  3699. u8 syndrome[0x20];
  3700. u8 reserved_at_40[0x40];
  3701. };
  3702. struct mlx5_ifc_delete_fte_in_bits {
  3703. u8 opcode[0x10];
  3704. u8 reserved_at_10[0x10];
  3705. u8 reserved_at_20[0x10];
  3706. u8 op_mod[0x10];
  3707. u8 reserved_at_40[0x40];
  3708. u8 table_type[0x8];
  3709. u8 reserved_at_88[0x18];
  3710. u8 reserved_at_a0[0x8];
  3711. u8 table_id[0x18];
  3712. u8 reserved_at_c0[0x40];
  3713. u8 flow_index[0x20];
  3714. u8 reserved_at_120[0xe0];
  3715. };
  3716. struct mlx5_ifc_dealloc_xrcd_out_bits {
  3717. u8 status[0x8];
  3718. u8 reserved_at_8[0x18];
  3719. u8 syndrome[0x20];
  3720. u8 reserved_at_40[0x40];
  3721. };
  3722. struct mlx5_ifc_dealloc_xrcd_in_bits {
  3723. u8 opcode[0x10];
  3724. u8 reserved_at_10[0x10];
  3725. u8 reserved_at_20[0x10];
  3726. u8 op_mod[0x10];
  3727. u8 reserved_at_40[0x8];
  3728. u8 xrcd[0x18];
  3729. u8 reserved_at_60[0x20];
  3730. };
  3731. struct mlx5_ifc_dealloc_uar_out_bits {
  3732. u8 status[0x8];
  3733. u8 reserved_at_8[0x18];
  3734. u8 syndrome[0x20];
  3735. u8 reserved_at_40[0x40];
  3736. };
  3737. struct mlx5_ifc_dealloc_uar_in_bits {
  3738. u8 opcode[0x10];
  3739. u8 reserved_at_10[0x10];
  3740. u8 reserved_at_20[0x10];
  3741. u8 op_mod[0x10];
  3742. u8 reserved_at_40[0x8];
  3743. u8 uar[0x18];
  3744. u8 reserved_at_60[0x20];
  3745. };
  3746. struct mlx5_ifc_dealloc_transport_domain_out_bits {
  3747. u8 status[0x8];
  3748. u8 reserved_at_8[0x18];
  3749. u8 syndrome[0x20];
  3750. u8 reserved_at_40[0x40];
  3751. };
  3752. struct mlx5_ifc_dealloc_transport_domain_in_bits {
  3753. u8 opcode[0x10];
  3754. u8 reserved_at_10[0x10];
  3755. u8 reserved_at_20[0x10];
  3756. u8 op_mod[0x10];
  3757. u8 reserved_at_40[0x8];
  3758. u8 transport_domain[0x18];
  3759. u8 reserved_at_60[0x20];
  3760. };
  3761. struct mlx5_ifc_dealloc_q_counter_out_bits {
  3762. u8 status[0x8];
  3763. u8 reserved_at_8[0x18];
  3764. u8 syndrome[0x20];
  3765. u8 reserved_at_40[0x40];
  3766. };
  3767. struct mlx5_ifc_dealloc_q_counter_in_bits {
  3768. u8 opcode[0x10];
  3769. u8 reserved_at_10[0x10];
  3770. u8 reserved_at_20[0x10];
  3771. u8 op_mod[0x10];
  3772. u8 reserved_at_40[0x18];
  3773. u8 counter_set_id[0x8];
  3774. u8 reserved_at_60[0x20];
  3775. };
  3776. struct mlx5_ifc_dealloc_pd_out_bits {
  3777. u8 status[0x8];
  3778. u8 reserved_at_8[0x18];
  3779. u8 syndrome[0x20];
  3780. u8 reserved_at_40[0x40];
  3781. };
  3782. struct mlx5_ifc_dealloc_pd_in_bits {
  3783. u8 opcode[0x10];
  3784. u8 reserved_at_10[0x10];
  3785. u8 reserved_at_20[0x10];
  3786. u8 op_mod[0x10];
  3787. u8 reserved_at_40[0x8];
  3788. u8 pd[0x18];
  3789. u8 reserved_at_60[0x20];
  3790. };
  3791. struct mlx5_ifc_create_xrc_srq_out_bits {
  3792. u8 status[0x8];
  3793. u8 reserved_at_8[0x18];
  3794. u8 syndrome[0x20];
  3795. u8 reserved_at_40[0x8];
  3796. u8 xrc_srqn[0x18];
  3797. u8 reserved_at_60[0x20];
  3798. };
  3799. struct mlx5_ifc_create_xrc_srq_in_bits {
  3800. u8 opcode[0x10];
  3801. u8 reserved_at_10[0x10];
  3802. u8 reserved_at_20[0x10];
  3803. u8 op_mod[0x10];
  3804. u8 reserved_at_40[0x40];
  3805. struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;
  3806. u8 reserved_at_280[0x600];
  3807. u8 pas[0][0x40];
  3808. };
  3809. struct mlx5_ifc_create_tis_out_bits {
  3810. u8 status[0x8];
  3811. u8 reserved_at_8[0x18];
  3812. u8 syndrome[0x20];
  3813. u8 reserved_at_40[0x8];
  3814. u8 tisn[0x18];
  3815. u8 reserved_at_60[0x20];
  3816. };
  3817. struct mlx5_ifc_create_tis_in_bits {
  3818. u8 opcode[0x10];
  3819. u8 reserved_at_10[0x10];
  3820. u8 reserved_at_20[0x10];
  3821. u8 op_mod[0x10];
  3822. u8 reserved_at_40[0xc0];
  3823. struct mlx5_ifc_tisc_bits ctx;
  3824. };
  3825. struct mlx5_ifc_create_tir_out_bits {
  3826. u8 status[0x8];
  3827. u8 reserved_at_8[0x18];
  3828. u8 syndrome[0x20];
  3829. u8 reserved_at_40[0x8];
  3830. u8 tirn[0x18];
  3831. u8 reserved_at_60[0x20];
  3832. };
  3833. struct mlx5_ifc_create_tir_in_bits {
  3834. u8 opcode[0x10];
  3835. u8 reserved_at_10[0x10];
  3836. u8 reserved_at_20[0x10];
  3837. u8 op_mod[0x10];
  3838. u8 reserved_at_40[0xc0];
  3839. struct mlx5_ifc_tirc_bits ctx;
  3840. };
  3841. struct mlx5_ifc_create_srq_out_bits {
  3842. u8 status[0x8];
  3843. u8 reserved_at_8[0x18];
  3844. u8 syndrome[0x20];
  3845. u8 reserved_at_40[0x8];
  3846. u8 srqn[0x18];
  3847. u8 reserved_at_60[0x20];
  3848. };
  3849. struct mlx5_ifc_create_srq_in_bits {
  3850. u8 opcode[0x10];
  3851. u8 reserved_at_10[0x10];
  3852. u8 reserved_at_20[0x10];
  3853. u8 op_mod[0x10];
  3854. u8 reserved_at_40[0x40];
  3855. struct mlx5_ifc_srqc_bits srq_context_entry;
  3856. u8 reserved_at_280[0x600];
  3857. u8 pas[0][0x40];
  3858. };
  3859. struct mlx5_ifc_create_sq_out_bits {
  3860. u8 status[0x8];
  3861. u8 reserved_at_8[0x18];
  3862. u8 syndrome[0x20];
  3863. u8 reserved_at_40[0x8];
  3864. u8 sqn[0x18];
  3865. u8 reserved_at_60[0x20];
  3866. };
  3867. struct mlx5_ifc_create_sq_in_bits {
  3868. u8 opcode[0x10];
  3869. u8 reserved_at_10[0x10];
  3870. u8 reserved_at_20[0x10];
  3871. u8 op_mod[0x10];
  3872. u8 reserved_at_40[0xc0];
  3873. struct mlx5_ifc_sqc_bits ctx;
  3874. };
  3875. struct mlx5_ifc_create_rqt_out_bits {
  3876. u8 status[0x8];
  3877. u8 reserved_at_8[0x18];
  3878. u8 syndrome[0x20];
  3879. u8 reserved_at_40[0x8];
  3880. u8 rqtn[0x18];
  3881. u8 reserved_at_60[0x20];
  3882. };
  3883. struct mlx5_ifc_create_rqt_in_bits {
  3884. u8 opcode[0x10];
  3885. u8 reserved_at_10[0x10];
  3886. u8 reserved_at_20[0x10];
  3887. u8 op_mod[0x10];
  3888. u8 reserved_at_40[0xc0];
  3889. struct mlx5_ifc_rqtc_bits rqt_context;
  3890. };
  3891. struct mlx5_ifc_create_rq_out_bits {
  3892. u8 status[0x8];
  3893. u8 reserved_at_8[0x18];
  3894. u8 syndrome[0x20];
  3895. u8 reserved_at_40[0x8];
  3896. u8 rqn[0x18];
  3897. u8 reserved_at_60[0x20];
  3898. };
  3899. struct mlx5_ifc_create_rq_in_bits {
  3900. u8 opcode[0x10];
  3901. u8 reserved_at_10[0x10];
  3902. u8 reserved_at_20[0x10];
  3903. u8 op_mod[0x10];
  3904. u8 reserved_at_40[0xc0];
  3905. struct mlx5_ifc_rqc_bits ctx;
  3906. };
  3907. struct mlx5_ifc_create_rmp_out_bits {
  3908. u8 status[0x8];
  3909. u8 reserved_at_8[0x18];
  3910. u8 syndrome[0x20];
  3911. u8 reserved_at_40[0x8];
  3912. u8 rmpn[0x18];
  3913. u8 reserved_at_60[0x20];
  3914. };
  3915. struct mlx5_ifc_create_rmp_in_bits {
  3916. u8 opcode[0x10];
  3917. u8 reserved_at_10[0x10];
  3918. u8 reserved_at_20[0x10];
  3919. u8 op_mod[0x10];
  3920. u8 reserved_at_40[0xc0];
  3921. struct mlx5_ifc_rmpc_bits ctx;
  3922. };
  3923. struct mlx5_ifc_create_qp_out_bits {
  3924. u8 status[0x8];
  3925. u8 reserved_at_8[0x18];
  3926. u8 syndrome[0x20];
  3927. u8 reserved_at_40[0x8];
  3928. u8 qpn[0x18];
  3929. u8 reserved_at_60[0x20];
  3930. };
  3931. struct mlx5_ifc_create_qp_in_bits {
  3932. u8 opcode[0x10];
  3933. u8 reserved_at_10[0x10];
  3934. u8 reserved_at_20[0x10];
  3935. u8 op_mod[0x10];
  3936. u8 reserved_at_40[0x40];
  3937. u8 opt_param_mask[0x20];
  3938. u8 reserved_at_a0[0x20];
  3939. struct mlx5_ifc_qpc_bits qpc;
  3940. u8 reserved_at_800[0x80];
  3941. u8 pas[0][0x40];
  3942. };
  3943. struct mlx5_ifc_create_psv_out_bits {
  3944. u8 status[0x8];
  3945. u8 reserved_at_8[0x18];
  3946. u8 syndrome[0x20];
  3947. u8 reserved_at_40[0x40];
  3948. u8 reserved_at_80[0x8];
  3949. u8 psv0_index[0x18];
  3950. u8 reserved_at_a0[0x8];
  3951. u8 psv1_index[0x18];
  3952. u8 reserved_at_c0[0x8];
  3953. u8 psv2_index[0x18];
  3954. u8 reserved_at_e0[0x8];
  3955. u8 psv3_index[0x18];
  3956. };
  3957. struct mlx5_ifc_create_psv_in_bits {
  3958. u8 opcode[0x10];
  3959. u8 reserved_at_10[0x10];
  3960. u8 reserved_at_20[0x10];
  3961. u8 op_mod[0x10];
  3962. u8 num_psv[0x4];
  3963. u8 reserved_at_44[0x4];
  3964. u8 pd[0x18];
  3965. u8 reserved_at_60[0x20];
  3966. };
  3967. struct mlx5_ifc_create_mkey_out_bits {
  3968. u8 status[0x8];
  3969. u8 reserved_at_8[0x18];
  3970. u8 syndrome[0x20];
  3971. u8 reserved_at_40[0x8];
  3972. u8 mkey_index[0x18];
  3973. u8 reserved_at_60[0x20];
  3974. };
  3975. struct mlx5_ifc_create_mkey_in_bits {
  3976. u8 opcode[0x10];
  3977. u8 reserved_at_10[0x10];
  3978. u8 reserved_at_20[0x10];
  3979. u8 op_mod[0x10];
  3980. u8 reserved_at_40[0x20];
  3981. u8 pg_access[0x1];
  3982. u8 reserved_at_61[0x1f];
  3983. struct mlx5_ifc_mkc_bits memory_key_mkey_entry;
  3984. u8 reserved_at_280[0x80];
  3985. u8 translations_octword_actual_size[0x20];
  3986. u8 reserved_at_320[0x560];
  3987. u8 klm_pas_mtt[0][0x20];
  3988. };
  3989. struct mlx5_ifc_create_flow_table_out_bits {
  3990. u8 status[0x8];
  3991. u8 reserved_at_8[0x18];
  3992. u8 syndrome[0x20];
  3993. u8 reserved_at_40[0x8];
  3994. u8 table_id[0x18];
  3995. u8 reserved_at_60[0x20];
  3996. };
  3997. struct mlx5_ifc_create_flow_table_in_bits {
  3998. u8 opcode[0x10];
  3999. u8 reserved_at_10[0x10];
  4000. u8 reserved_at_20[0x10];
  4001. u8 op_mod[0x10];
  4002. u8 reserved_at_40[0x40];
  4003. u8 table_type[0x8];
  4004. u8 reserved_at_88[0x18];
  4005. u8 reserved_at_a0[0x20];
  4006. u8 reserved_at_c0[0x4];
  4007. u8 table_miss_mode[0x4];
  4008. u8 level[0x8];
  4009. u8 reserved_at_d0[0x8];
  4010. u8 log_size[0x8];
  4011. u8 reserved_at_e0[0x8];
  4012. u8 table_miss_id[0x18];
  4013. u8 reserved_at_100[0x100];
  4014. };
  4015. struct mlx5_ifc_create_flow_group_out_bits {
  4016. u8 status[0x8];
  4017. u8 reserved_at_8[0x18];
  4018. u8 syndrome[0x20];
  4019. u8 reserved_at_40[0x8];
  4020. u8 group_id[0x18];
  4021. u8 reserved_at_60[0x20];
  4022. };
  4023. enum {
  4024. MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS = 0x0,
  4025. MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS = 0x1,
  4026. MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS = 0x2,
  4027. };
  4028. struct mlx5_ifc_create_flow_group_in_bits {
  4029. u8 opcode[0x10];
  4030. u8 reserved_at_10[0x10];
  4031. u8 reserved_at_20[0x10];
  4032. u8 op_mod[0x10];
  4033. u8 reserved_at_40[0x40];
  4034. u8 table_type[0x8];
  4035. u8 reserved_at_88[0x18];
  4036. u8 reserved_at_a0[0x8];
  4037. u8 table_id[0x18];
  4038. u8 reserved_at_c0[0x20];
  4039. u8 start_flow_index[0x20];
  4040. u8 reserved_at_100[0x20];
  4041. u8 end_flow_index[0x20];
  4042. u8 reserved_at_140[0xa0];
  4043. u8 reserved_at_1e0[0x18];
  4044. u8 match_criteria_enable[0x8];
  4045. struct mlx5_ifc_fte_match_param_bits match_criteria;
  4046. u8 reserved_at_1200[0xe00];
  4047. };
  4048. struct mlx5_ifc_create_eq_out_bits {
  4049. u8 status[0x8];
  4050. u8 reserved_at_8[0x18];
  4051. u8 syndrome[0x20];
  4052. u8 reserved_at_40[0x18];
  4053. u8 eq_number[0x8];
  4054. u8 reserved_at_60[0x20];
  4055. };
  4056. struct mlx5_ifc_create_eq_in_bits {
  4057. u8 opcode[0x10];
  4058. u8 reserved_at_10[0x10];
  4059. u8 reserved_at_20[0x10];
  4060. u8 op_mod[0x10];
  4061. u8 reserved_at_40[0x40];
  4062. struct mlx5_ifc_eqc_bits eq_context_entry;
  4063. u8 reserved_at_280[0x40];
  4064. u8 event_bitmask[0x40];
  4065. u8 reserved_at_300[0x580];
  4066. u8 pas[0][0x40];
  4067. };
  4068. struct mlx5_ifc_create_dct_out_bits {
  4069. u8 status[0x8];
  4070. u8 reserved_at_8[0x18];
  4071. u8 syndrome[0x20];
  4072. u8 reserved_at_40[0x8];
  4073. u8 dctn[0x18];
  4074. u8 reserved_at_60[0x20];
  4075. };
  4076. struct mlx5_ifc_create_dct_in_bits {
  4077. u8 opcode[0x10];
  4078. u8 reserved_at_10[0x10];
  4079. u8 reserved_at_20[0x10];
  4080. u8 op_mod[0x10];
  4081. u8 reserved_at_40[0x40];
  4082. struct mlx5_ifc_dctc_bits dct_context_entry;
  4083. u8 reserved_at_280[0x180];
  4084. };
  4085. struct mlx5_ifc_create_cq_out_bits {
  4086. u8 status[0x8];
  4087. u8 reserved_at_8[0x18];
  4088. u8 syndrome[0x20];
  4089. u8 reserved_at_40[0x8];
  4090. u8 cqn[0x18];
  4091. u8 reserved_at_60[0x20];
  4092. };
  4093. struct mlx5_ifc_create_cq_in_bits {
  4094. u8 opcode[0x10];
  4095. u8 reserved_at_10[0x10];
  4096. u8 reserved_at_20[0x10];
  4097. u8 op_mod[0x10];
  4098. u8 reserved_at_40[0x40];
  4099. struct mlx5_ifc_cqc_bits cq_context;
  4100. u8 reserved_at_280[0x600];
  4101. u8 pas[0][0x40];
  4102. };
  4103. struct mlx5_ifc_config_int_moderation_out_bits {
  4104. u8 status[0x8];
  4105. u8 reserved_at_8[0x18];
  4106. u8 syndrome[0x20];
  4107. u8 reserved_at_40[0x4];
  4108. u8 min_delay[0xc];
  4109. u8 int_vector[0x10];
  4110. u8 reserved_at_60[0x20];
  4111. };
  4112. enum {
  4113. MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE = 0x0,
  4114. MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ = 0x1,
  4115. };
  4116. struct mlx5_ifc_config_int_moderation_in_bits {
  4117. u8 opcode[0x10];
  4118. u8 reserved_at_10[0x10];
  4119. u8 reserved_at_20[0x10];
  4120. u8 op_mod[0x10];
  4121. u8 reserved_at_40[0x4];
  4122. u8 min_delay[0xc];
  4123. u8 int_vector[0x10];
  4124. u8 reserved_at_60[0x20];
  4125. };
  4126. struct mlx5_ifc_attach_to_mcg_out_bits {
  4127. u8 status[0x8];
  4128. u8 reserved_at_8[0x18];
  4129. u8 syndrome[0x20];
  4130. u8 reserved_at_40[0x40];
  4131. };
  4132. struct mlx5_ifc_attach_to_mcg_in_bits {
  4133. u8 opcode[0x10];
  4134. u8 reserved_at_10[0x10];
  4135. u8 reserved_at_20[0x10];
  4136. u8 op_mod[0x10];
  4137. u8 reserved_at_40[0x8];
  4138. u8 qpn[0x18];
  4139. u8 reserved_at_60[0x20];
  4140. u8 multicast_gid[16][0x8];
  4141. };
  4142. struct mlx5_ifc_arm_xrc_srq_out_bits {
  4143. u8 status[0x8];
  4144. u8 reserved_at_8[0x18];
  4145. u8 syndrome[0x20];
  4146. u8 reserved_at_40[0x40];
  4147. };
  4148. enum {
  4149. MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ = 0x1,
  4150. };
  4151. struct mlx5_ifc_arm_xrc_srq_in_bits {
  4152. u8 opcode[0x10];
  4153. u8 reserved_at_10[0x10];
  4154. u8 reserved_at_20[0x10];
  4155. u8 op_mod[0x10];
  4156. u8 reserved_at_40[0x8];
  4157. u8 xrc_srqn[0x18];
  4158. u8 reserved_at_60[0x10];
  4159. u8 lwm[0x10];
  4160. };
  4161. struct mlx5_ifc_arm_rq_out_bits {
  4162. u8 status[0x8];
  4163. u8 reserved_at_8[0x18];
  4164. u8 syndrome[0x20];
  4165. u8 reserved_at_40[0x40];
  4166. };
  4167. enum {
  4168. MLX5_ARM_RQ_IN_OP_MOD_SRQ_ = 0x1,
  4169. };
  4170. struct mlx5_ifc_arm_rq_in_bits {
  4171. u8 opcode[0x10];
  4172. u8 reserved_at_10[0x10];
  4173. u8 reserved_at_20[0x10];
  4174. u8 op_mod[0x10];
  4175. u8 reserved_at_40[0x8];
  4176. u8 srq_number[0x18];
  4177. u8 reserved_at_60[0x10];
  4178. u8 lwm[0x10];
  4179. };
  4180. struct mlx5_ifc_arm_dct_out_bits {
  4181. u8 status[0x8];
  4182. u8 reserved_at_8[0x18];
  4183. u8 syndrome[0x20];
  4184. u8 reserved_at_40[0x40];
  4185. };
  4186. struct mlx5_ifc_arm_dct_in_bits {
  4187. u8 opcode[0x10];
  4188. u8 reserved_at_10[0x10];
  4189. u8 reserved_at_20[0x10];
  4190. u8 op_mod[0x10];
  4191. u8 reserved_at_40[0x8];
  4192. u8 dct_number[0x18];
  4193. u8 reserved_at_60[0x20];
  4194. };
  4195. struct mlx5_ifc_alloc_xrcd_out_bits {
  4196. u8 status[0x8];
  4197. u8 reserved_at_8[0x18];
  4198. u8 syndrome[0x20];
  4199. u8 reserved_at_40[0x8];
  4200. u8 xrcd[0x18];
  4201. u8 reserved_at_60[0x20];
  4202. };
  4203. struct mlx5_ifc_alloc_xrcd_in_bits {
  4204. u8 opcode[0x10];
  4205. u8 reserved_at_10[0x10];
  4206. u8 reserved_at_20[0x10];
  4207. u8 op_mod[0x10];
  4208. u8 reserved_at_40[0x40];
  4209. };
  4210. struct mlx5_ifc_alloc_uar_out_bits {
  4211. u8 status[0x8];
  4212. u8 reserved_at_8[0x18];
  4213. u8 syndrome[0x20];
  4214. u8 reserved_at_40[0x8];
  4215. u8 uar[0x18];
  4216. u8 reserved_at_60[0x20];
  4217. };
  4218. struct mlx5_ifc_alloc_uar_in_bits {
  4219. u8 opcode[0x10];
  4220. u8 reserved_at_10[0x10];
  4221. u8 reserved_at_20[0x10];
  4222. u8 op_mod[0x10];
  4223. u8 reserved_at_40[0x40];
  4224. };
  4225. struct mlx5_ifc_alloc_transport_domain_out_bits {
  4226. u8 status[0x8];
  4227. u8 reserved_at_8[0x18];
  4228. u8 syndrome[0x20];
  4229. u8 reserved_at_40[0x8];
  4230. u8 transport_domain[0x18];
  4231. u8 reserved_at_60[0x20];
  4232. };
  4233. struct mlx5_ifc_alloc_transport_domain_in_bits {
  4234. u8 opcode[0x10];
  4235. u8 reserved_at_10[0x10];
  4236. u8 reserved_at_20[0x10];
  4237. u8 op_mod[0x10];
  4238. u8 reserved_at_40[0x40];
  4239. };
  4240. struct mlx5_ifc_alloc_q_counter_out_bits {
  4241. u8 status[0x8];
  4242. u8 reserved_at_8[0x18];
  4243. u8 syndrome[0x20];
  4244. u8 reserved_at_40[0x18];
  4245. u8 counter_set_id[0x8];
  4246. u8 reserved_at_60[0x20];
  4247. };
  4248. struct mlx5_ifc_alloc_q_counter_in_bits {
  4249. u8 opcode[0x10];
  4250. u8 reserved_at_10[0x10];
  4251. u8 reserved_at_20[0x10];
  4252. u8 op_mod[0x10];
  4253. u8 reserved_at_40[0x40];
  4254. };
  4255. struct mlx5_ifc_alloc_pd_out_bits {
  4256. u8 status[0x8];
  4257. u8 reserved_at_8[0x18];
  4258. u8 syndrome[0x20];
  4259. u8 reserved_at_40[0x8];
  4260. u8 pd[0x18];
  4261. u8 reserved_at_60[0x20];
  4262. };
  4263. struct mlx5_ifc_alloc_pd_in_bits {
  4264. u8 opcode[0x10];
  4265. u8 reserved_at_10[0x10];
  4266. u8 reserved_at_20[0x10];
  4267. u8 op_mod[0x10];
  4268. u8 reserved_at_40[0x40];
  4269. };
  4270. struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
  4271. u8 status[0x8];
  4272. u8 reserved_at_8[0x18];
  4273. u8 syndrome[0x20];
  4274. u8 reserved_at_40[0x40];
  4275. };
  4276. struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
  4277. u8 opcode[0x10];
  4278. u8 reserved_at_10[0x10];
  4279. u8 reserved_at_20[0x10];
  4280. u8 op_mod[0x10];
  4281. u8 reserved_at_40[0x20];
  4282. u8 reserved_at_60[0x10];
  4283. u8 vxlan_udp_port[0x10];
  4284. };
  4285. struct mlx5_ifc_access_register_out_bits {
  4286. u8 status[0x8];
  4287. u8 reserved_at_8[0x18];
  4288. u8 syndrome[0x20];
  4289. u8 reserved_at_40[0x40];
  4290. u8 register_data[0][0x20];
  4291. };
  4292. enum {
  4293. MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE = 0x0,
  4294. MLX5_ACCESS_REGISTER_IN_OP_MOD_READ = 0x1,
  4295. };
  4296. struct mlx5_ifc_access_register_in_bits {
  4297. u8 opcode[0x10];
  4298. u8 reserved_at_10[0x10];
  4299. u8 reserved_at_20[0x10];
  4300. u8 op_mod[0x10];
  4301. u8 reserved_at_40[0x10];
  4302. u8 register_id[0x10];
  4303. u8 argument[0x20];
  4304. u8 register_data[0][0x20];
  4305. };
  4306. struct mlx5_ifc_sltp_reg_bits {
  4307. u8 status[0x4];
  4308. u8 version[0x4];
  4309. u8 local_port[0x8];
  4310. u8 pnat[0x2];
  4311. u8 reserved_at_12[0x2];
  4312. u8 lane[0x4];
  4313. u8 reserved_at_18[0x8];
  4314. u8 reserved_at_20[0x20];
  4315. u8 reserved_at_40[0x7];
  4316. u8 polarity[0x1];
  4317. u8 ob_tap0[0x8];
  4318. u8 ob_tap1[0x8];
  4319. u8 ob_tap2[0x8];
  4320. u8 reserved_at_60[0xc];
  4321. u8 ob_preemp_mode[0x4];
  4322. u8 ob_reg[0x8];
  4323. u8 ob_bias[0x8];
  4324. u8 reserved_at_80[0x20];
  4325. };
  4326. struct mlx5_ifc_slrg_reg_bits {
  4327. u8 status[0x4];
  4328. u8 version[0x4];
  4329. u8 local_port[0x8];
  4330. u8 pnat[0x2];
  4331. u8 reserved_at_12[0x2];
  4332. u8 lane[0x4];
  4333. u8 reserved_at_18[0x8];
  4334. u8 time_to_link_up[0x10];
  4335. u8 reserved_at_30[0xc];
  4336. u8 grade_lane_speed[0x4];
  4337. u8 grade_version[0x8];
  4338. u8 grade[0x18];
  4339. u8 reserved_at_60[0x4];
  4340. u8 height_grade_type[0x4];
  4341. u8 height_grade[0x18];
  4342. u8 height_dz[0x10];
  4343. u8 height_dv[0x10];
  4344. u8 reserved_at_a0[0x10];
  4345. u8 height_sigma[0x10];
  4346. u8 reserved_at_c0[0x20];
  4347. u8 reserved_at_e0[0x4];
  4348. u8 phase_grade_type[0x4];
  4349. u8 phase_grade[0x18];
  4350. u8 reserved_at_100[0x8];
  4351. u8 phase_eo_pos[0x8];
  4352. u8 reserved_at_110[0x8];
  4353. u8 phase_eo_neg[0x8];
  4354. u8 ffe_set_tested[0x10];
  4355. u8 test_errors_per_lane[0x10];
  4356. };
  4357. struct mlx5_ifc_pvlc_reg_bits {
  4358. u8 reserved_at_0[0x8];
  4359. u8 local_port[0x8];
  4360. u8 reserved_at_10[0x10];
  4361. u8 reserved_at_20[0x1c];
  4362. u8 vl_hw_cap[0x4];
  4363. u8 reserved_at_40[0x1c];
  4364. u8 vl_admin[0x4];
  4365. u8 reserved_at_60[0x1c];
  4366. u8 vl_operational[0x4];
  4367. };
  4368. struct mlx5_ifc_pude_reg_bits {
  4369. u8 swid[0x8];
  4370. u8 local_port[0x8];
  4371. u8 reserved_at_10[0x4];
  4372. u8 admin_status[0x4];
  4373. u8 reserved_at_18[0x4];
  4374. u8 oper_status[0x4];
  4375. u8 reserved_at_20[0x60];
  4376. };
  4377. struct mlx5_ifc_ptys_reg_bits {
  4378. u8 reserved_at_0[0x8];
  4379. u8 local_port[0x8];
  4380. u8 reserved_at_10[0xd];
  4381. u8 proto_mask[0x3];
  4382. u8 reserved_at_20[0x40];
  4383. u8 eth_proto_capability[0x20];
  4384. u8 ib_link_width_capability[0x10];
  4385. u8 ib_proto_capability[0x10];
  4386. u8 reserved_at_a0[0x20];
  4387. u8 eth_proto_admin[0x20];
  4388. u8 ib_link_width_admin[0x10];
  4389. u8 ib_proto_admin[0x10];
  4390. u8 reserved_at_100[0x20];
  4391. u8 eth_proto_oper[0x20];
  4392. u8 ib_link_width_oper[0x10];
  4393. u8 ib_proto_oper[0x10];
  4394. u8 reserved_at_160[0x20];
  4395. u8 eth_proto_lp_advertise[0x20];
  4396. u8 reserved_at_1a0[0x60];
  4397. };
  4398. struct mlx5_ifc_ptas_reg_bits {
  4399. u8 reserved_at_0[0x20];
  4400. u8 algorithm_options[0x10];
  4401. u8 reserved_at_30[0x4];
  4402. u8 repetitions_mode[0x4];
  4403. u8 num_of_repetitions[0x8];
  4404. u8 grade_version[0x8];
  4405. u8 height_grade_type[0x4];
  4406. u8 phase_grade_type[0x4];
  4407. u8 height_grade_weight[0x8];
  4408. u8 phase_grade_weight[0x8];
  4409. u8 gisim_measure_bits[0x10];
  4410. u8 adaptive_tap_measure_bits[0x10];
  4411. u8 ber_bath_high_error_threshold[0x10];
  4412. u8 ber_bath_mid_error_threshold[0x10];
  4413. u8 ber_bath_low_error_threshold[0x10];
  4414. u8 one_ratio_high_threshold[0x10];
  4415. u8 one_ratio_high_mid_threshold[0x10];
  4416. u8 one_ratio_low_mid_threshold[0x10];
  4417. u8 one_ratio_low_threshold[0x10];
  4418. u8 ndeo_error_threshold[0x10];
  4419. u8 mixer_offset_step_size[0x10];
  4420. u8 reserved_at_110[0x8];
  4421. u8 mix90_phase_for_voltage_bath[0x8];
  4422. u8 mixer_offset_start[0x10];
  4423. u8 mixer_offset_end[0x10];
  4424. u8 reserved_at_140[0x15];
  4425. u8 ber_test_time[0xb];
  4426. };
  4427. struct mlx5_ifc_pspa_reg_bits {
  4428. u8 swid[0x8];
  4429. u8 local_port[0x8];
  4430. u8 sub_port[0x8];
  4431. u8 reserved_at_18[0x8];
  4432. u8 reserved_at_20[0x20];
  4433. };
  4434. struct mlx5_ifc_pqdr_reg_bits {
  4435. u8 reserved_at_0[0x8];
  4436. u8 local_port[0x8];
  4437. u8 reserved_at_10[0x5];
  4438. u8 prio[0x3];
  4439. u8 reserved_at_18[0x6];
  4440. u8 mode[0x2];
  4441. u8 reserved_at_20[0x20];
  4442. u8 reserved_at_40[0x10];
  4443. u8 min_threshold[0x10];
  4444. u8 reserved_at_60[0x10];
  4445. u8 max_threshold[0x10];
  4446. u8 reserved_at_80[0x10];
  4447. u8 mark_probability_denominator[0x10];
  4448. u8 reserved_at_a0[0x60];
  4449. };
  4450. struct mlx5_ifc_ppsc_reg_bits {
  4451. u8 reserved_at_0[0x8];
  4452. u8 local_port[0x8];
  4453. u8 reserved_at_10[0x10];
  4454. u8 reserved_at_20[0x60];
  4455. u8 reserved_at_80[0x1c];
  4456. u8 wrps_admin[0x4];
  4457. u8 reserved_at_a0[0x1c];
  4458. u8 wrps_status[0x4];
  4459. u8 reserved_at_c0[0x8];
  4460. u8 up_threshold[0x8];
  4461. u8 reserved_at_d0[0x8];
  4462. u8 down_threshold[0x8];
  4463. u8 reserved_at_e0[0x20];
  4464. u8 reserved_at_100[0x1c];
  4465. u8 srps_admin[0x4];
  4466. u8 reserved_at_120[0x1c];
  4467. u8 srps_status[0x4];
  4468. u8 reserved_at_140[0x40];
  4469. };
  4470. struct mlx5_ifc_pplr_reg_bits {
  4471. u8 reserved_at_0[0x8];
  4472. u8 local_port[0x8];
  4473. u8 reserved_at_10[0x10];
  4474. u8 reserved_at_20[0x8];
  4475. u8 lb_cap[0x8];
  4476. u8 reserved_at_30[0x8];
  4477. u8 lb_en[0x8];
  4478. };
  4479. struct mlx5_ifc_pplm_reg_bits {
  4480. u8 reserved_at_0[0x8];
  4481. u8 local_port[0x8];
  4482. u8 reserved_at_10[0x10];
  4483. u8 reserved_at_20[0x20];
  4484. u8 port_profile_mode[0x8];
  4485. u8 static_port_profile[0x8];
  4486. u8 active_port_profile[0x8];
  4487. u8 reserved_at_58[0x8];
  4488. u8 retransmission_active[0x8];
  4489. u8 fec_mode_active[0x18];
  4490. u8 reserved_at_80[0x20];
  4491. };
  4492. struct mlx5_ifc_ppcnt_reg_bits {
  4493. u8 swid[0x8];
  4494. u8 local_port[0x8];
  4495. u8 pnat[0x2];
  4496. u8 reserved_at_12[0x8];
  4497. u8 grp[0x6];
  4498. u8 clr[0x1];
  4499. u8 reserved_at_21[0x1c];
  4500. u8 prio_tc[0x3];
  4501. union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
  4502. };
  4503. struct mlx5_ifc_ppad_reg_bits {
  4504. u8 reserved_at_0[0x3];
  4505. u8 single_mac[0x1];
  4506. u8 reserved_at_4[0x4];
  4507. u8 local_port[0x8];
  4508. u8 mac_47_32[0x10];
  4509. u8 mac_31_0[0x20];
  4510. u8 reserved_at_40[0x40];
  4511. };
  4512. struct mlx5_ifc_pmtu_reg_bits {
  4513. u8 reserved_at_0[0x8];
  4514. u8 local_port[0x8];
  4515. u8 reserved_at_10[0x10];
  4516. u8 max_mtu[0x10];
  4517. u8 reserved_at_30[0x10];
  4518. u8 admin_mtu[0x10];
  4519. u8 reserved_at_50[0x10];
  4520. u8 oper_mtu[0x10];
  4521. u8 reserved_at_70[0x10];
  4522. };
  4523. struct mlx5_ifc_pmpr_reg_bits {
  4524. u8 reserved_at_0[0x8];
  4525. u8 module[0x8];
  4526. u8 reserved_at_10[0x10];
  4527. u8 reserved_at_20[0x18];
  4528. u8 attenuation_5g[0x8];
  4529. u8 reserved_at_40[0x18];
  4530. u8 attenuation_7g[0x8];
  4531. u8 reserved_at_60[0x18];
  4532. u8 attenuation_12g[0x8];
  4533. };
  4534. struct mlx5_ifc_pmpe_reg_bits {
  4535. u8 reserved_at_0[0x8];
  4536. u8 module[0x8];
  4537. u8 reserved_at_10[0xc];
  4538. u8 module_status[0x4];
  4539. u8 reserved_at_20[0x60];
  4540. };
  4541. struct mlx5_ifc_pmpc_reg_bits {
  4542. u8 module_state_updated[32][0x8];
  4543. };
  4544. struct mlx5_ifc_pmlpn_reg_bits {
  4545. u8 reserved_at_0[0x4];
  4546. u8 mlpn_status[0x4];
  4547. u8 local_port[0x8];
  4548. u8 reserved_at_10[0x10];
  4549. u8 e[0x1];
  4550. u8 reserved_at_21[0x1f];
  4551. };
  4552. struct mlx5_ifc_pmlp_reg_bits {
  4553. u8 rxtx[0x1];
  4554. u8 reserved_at_1[0x7];
  4555. u8 local_port[0x8];
  4556. u8 reserved_at_10[0x8];
  4557. u8 width[0x8];
  4558. u8 lane0_module_mapping[0x20];
  4559. u8 lane1_module_mapping[0x20];
  4560. u8 lane2_module_mapping[0x20];
  4561. u8 lane3_module_mapping[0x20];
  4562. u8 reserved_at_a0[0x160];
  4563. };
  4564. struct mlx5_ifc_pmaos_reg_bits {
  4565. u8 reserved_at_0[0x8];
  4566. u8 module[0x8];
  4567. u8 reserved_at_10[0x4];
  4568. u8 admin_status[0x4];
  4569. u8 reserved_at_18[0x4];
  4570. u8 oper_status[0x4];
  4571. u8 ase[0x1];
  4572. u8 ee[0x1];
  4573. u8 reserved_at_22[0x1c];
  4574. u8 e[0x2];
  4575. u8 reserved_at_40[0x40];
  4576. };
  4577. struct mlx5_ifc_plpc_reg_bits {
  4578. u8 reserved_at_0[0x4];
  4579. u8 profile_id[0xc];
  4580. u8 reserved_at_10[0x4];
  4581. u8 proto_mask[0x4];
  4582. u8 reserved_at_18[0x8];
  4583. u8 reserved_at_20[0x10];
  4584. u8 lane_speed[0x10];
  4585. u8 reserved_at_40[0x17];
  4586. u8 lpbf[0x1];
  4587. u8 fec_mode_policy[0x8];
  4588. u8 retransmission_capability[0x8];
  4589. u8 fec_mode_capability[0x18];
  4590. u8 retransmission_support_admin[0x8];
  4591. u8 fec_mode_support_admin[0x18];
  4592. u8 retransmission_request_admin[0x8];
  4593. u8 fec_mode_request_admin[0x18];
  4594. u8 reserved_at_c0[0x80];
  4595. };
  4596. struct mlx5_ifc_plib_reg_bits {
  4597. u8 reserved_at_0[0x8];
  4598. u8 local_port[0x8];
  4599. u8 reserved_at_10[0x8];
  4600. u8 ib_port[0x8];
  4601. u8 reserved_at_20[0x60];
  4602. };
  4603. struct mlx5_ifc_plbf_reg_bits {
  4604. u8 reserved_at_0[0x8];
  4605. u8 local_port[0x8];
  4606. u8 reserved_at_10[0xd];
  4607. u8 lbf_mode[0x3];
  4608. u8 reserved_at_20[0x20];
  4609. };
  4610. struct mlx5_ifc_pipg_reg_bits {
  4611. u8 reserved_at_0[0x8];
  4612. u8 local_port[0x8];
  4613. u8 reserved_at_10[0x10];
  4614. u8 dic[0x1];
  4615. u8 reserved_at_21[0x19];
  4616. u8 ipg[0x4];
  4617. u8 reserved_at_3e[0x2];
  4618. };
  4619. struct mlx5_ifc_pifr_reg_bits {
  4620. u8 reserved_at_0[0x8];
  4621. u8 local_port[0x8];
  4622. u8 reserved_at_10[0x10];
  4623. u8 reserved_at_20[0xe0];
  4624. u8 port_filter[8][0x20];
  4625. u8 port_filter_update_en[8][0x20];
  4626. };
  4627. struct mlx5_ifc_pfcc_reg_bits {
  4628. u8 reserved_at_0[0x8];
  4629. u8 local_port[0x8];
  4630. u8 reserved_at_10[0x10];
  4631. u8 ppan[0x4];
  4632. u8 reserved_at_24[0x4];
  4633. u8 prio_mask_tx[0x8];
  4634. u8 reserved_at_30[0x8];
  4635. u8 prio_mask_rx[0x8];
  4636. u8 pptx[0x1];
  4637. u8 aptx[0x1];
  4638. u8 reserved_at_42[0x6];
  4639. u8 pfctx[0x8];
  4640. u8 reserved_at_50[0x10];
  4641. u8 pprx[0x1];
  4642. u8 aprx[0x1];
  4643. u8 reserved_at_62[0x6];
  4644. u8 pfcrx[0x8];
  4645. u8 reserved_at_70[0x10];
  4646. u8 reserved_at_80[0x80];
  4647. };
  4648. struct mlx5_ifc_pelc_reg_bits {
  4649. u8 op[0x4];
  4650. u8 reserved_at_4[0x4];
  4651. u8 local_port[0x8];
  4652. u8 reserved_at_10[0x10];
  4653. u8 op_admin[0x8];
  4654. u8 op_capability[0x8];
  4655. u8 op_request[0x8];
  4656. u8 op_active[0x8];
  4657. u8 admin[0x40];
  4658. u8 capability[0x40];
  4659. u8 request[0x40];
  4660. u8 active[0x40];
  4661. u8 reserved_at_140[0x80];
  4662. };
  4663. struct mlx5_ifc_peir_reg_bits {
  4664. u8 reserved_at_0[0x8];
  4665. u8 local_port[0x8];
  4666. u8 reserved_at_10[0x10];
  4667. u8 reserved_at_20[0xc];
  4668. u8 error_count[0x4];
  4669. u8 reserved_at_30[0x10];
  4670. u8 reserved_at_40[0xc];
  4671. u8 lane[0x4];
  4672. u8 reserved_at_50[0x8];
  4673. u8 error_type[0x8];
  4674. };
  4675. struct mlx5_ifc_pcap_reg_bits {
  4676. u8 reserved_at_0[0x8];
  4677. u8 local_port[0x8];
  4678. u8 reserved_at_10[0x10];
  4679. u8 port_capability_mask[4][0x20];
  4680. };
  4681. struct mlx5_ifc_paos_reg_bits {
  4682. u8 swid[0x8];
  4683. u8 local_port[0x8];
  4684. u8 reserved_at_10[0x4];
  4685. u8 admin_status[0x4];
  4686. u8 reserved_at_18[0x4];
  4687. u8 oper_status[0x4];
  4688. u8 ase[0x1];
  4689. u8 ee[0x1];
  4690. u8 reserved_at_22[0x1c];
  4691. u8 e[0x2];
  4692. u8 reserved_at_40[0x40];
  4693. };
  4694. struct mlx5_ifc_pamp_reg_bits {
  4695. u8 reserved_at_0[0x8];
  4696. u8 opamp_group[0x8];
  4697. u8 reserved_at_10[0xc];
  4698. u8 opamp_group_type[0x4];
  4699. u8 start_index[0x10];
  4700. u8 reserved_at_30[0x4];
  4701. u8 num_of_indices[0xc];
  4702. u8 index_data[18][0x10];
  4703. };
  4704. struct mlx5_ifc_lane_2_module_mapping_bits {
  4705. u8 reserved_at_0[0x6];
  4706. u8 rx_lane[0x2];
  4707. u8 reserved_at_8[0x6];
  4708. u8 tx_lane[0x2];
  4709. u8 reserved_at_10[0x8];
  4710. u8 module[0x8];
  4711. };
  4712. struct mlx5_ifc_bufferx_reg_bits {
  4713. u8 reserved_at_0[0x6];
  4714. u8 lossy[0x1];
  4715. u8 epsb[0x1];
  4716. u8 reserved_at_8[0xc];
  4717. u8 size[0xc];
  4718. u8 xoff_threshold[0x10];
  4719. u8 xon_threshold[0x10];
  4720. };
  4721. struct mlx5_ifc_set_node_in_bits {
  4722. u8 node_description[64][0x8];
  4723. };
  4724. struct mlx5_ifc_register_power_settings_bits {
  4725. u8 reserved_at_0[0x18];
  4726. u8 power_settings_level[0x8];
  4727. u8 reserved_at_20[0x60];
  4728. };
  4729. struct mlx5_ifc_register_host_endianness_bits {
  4730. u8 he[0x1];
  4731. u8 reserved_at_1[0x1f];
  4732. u8 reserved_at_20[0x60];
  4733. };
  4734. struct mlx5_ifc_umr_pointer_desc_argument_bits {
  4735. u8 reserved_at_0[0x20];
  4736. u8 mkey[0x20];
  4737. u8 addressh_63_32[0x20];
  4738. u8 addressl_31_0[0x20];
  4739. };
  4740. struct mlx5_ifc_ud_adrs_vector_bits {
  4741. u8 dc_key[0x40];
  4742. u8 ext[0x1];
  4743. u8 reserved_at_41[0x7];
  4744. u8 destination_qp_dct[0x18];
  4745. u8 static_rate[0x4];
  4746. u8 sl_eth_prio[0x4];
  4747. u8 fl[0x1];
  4748. u8 mlid[0x7];
  4749. u8 rlid_udp_sport[0x10];
  4750. u8 reserved_at_80[0x20];
  4751. u8 rmac_47_16[0x20];
  4752. u8 rmac_15_0[0x10];
  4753. u8 tclass[0x8];
  4754. u8 hop_limit[0x8];
  4755. u8 reserved_at_e0[0x1];
  4756. u8 grh[0x1];
  4757. u8 reserved_at_e2[0x2];
  4758. u8 src_addr_index[0x8];
  4759. u8 flow_label[0x14];
  4760. u8 rgid_rip[16][0x8];
  4761. };
  4762. struct mlx5_ifc_pages_req_event_bits {
  4763. u8 reserved_at_0[0x10];
  4764. u8 function_id[0x10];
  4765. u8 num_pages[0x20];
  4766. u8 reserved_at_40[0xa0];
  4767. };
  4768. struct mlx5_ifc_eqe_bits {
  4769. u8 reserved_at_0[0x8];
  4770. u8 event_type[0x8];
  4771. u8 reserved_at_10[0x8];
  4772. u8 event_sub_type[0x8];
  4773. u8 reserved_at_20[0xe0];
  4774. union mlx5_ifc_event_auto_bits event_data;
  4775. u8 reserved_at_1e0[0x10];
  4776. u8 signature[0x8];
  4777. u8 reserved_at_1f8[0x7];
  4778. u8 owner[0x1];
  4779. };
  4780. enum {
  4781. MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT = 0x7,
  4782. };
  4783. struct mlx5_ifc_cmd_queue_entry_bits {
  4784. u8 type[0x8];
  4785. u8 reserved_at_8[0x18];
  4786. u8 input_length[0x20];
  4787. u8 input_mailbox_pointer_63_32[0x20];
  4788. u8 input_mailbox_pointer_31_9[0x17];
  4789. u8 reserved_at_77[0x9];
  4790. u8 command_input_inline_data[16][0x8];
  4791. u8 command_output_inline_data[16][0x8];
  4792. u8 output_mailbox_pointer_63_32[0x20];
  4793. u8 output_mailbox_pointer_31_9[0x17];
  4794. u8 reserved_at_1b7[0x9];
  4795. u8 output_length[0x20];
  4796. u8 token[0x8];
  4797. u8 signature[0x8];
  4798. u8 reserved_at_1f0[0x8];
  4799. u8 status[0x7];
  4800. u8 ownership[0x1];
  4801. };
  4802. struct mlx5_ifc_cmd_out_bits {
  4803. u8 status[0x8];
  4804. u8 reserved_at_8[0x18];
  4805. u8 syndrome[0x20];
  4806. u8 command_output[0x20];
  4807. };
  4808. struct mlx5_ifc_cmd_in_bits {
  4809. u8 opcode[0x10];
  4810. u8 reserved_at_10[0x10];
  4811. u8 reserved_at_20[0x10];
  4812. u8 op_mod[0x10];
  4813. u8 command[0][0x20];
  4814. };
  4815. struct mlx5_ifc_cmd_if_box_bits {
  4816. u8 mailbox_data[512][0x8];
  4817. u8 reserved_at_1000[0x180];
  4818. u8 next_pointer_63_32[0x20];
  4819. u8 next_pointer_31_10[0x16];
  4820. u8 reserved_at_11b6[0xa];
  4821. u8 block_number[0x20];
  4822. u8 reserved_at_11e0[0x8];
  4823. u8 token[0x8];
  4824. u8 ctrl_signature[0x8];
  4825. u8 signature[0x8];
  4826. };
  4827. struct mlx5_ifc_mtt_bits {
  4828. u8 ptag_63_32[0x20];
  4829. u8 ptag_31_8[0x18];
  4830. u8 reserved_at_38[0x6];
  4831. u8 wr_en[0x1];
  4832. u8 rd_en[0x1];
  4833. };
  4834. enum {
  4835. MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER = 0x0,
  4836. MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED = 0x1,
  4837. MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC = 0x2,
  4838. };
  4839. enum {
  4840. MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER = 0x0,
  4841. MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED = 0x1,
  4842. MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC = 0x2,
  4843. };
  4844. enum {
  4845. MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR = 0x1,
  4846. MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC = 0x7,
  4847. MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR = 0x8,
  4848. MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR = 0x9,
  4849. MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR = 0xa,
  4850. MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR = 0xb,
  4851. MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN = 0xc,
  4852. MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR = 0xd,
  4853. MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV = 0xe,
  4854. MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR = 0xf,
  4855. MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR = 0x10,
  4856. };
  4857. struct mlx5_ifc_initial_seg_bits {
  4858. u8 fw_rev_minor[0x10];
  4859. u8 fw_rev_major[0x10];
  4860. u8 cmd_interface_rev[0x10];
  4861. u8 fw_rev_subminor[0x10];
  4862. u8 reserved_at_40[0x40];
  4863. u8 cmdq_phy_addr_63_32[0x20];
  4864. u8 cmdq_phy_addr_31_12[0x14];
  4865. u8 reserved_at_b4[0x2];
  4866. u8 nic_interface[0x2];
  4867. u8 log_cmdq_size[0x4];
  4868. u8 log_cmdq_stride[0x4];
  4869. u8 command_doorbell_vector[0x20];
  4870. u8 reserved_at_e0[0xf00];
  4871. u8 initializing[0x1];
  4872. u8 reserved_at_fe1[0x4];
  4873. u8 nic_interface_supported[0x3];
  4874. u8 reserved_at_fe8[0x18];
  4875. struct mlx5_ifc_health_buffer_bits health_buffer;
  4876. u8 no_dram_nic_offset[0x20];
  4877. u8 reserved_at_1220[0x6e40];
  4878. u8 reserved_at_8060[0x1f];
  4879. u8 clear_int[0x1];
  4880. u8 health_syndrome[0x8];
  4881. u8 health_counter[0x18];
  4882. u8 reserved_at_80a0[0x17fc0];
  4883. };
  4884. union mlx5_ifc_ports_control_registers_document_bits {
  4885. struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
  4886. struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
  4887. struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
  4888. struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
  4889. struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
  4890. struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
  4891. struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
  4892. struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
  4893. struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
  4894. struct mlx5_ifc_pamp_reg_bits pamp_reg;
  4895. struct mlx5_ifc_paos_reg_bits paos_reg;
  4896. struct mlx5_ifc_pcap_reg_bits pcap_reg;
  4897. struct mlx5_ifc_peir_reg_bits peir_reg;
  4898. struct mlx5_ifc_pelc_reg_bits pelc_reg;
  4899. struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
  4900. struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
  4901. struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
  4902. struct mlx5_ifc_pifr_reg_bits pifr_reg;
  4903. struct mlx5_ifc_pipg_reg_bits pipg_reg;
  4904. struct mlx5_ifc_plbf_reg_bits plbf_reg;
  4905. struct mlx5_ifc_plib_reg_bits plib_reg;
  4906. struct mlx5_ifc_plpc_reg_bits plpc_reg;
  4907. struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
  4908. struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
  4909. struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
  4910. struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
  4911. struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
  4912. struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
  4913. struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
  4914. struct mlx5_ifc_ppad_reg_bits ppad_reg;
  4915. struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
  4916. struct mlx5_ifc_pplm_reg_bits pplm_reg;
  4917. struct mlx5_ifc_pplr_reg_bits pplr_reg;
  4918. struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
  4919. struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
  4920. struct mlx5_ifc_pspa_reg_bits pspa_reg;
  4921. struct mlx5_ifc_ptas_reg_bits ptas_reg;
  4922. struct mlx5_ifc_ptys_reg_bits ptys_reg;
  4923. struct mlx5_ifc_pude_reg_bits pude_reg;
  4924. struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
  4925. struct mlx5_ifc_slrg_reg_bits slrg_reg;
  4926. struct mlx5_ifc_sltp_reg_bits sltp_reg;
  4927. u8 reserved_at_0[0x60e0];
  4928. };
  4929. union mlx5_ifc_debug_enhancements_document_bits {
  4930. struct mlx5_ifc_health_buffer_bits health_buffer;
  4931. u8 reserved_at_0[0x200];
  4932. };
  4933. union mlx5_ifc_uplink_pci_interface_document_bits {
  4934. struct mlx5_ifc_initial_seg_bits initial_seg;
  4935. u8 reserved_at_0[0x20060];
  4936. };
  4937. struct mlx5_ifc_set_flow_table_root_out_bits {
  4938. u8 status[0x8];
  4939. u8 reserved_at_8[0x18];
  4940. u8 syndrome[0x20];
  4941. u8 reserved_at_40[0x40];
  4942. };
  4943. struct mlx5_ifc_set_flow_table_root_in_bits {
  4944. u8 opcode[0x10];
  4945. u8 reserved_at_10[0x10];
  4946. u8 reserved_at_20[0x10];
  4947. u8 op_mod[0x10];
  4948. u8 reserved_at_40[0x40];
  4949. u8 table_type[0x8];
  4950. u8 reserved_at_88[0x18];
  4951. u8 reserved_at_a0[0x8];
  4952. u8 table_id[0x18];
  4953. u8 reserved_at_c0[0x140];
  4954. };
  4955. enum {
  4956. MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID = 0x1,
  4957. };
  4958. struct mlx5_ifc_modify_flow_table_out_bits {
  4959. u8 status[0x8];
  4960. u8 reserved_at_8[0x18];
  4961. u8 syndrome[0x20];
  4962. u8 reserved_at_40[0x40];
  4963. };
  4964. struct mlx5_ifc_modify_flow_table_in_bits {
  4965. u8 opcode[0x10];
  4966. u8 reserved_at_10[0x10];
  4967. u8 reserved_at_20[0x10];
  4968. u8 op_mod[0x10];
  4969. u8 reserved_at_40[0x20];
  4970. u8 reserved_at_60[0x10];
  4971. u8 modify_field_select[0x10];
  4972. u8 table_type[0x8];
  4973. u8 reserved_at_88[0x18];
  4974. u8 reserved_at_a0[0x8];
  4975. u8 table_id[0x18];
  4976. u8 reserved_at_c0[0x4];
  4977. u8 table_miss_mode[0x4];
  4978. u8 reserved_at_c8[0x18];
  4979. u8 reserved_at_e0[0x8];
  4980. u8 table_miss_id[0x18];
  4981. u8 reserved_at_100[0x100];
  4982. };
  4983. #endif /* MLX5_IFC_H */