stm32-dfsdm-core.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * This file is part the core part STM32 DFSDM driver
  4. *
  5. * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
  6. * Author(s): Arnaud Pouliquen <arnaud.pouliquen@st.com> for STMicroelectronics.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/iio/iio.h>
  10. #include <linux/iio/sysfs.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/module.h>
  13. #include <linux/of_device.h>
  14. #include <linux/regmap.h>
  15. #include <linux/slab.h>
  16. #include "stm32-dfsdm.h"
  17. struct stm32_dfsdm_dev_data {
  18. unsigned int num_filters;
  19. unsigned int num_channels;
  20. const struct regmap_config *regmap_cfg;
  21. };
  22. #define STM32H7_DFSDM_NUM_FILTERS 4
  23. #define STM32H7_DFSDM_NUM_CHANNELS 8
  24. static bool stm32_dfsdm_volatile_reg(struct device *dev, unsigned int reg)
  25. {
  26. if (reg < DFSDM_FILTER_BASE_ADR)
  27. return false;
  28. /*
  29. * Mask is done on register to avoid to list registers of all
  30. * filter instances.
  31. */
  32. switch (reg & DFSDM_FILTER_REG_MASK) {
  33. case DFSDM_CR1(0) & DFSDM_FILTER_REG_MASK:
  34. case DFSDM_ISR(0) & DFSDM_FILTER_REG_MASK:
  35. case DFSDM_JDATAR(0) & DFSDM_FILTER_REG_MASK:
  36. case DFSDM_RDATAR(0) & DFSDM_FILTER_REG_MASK:
  37. return true;
  38. }
  39. return false;
  40. }
  41. static const struct regmap_config stm32h7_dfsdm_regmap_cfg = {
  42. .reg_bits = 32,
  43. .val_bits = 32,
  44. .reg_stride = sizeof(u32),
  45. .max_register = 0x2B8,
  46. .volatile_reg = stm32_dfsdm_volatile_reg,
  47. .fast_io = true,
  48. };
  49. static const struct stm32_dfsdm_dev_data stm32h7_dfsdm_data = {
  50. .num_filters = STM32H7_DFSDM_NUM_FILTERS,
  51. .num_channels = STM32H7_DFSDM_NUM_CHANNELS,
  52. .regmap_cfg = &stm32h7_dfsdm_regmap_cfg,
  53. };
  54. struct dfsdm_priv {
  55. struct platform_device *pdev; /* platform device */
  56. struct stm32_dfsdm dfsdm; /* common data exported for all instances */
  57. unsigned int spi_clk_out_div; /* SPI clkout divider value */
  58. atomic_t n_active_ch; /* number of current active channels */
  59. struct clk *clk; /* DFSDM clock */
  60. struct clk *aclk; /* audio clock */
  61. };
  62. /**
  63. * stm32_dfsdm_start_dfsdm - start global dfsdm interface.
  64. *
  65. * Enable interface if n_active_ch is not null.
  66. * @dfsdm: Handle used to retrieve dfsdm context.
  67. */
  68. int stm32_dfsdm_start_dfsdm(struct stm32_dfsdm *dfsdm)
  69. {
  70. struct dfsdm_priv *priv = container_of(dfsdm, struct dfsdm_priv, dfsdm);
  71. struct device *dev = &priv->pdev->dev;
  72. unsigned int clk_div = priv->spi_clk_out_div;
  73. int ret;
  74. if (atomic_inc_return(&priv->n_active_ch) == 1) {
  75. ret = clk_prepare_enable(priv->clk);
  76. if (ret < 0) {
  77. dev_err(dev, "Failed to start clock\n");
  78. goto error_ret;
  79. }
  80. if (priv->aclk) {
  81. ret = clk_prepare_enable(priv->aclk);
  82. if (ret < 0) {
  83. dev_err(dev, "Failed to start audio clock\n");
  84. goto disable_clk;
  85. }
  86. }
  87. /* Output the SPI CLKOUT (if clk_div == 0 clock if OFF) */
  88. ret = regmap_update_bits(dfsdm->regmap, DFSDM_CHCFGR1(0),
  89. DFSDM_CHCFGR1_CKOUTDIV_MASK,
  90. DFSDM_CHCFGR1_CKOUTDIV(clk_div));
  91. if (ret < 0)
  92. goto disable_aclk;
  93. /* Global enable of DFSDM interface */
  94. ret = regmap_update_bits(dfsdm->regmap, DFSDM_CHCFGR1(0),
  95. DFSDM_CHCFGR1_DFSDMEN_MASK,
  96. DFSDM_CHCFGR1_DFSDMEN(1));
  97. if (ret < 0)
  98. goto disable_aclk;
  99. }
  100. dev_dbg(dev, "%s: n_active_ch %d\n", __func__,
  101. atomic_read(&priv->n_active_ch));
  102. return 0;
  103. disable_aclk:
  104. clk_disable_unprepare(priv->aclk);
  105. disable_clk:
  106. clk_disable_unprepare(priv->clk);
  107. error_ret:
  108. atomic_dec(&priv->n_active_ch);
  109. return ret;
  110. }
  111. EXPORT_SYMBOL_GPL(stm32_dfsdm_start_dfsdm);
  112. /**
  113. * stm32_dfsdm_stop_dfsdm - stop global DFSDM interface.
  114. *
  115. * Disable interface if n_active_ch is null
  116. * @dfsdm: Handle used to retrieve dfsdm context.
  117. */
  118. int stm32_dfsdm_stop_dfsdm(struct stm32_dfsdm *dfsdm)
  119. {
  120. struct dfsdm_priv *priv = container_of(dfsdm, struct dfsdm_priv, dfsdm);
  121. int ret;
  122. if (atomic_dec_and_test(&priv->n_active_ch)) {
  123. /* Global disable of DFSDM interface */
  124. ret = regmap_update_bits(dfsdm->regmap, DFSDM_CHCFGR1(0),
  125. DFSDM_CHCFGR1_DFSDMEN_MASK,
  126. DFSDM_CHCFGR1_DFSDMEN(0));
  127. if (ret < 0)
  128. return ret;
  129. /* Stop SPI CLKOUT */
  130. ret = regmap_update_bits(dfsdm->regmap, DFSDM_CHCFGR1(0),
  131. DFSDM_CHCFGR1_CKOUTDIV_MASK,
  132. DFSDM_CHCFGR1_CKOUTDIV(0));
  133. if (ret < 0)
  134. return ret;
  135. clk_disable_unprepare(priv->clk);
  136. if (priv->aclk)
  137. clk_disable_unprepare(priv->aclk);
  138. }
  139. dev_dbg(&priv->pdev->dev, "%s: n_active_ch %d\n", __func__,
  140. atomic_read(&priv->n_active_ch));
  141. return 0;
  142. }
  143. EXPORT_SYMBOL_GPL(stm32_dfsdm_stop_dfsdm);
  144. static int stm32_dfsdm_parse_of(struct platform_device *pdev,
  145. struct dfsdm_priv *priv)
  146. {
  147. struct device_node *node = pdev->dev.of_node;
  148. struct resource *res;
  149. unsigned long clk_freq;
  150. unsigned int spi_freq, rem;
  151. int ret;
  152. if (!node)
  153. return -EINVAL;
  154. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  155. if (!res) {
  156. dev_err(&pdev->dev, "Failed to get memory resource\n");
  157. return -ENODEV;
  158. }
  159. priv->dfsdm.phys_base = res->start;
  160. priv->dfsdm.base = devm_ioremap_resource(&pdev->dev, res);
  161. /*
  162. * "dfsdm" clock is mandatory for DFSDM peripheral clocking.
  163. * "dfsdm" or "audio" clocks can be used as source clock for
  164. * the SPI clock out signal and internal processing, depending
  165. * on use case.
  166. */
  167. priv->clk = devm_clk_get(&pdev->dev, "dfsdm");
  168. if (IS_ERR(priv->clk)) {
  169. dev_err(&pdev->dev, "No stm32_dfsdm_clk clock found\n");
  170. return -EINVAL;
  171. }
  172. priv->aclk = devm_clk_get(&pdev->dev, "audio");
  173. if (IS_ERR(priv->aclk))
  174. priv->aclk = NULL;
  175. if (priv->aclk)
  176. clk_freq = clk_get_rate(priv->aclk);
  177. else
  178. clk_freq = clk_get_rate(priv->clk);
  179. /* SPI clock out frequency */
  180. ret = of_property_read_u32(pdev->dev.of_node, "spi-max-frequency",
  181. &spi_freq);
  182. if (ret < 0) {
  183. /* No SPI master mode */
  184. return 0;
  185. }
  186. priv->spi_clk_out_div = div_u64_rem(clk_freq, spi_freq, &rem) - 1;
  187. priv->dfsdm.spi_master_freq = spi_freq;
  188. if (rem) {
  189. dev_warn(&pdev->dev, "SPI clock not accurate\n");
  190. dev_warn(&pdev->dev, "%ld = %d * %d + %d\n",
  191. clk_freq, spi_freq, priv->spi_clk_out_div + 1, rem);
  192. }
  193. return 0;
  194. };
  195. static const struct of_device_id stm32_dfsdm_of_match[] = {
  196. {
  197. .compatible = "st,stm32h7-dfsdm",
  198. .data = &stm32h7_dfsdm_data,
  199. },
  200. {}
  201. };
  202. MODULE_DEVICE_TABLE(of, stm32_dfsdm_of_match);
  203. static int stm32_dfsdm_probe(struct platform_device *pdev)
  204. {
  205. struct dfsdm_priv *priv;
  206. const struct stm32_dfsdm_dev_data *dev_data;
  207. struct stm32_dfsdm *dfsdm;
  208. int ret;
  209. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  210. if (!priv)
  211. return -ENOMEM;
  212. priv->pdev = pdev;
  213. dev_data = of_device_get_match_data(&pdev->dev);
  214. dfsdm = &priv->dfsdm;
  215. dfsdm->fl_list = devm_kcalloc(&pdev->dev, dev_data->num_filters,
  216. sizeof(*dfsdm->fl_list), GFP_KERNEL);
  217. if (!dfsdm->fl_list)
  218. return -ENOMEM;
  219. dfsdm->num_fls = dev_data->num_filters;
  220. dfsdm->ch_list = devm_kcalloc(&pdev->dev, dev_data->num_channels,
  221. sizeof(*dfsdm->ch_list),
  222. GFP_KERNEL);
  223. if (!dfsdm->ch_list)
  224. return -ENOMEM;
  225. dfsdm->num_chs = dev_data->num_channels;
  226. ret = stm32_dfsdm_parse_of(pdev, priv);
  227. if (ret < 0)
  228. return ret;
  229. dfsdm->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "dfsdm",
  230. dfsdm->base,
  231. &stm32h7_dfsdm_regmap_cfg);
  232. if (IS_ERR(dfsdm->regmap)) {
  233. ret = PTR_ERR(dfsdm->regmap);
  234. dev_err(&pdev->dev, "%s: Failed to allocate regmap: %d\n",
  235. __func__, ret);
  236. return ret;
  237. }
  238. platform_set_drvdata(pdev, dfsdm);
  239. return devm_of_platform_populate(&pdev->dev);
  240. }
  241. static struct platform_driver stm32_dfsdm_driver = {
  242. .probe = stm32_dfsdm_probe,
  243. .driver = {
  244. .name = "stm32-dfsdm",
  245. .of_match_table = stm32_dfsdm_of_match,
  246. },
  247. };
  248. module_platform_driver(stm32_dfsdm_driver);
  249. MODULE_AUTHOR("Arnaud Pouliquen <arnaud.pouliquen@st.com>");
  250. MODULE_DESCRIPTION("STMicroelectronics STM32 dfsdm driver");
  251. MODULE_LICENSE("GPL v2");