amd.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936
  1. #include <linux/export.h>
  2. #include <linux/bitops.h>
  3. #include <linux/elf.h>
  4. #include <linux/mm.h>
  5. #include <linux/io.h>
  6. #include <linux/sched.h>
  7. #include <linux/random.h>
  8. #include <asm/processor.h>
  9. #include <asm/apic.h>
  10. #include <asm/cpu.h>
  11. #include <asm/smp.h>
  12. #include <asm/pci-direct.h>
  13. #include <asm/delay.h>
  14. #ifdef CONFIG_X86_64
  15. # include <asm/mmconfig.h>
  16. # include <asm/cacheflush.h>
  17. #endif
  18. #include "cpu.h"
  19. /*
  20. * nodes_per_socket: Stores the number of nodes per socket.
  21. * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
  22. * Node Identifiers[10:8]
  23. */
  24. static u32 nodes_per_socket = 1;
  25. static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
  26. {
  27. u32 gprs[8] = { 0 };
  28. int err;
  29. WARN_ONCE((boot_cpu_data.x86 != 0xf),
  30. "%s should only be used on K8!\n", __func__);
  31. gprs[1] = msr;
  32. gprs[7] = 0x9c5a203a;
  33. err = rdmsr_safe_regs(gprs);
  34. *p = gprs[0] | ((u64)gprs[2] << 32);
  35. return err;
  36. }
  37. static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
  38. {
  39. u32 gprs[8] = { 0 };
  40. WARN_ONCE((boot_cpu_data.x86 != 0xf),
  41. "%s should only be used on K8!\n", __func__);
  42. gprs[0] = (u32)val;
  43. gprs[1] = msr;
  44. gprs[2] = val >> 32;
  45. gprs[7] = 0x9c5a203a;
  46. return wrmsr_safe_regs(gprs);
  47. }
  48. /*
  49. * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
  50. * misexecution of code under Linux. Owners of such processors should
  51. * contact AMD for precise details and a CPU swap.
  52. *
  53. * See http://www.multimania.com/poulot/k6bug.html
  54. * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
  55. * (Publication # 21266 Issue Date: August 1998)
  56. *
  57. * The following test is erm.. interesting. AMD neglected to up
  58. * the chip setting when fixing the bug but they also tweaked some
  59. * performance at the same time..
  60. */
  61. extern __visible void vide(void);
  62. __asm__(".globl vide\n\t.align 4\nvide: ret");
  63. static void init_amd_k5(struct cpuinfo_x86 *c)
  64. {
  65. #ifdef CONFIG_X86_32
  66. /*
  67. * General Systems BIOSen alias the cpu frequency registers
  68. * of the Elan at 0x000df000. Unfortuantly, one of the Linux
  69. * drivers subsequently pokes it, and changes the CPU speed.
  70. * Workaround : Remove the unneeded alias.
  71. */
  72. #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
  73. #define CBAR_ENB (0x80000000)
  74. #define CBAR_KEY (0X000000CB)
  75. if (c->x86_model == 9 || c->x86_model == 10) {
  76. if (inl(CBAR) & CBAR_ENB)
  77. outl(0 | CBAR_KEY, CBAR);
  78. }
  79. #endif
  80. }
  81. static void init_amd_k6(struct cpuinfo_x86 *c)
  82. {
  83. #ifdef CONFIG_X86_32
  84. u32 l, h;
  85. int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
  86. if (c->x86_model < 6) {
  87. /* Based on AMD doc 20734R - June 2000 */
  88. if (c->x86_model == 0) {
  89. clear_cpu_cap(c, X86_FEATURE_APIC);
  90. set_cpu_cap(c, X86_FEATURE_PGE);
  91. }
  92. return;
  93. }
  94. if (c->x86_model == 6 && c->x86_mask == 1) {
  95. const int K6_BUG_LOOP = 1000000;
  96. int n;
  97. void (*f_vide)(void);
  98. u64 d, d2;
  99. pr_info("AMD K6 stepping B detected - ");
  100. /*
  101. * It looks like AMD fixed the 2.6.2 bug and improved indirect
  102. * calls at the same time.
  103. */
  104. n = K6_BUG_LOOP;
  105. f_vide = vide;
  106. d = rdtsc();
  107. while (n--)
  108. f_vide();
  109. d2 = rdtsc();
  110. d = d2-d;
  111. if (d > 20*K6_BUG_LOOP)
  112. pr_cont("system stability may be impaired when more than 32 MB are used.\n");
  113. else
  114. pr_cont("probably OK (after B9730xxxx).\n");
  115. }
  116. /* K6 with old style WHCR */
  117. if (c->x86_model < 8 ||
  118. (c->x86_model == 8 && c->x86_mask < 8)) {
  119. /* We can only write allocate on the low 508Mb */
  120. if (mbytes > 508)
  121. mbytes = 508;
  122. rdmsr(MSR_K6_WHCR, l, h);
  123. if ((l&0x0000FFFF) == 0) {
  124. unsigned long flags;
  125. l = (1<<0)|((mbytes/4)<<1);
  126. local_irq_save(flags);
  127. wbinvd();
  128. wrmsr(MSR_K6_WHCR, l, h);
  129. local_irq_restore(flags);
  130. pr_info("Enabling old style K6 write allocation for %d Mb\n",
  131. mbytes);
  132. }
  133. return;
  134. }
  135. if ((c->x86_model == 8 && c->x86_mask > 7) ||
  136. c->x86_model == 9 || c->x86_model == 13) {
  137. /* The more serious chips .. */
  138. if (mbytes > 4092)
  139. mbytes = 4092;
  140. rdmsr(MSR_K6_WHCR, l, h);
  141. if ((l&0xFFFF0000) == 0) {
  142. unsigned long flags;
  143. l = ((mbytes>>2)<<22)|(1<<16);
  144. local_irq_save(flags);
  145. wbinvd();
  146. wrmsr(MSR_K6_WHCR, l, h);
  147. local_irq_restore(flags);
  148. pr_info("Enabling new style K6 write allocation for %d Mb\n",
  149. mbytes);
  150. }
  151. return;
  152. }
  153. if (c->x86_model == 10) {
  154. /* AMD Geode LX is model 10 */
  155. /* placeholder for any needed mods */
  156. return;
  157. }
  158. #endif
  159. }
  160. static void init_amd_k7(struct cpuinfo_x86 *c)
  161. {
  162. #ifdef CONFIG_X86_32
  163. u32 l, h;
  164. /*
  165. * Bit 15 of Athlon specific MSR 15, needs to be 0
  166. * to enable SSE on Palomino/Morgan/Barton CPU's.
  167. * If the BIOS didn't enable it already, enable it here.
  168. */
  169. if (c->x86_model >= 6 && c->x86_model <= 10) {
  170. if (!cpu_has(c, X86_FEATURE_XMM)) {
  171. pr_info("Enabling disabled K7/SSE Support.\n");
  172. msr_clear_bit(MSR_K7_HWCR, 15);
  173. set_cpu_cap(c, X86_FEATURE_XMM);
  174. }
  175. }
  176. /*
  177. * It's been determined by AMD that Athlons since model 8 stepping 1
  178. * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
  179. * As per AMD technical note 27212 0.2
  180. */
  181. if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
  182. rdmsr(MSR_K7_CLK_CTL, l, h);
  183. if ((l & 0xfff00000) != 0x20000000) {
  184. pr_info("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
  185. l, ((l & 0x000fffff)|0x20000000));
  186. wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
  187. }
  188. }
  189. set_cpu_cap(c, X86_FEATURE_K7);
  190. /* calling is from identify_secondary_cpu() ? */
  191. if (!c->cpu_index)
  192. return;
  193. /*
  194. * Certain Athlons might work (for various values of 'work') in SMP
  195. * but they are not certified as MP capable.
  196. */
  197. /* Athlon 660/661 is valid. */
  198. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  199. (c->x86_mask == 1)))
  200. return;
  201. /* Duron 670 is valid */
  202. if ((c->x86_model == 7) && (c->x86_mask == 0))
  203. return;
  204. /*
  205. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  206. * bit. It's worth noting that the A5 stepping (662) of some
  207. * Athlon XP's have the MP bit set.
  208. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  209. * more.
  210. */
  211. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  212. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  213. (c->x86_model > 7))
  214. if (cpu_has(c, X86_FEATURE_MP))
  215. return;
  216. /* If we get here, not a certified SMP capable AMD system. */
  217. /*
  218. * Don't taint if we are running SMP kernel on a single non-MP
  219. * approved Athlon
  220. */
  221. WARN_ONCE(1, "WARNING: This combination of AMD"
  222. " processors is not suitable for SMP.\n");
  223. add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
  224. #endif
  225. }
  226. #ifdef CONFIG_NUMA
  227. /*
  228. * To workaround broken NUMA config. Read the comment in
  229. * srat_detect_node().
  230. */
  231. static int nearby_node(int apicid)
  232. {
  233. int i, node;
  234. for (i = apicid - 1; i >= 0; i--) {
  235. node = __apicid_to_node[i];
  236. if (node != NUMA_NO_NODE && node_online(node))
  237. return node;
  238. }
  239. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  240. node = __apicid_to_node[i];
  241. if (node != NUMA_NO_NODE && node_online(node))
  242. return node;
  243. }
  244. return first_node(node_online_map); /* Shouldn't happen */
  245. }
  246. #endif
  247. /*
  248. * Fixup core topology information for
  249. * (1) AMD multi-node processors
  250. * Assumption: Number of cores in each internal node is the same.
  251. * (2) AMD processors supporting compute units
  252. */
  253. #ifdef CONFIG_SMP
  254. static void amd_get_topology(struct cpuinfo_x86 *c)
  255. {
  256. u32 cores_per_cu = 1;
  257. u8 node_id;
  258. int cpu = smp_processor_id();
  259. /* get information required for multi-node processors */
  260. if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
  261. u32 eax, ebx, ecx, edx;
  262. cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
  263. nodes_per_socket = ((ecx >> 8) & 7) + 1;
  264. node_id = ecx & 7;
  265. /* get compute unit information */
  266. smp_num_siblings = ((ebx >> 8) & 3) + 1;
  267. c->compute_unit_id = ebx & 0xff;
  268. cores_per_cu += ((ebx >> 8) & 3);
  269. } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
  270. u64 value;
  271. rdmsrl(MSR_FAM10H_NODE_ID, value);
  272. nodes_per_socket = ((value >> 3) & 7) + 1;
  273. node_id = value & 7;
  274. } else
  275. return;
  276. /* fixup multi-node processor information */
  277. if (nodes_per_socket > 1) {
  278. u32 cores_per_node;
  279. u32 cus_per_node;
  280. set_cpu_cap(c, X86_FEATURE_AMD_DCM);
  281. cores_per_node = c->x86_max_cores / nodes_per_socket;
  282. cus_per_node = cores_per_node / cores_per_cu;
  283. /* store NodeID, use llc_shared_map to store sibling info */
  284. per_cpu(cpu_llc_id, cpu) = node_id;
  285. /* core id has to be in the [0 .. cores_per_node - 1] range */
  286. c->cpu_core_id %= cores_per_node;
  287. c->compute_unit_id %= cus_per_node;
  288. }
  289. }
  290. #endif
  291. /*
  292. * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
  293. * Assumes number of cores is a power of two.
  294. */
  295. static void amd_detect_cmp(struct cpuinfo_x86 *c)
  296. {
  297. #ifdef CONFIG_SMP
  298. unsigned bits;
  299. int cpu = smp_processor_id();
  300. unsigned int socket_id, core_complex_id;
  301. bits = c->x86_coreid_bits;
  302. /* Low order bits define the core id (index of core in socket) */
  303. c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
  304. /* Convert the initial APIC ID into the socket ID */
  305. c->phys_proc_id = c->initial_apicid >> bits;
  306. /* use socket ID also for last level cache */
  307. per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
  308. amd_get_topology(c);
  309. /*
  310. * Fix percpu cpu_llc_id here as LLC topology is different
  311. * for Fam17h systems.
  312. */
  313. if (c->x86 != 0x17 || !cpuid_edx(0x80000006))
  314. return;
  315. socket_id = (c->apicid >> bits) - 1;
  316. core_complex_id = (c->apicid & ((1 << bits) - 1)) >> 3;
  317. per_cpu(cpu_llc_id, cpu) = (socket_id << 3) | core_complex_id;
  318. #endif
  319. }
  320. u16 amd_get_nb_id(int cpu)
  321. {
  322. u16 id = 0;
  323. #ifdef CONFIG_SMP
  324. id = per_cpu(cpu_llc_id, cpu);
  325. #endif
  326. return id;
  327. }
  328. EXPORT_SYMBOL_GPL(amd_get_nb_id);
  329. u32 amd_get_nodes_per_socket(void)
  330. {
  331. return nodes_per_socket;
  332. }
  333. EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);
  334. static void srat_detect_node(struct cpuinfo_x86 *c)
  335. {
  336. #ifdef CONFIG_NUMA
  337. int cpu = smp_processor_id();
  338. int node;
  339. unsigned apicid = c->apicid;
  340. node = numa_cpu_node(cpu);
  341. if (node == NUMA_NO_NODE)
  342. node = per_cpu(cpu_llc_id, cpu);
  343. /*
  344. * On multi-fabric platform (e.g. Numascale NumaChip) a
  345. * platform-specific handler needs to be called to fixup some
  346. * IDs of the CPU.
  347. */
  348. if (x86_cpuinit.fixup_cpu_id)
  349. x86_cpuinit.fixup_cpu_id(c, node);
  350. if (!node_online(node)) {
  351. /*
  352. * Two possibilities here:
  353. *
  354. * - The CPU is missing memory and no node was created. In
  355. * that case try picking one from a nearby CPU.
  356. *
  357. * - The APIC IDs differ from the HyperTransport node IDs
  358. * which the K8 northbridge parsing fills in. Assume
  359. * they are all increased by a constant offset, but in
  360. * the same order as the HT nodeids. If that doesn't
  361. * result in a usable node fall back to the path for the
  362. * previous case.
  363. *
  364. * This workaround operates directly on the mapping between
  365. * APIC ID and NUMA node, assuming certain relationship
  366. * between APIC ID, HT node ID and NUMA topology. As going
  367. * through CPU mapping may alter the outcome, directly
  368. * access __apicid_to_node[].
  369. */
  370. int ht_nodeid = c->initial_apicid;
  371. if (__apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  372. node = __apicid_to_node[ht_nodeid];
  373. /* Pick a nearby node */
  374. if (!node_online(node))
  375. node = nearby_node(apicid);
  376. }
  377. numa_set_node(cpu, node);
  378. #endif
  379. }
  380. static void early_init_amd_mc(struct cpuinfo_x86 *c)
  381. {
  382. #ifdef CONFIG_SMP
  383. unsigned bits, ecx;
  384. /* Multi core CPU? */
  385. if (c->extended_cpuid_level < 0x80000008)
  386. return;
  387. ecx = cpuid_ecx(0x80000008);
  388. c->x86_max_cores = (ecx & 0xff) + 1;
  389. /* CPU telling us the core id bits shift? */
  390. bits = (ecx >> 12) & 0xF;
  391. /* Otherwise recompute */
  392. if (bits == 0) {
  393. while ((1 << bits) < c->x86_max_cores)
  394. bits++;
  395. }
  396. c->x86_coreid_bits = bits;
  397. #endif
  398. }
  399. static void bsp_init_amd(struct cpuinfo_x86 *c)
  400. {
  401. #ifdef CONFIG_X86_64
  402. if (c->x86 >= 0xf) {
  403. unsigned long long tseg;
  404. /*
  405. * Split up direct mapping around the TSEG SMM area.
  406. * Don't do it for gbpages because there seems very little
  407. * benefit in doing so.
  408. */
  409. if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
  410. unsigned long pfn = tseg >> PAGE_SHIFT;
  411. pr_debug("tseg: %010llx\n", tseg);
  412. if (pfn_range_is_mapped(pfn, pfn + 1))
  413. set_memory_4k((unsigned long)__va(tseg), 1);
  414. }
  415. }
  416. #endif
  417. if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
  418. if (c->x86 > 0x10 ||
  419. (c->x86 == 0x10 && c->x86_model >= 0x2)) {
  420. u64 val;
  421. rdmsrl(MSR_K7_HWCR, val);
  422. if (!(val & BIT(24)))
  423. pr_warn(FW_BUG "TSC doesn't count with P0 frequency!\n");
  424. }
  425. }
  426. if (c->x86 == 0x15) {
  427. unsigned long upperbit;
  428. u32 cpuid, assoc;
  429. cpuid = cpuid_edx(0x80000005);
  430. assoc = cpuid >> 16 & 0xff;
  431. upperbit = ((cpuid >> 24) << 10) / assoc;
  432. va_align.mask = (upperbit - 1) & PAGE_MASK;
  433. va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
  434. /* A random value per boot for bit slice [12:upper_bit) */
  435. va_align.bits = get_random_int() & va_align.mask;
  436. }
  437. if (cpu_has(c, X86_FEATURE_MWAITX))
  438. use_mwaitx_delay();
  439. }
  440. static void early_init_amd(struct cpuinfo_x86 *c)
  441. {
  442. early_init_amd_mc(c);
  443. /*
  444. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  445. * with P/T states and does not stop in deep C-states
  446. */
  447. if (c->x86_power & (1 << 8)) {
  448. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  449. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  450. if (!check_tsc_unstable())
  451. set_sched_clock_stable();
  452. }
  453. #ifdef CONFIG_X86_64
  454. set_cpu_cap(c, X86_FEATURE_SYSCALL32);
  455. #else
  456. /* Set MTRR capability flag if appropriate */
  457. if (c->x86 == 5)
  458. if (c->x86_model == 13 || c->x86_model == 9 ||
  459. (c->x86_model == 8 && c->x86_mask >= 8))
  460. set_cpu_cap(c, X86_FEATURE_K6_MTRR);
  461. #endif
  462. #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
  463. /*
  464. * ApicID can always be treated as an 8-bit value for AMD APIC versions
  465. * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
  466. * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
  467. * after 16h.
  468. */
  469. if (cpu_has_apic && c->x86 > 0x16) {
  470. set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
  471. } else if (cpu_has_apic && c->x86 >= 0xf) {
  472. /* check CPU config space for extended APIC ID */
  473. unsigned int val;
  474. val = read_pci_config(0, 24, 0, 0x68);
  475. if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
  476. set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
  477. }
  478. #endif
  479. /*
  480. * This is only needed to tell the kernel whether to use VMCALL
  481. * and VMMCALL. VMMCALL is never executed except under virt, so
  482. * we can set it unconditionally.
  483. */
  484. set_cpu_cap(c, X86_FEATURE_VMMCALL);
  485. /* F16h erratum 793, CVE-2013-6885 */
  486. if (c->x86 == 0x16 && c->x86_model <= 0xf)
  487. msr_set_bit(MSR_AMD64_LS_CFG, 15);
  488. }
  489. static const int amd_erratum_383[];
  490. static const int amd_erratum_400[];
  491. static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
  492. static void init_amd_k8(struct cpuinfo_x86 *c)
  493. {
  494. u32 level;
  495. u64 value;
  496. /* On C+ stepping K8 rep microcode works well for copy/memset */
  497. level = cpuid_eax(1);
  498. if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
  499. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  500. /*
  501. * Some BIOSes incorrectly force this feature, but only K8 revision D
  502. * (model = 0x14) and later actually support it.
  503. * (AMD Erratum #110, docId: 25759).
  504. */
  505. if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
  506. clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
  507. if (!rdmsrl_amd_safe(0xc001100d, &value)) {
  508. value &= ~BIT_64(32);
  509. wrmsrl_amd_safe(0xc001100d, value);
  510. }
  511. }
  512. if (!c->x86_model_id[0])
  513. strcpy(c->x86_model_id, "Hammer");
  514. #ifdef CONFIG_SMP
  515. /*
  516. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  517. * bit 6 of msr C001_0015
  518. *
  519. * Errata 63 for SH-B3 steppings
  520. * Errata 122 for all steppings (F+ have it disabled by default)
  521. */
  522. msr_set_bit(MSR_K7_HWCR, 6);
  523. #endif
  524. }
  525. static void init_amd_gh(struct cpuinfo_x86 *c)
  526. {
  527. #ifdef CONFIG_X86_64
  528. /* do this for boot cpu */
  529. if (c == &boot_cpu_data)
  530. check_enable_amd_mmconf_dmi();
  531. fam10h_check_enable_mmcfg();
  532. #endif
  533. /*
  534. * Disable GART TLB Walk Errors on Fam10h. We do this here because this
  535. * is always needed when GART is enabled, even in a kernel which has no
  536. * MCE support built in. BIOS should disable GartTlbWlk Errors already.
  537. * If it doesn't, we do it here as suggested by the BKDG.
  538. *
  539. * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
  540. */
  541. msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
  542. /*
  543. * On family 10h BIOS may not have properly enabled WC+ support, causing
  544. * it to be converted to CD memtype. This may result in performance
  545. * degradation for certain nested-paging guests. Prevent this conversion
  546. * by clearing bit 24 in MSR_AMD64_BU_CFG2.
  547. *
  548. * NOTE: we want to use the _safe accessors so as not to #GP kvm
  549. * guests on older kvm hosts.
  550. */
  551. msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
  552. if (cpu_has_amd_erratum(c, amd_erratum_383))
  553. set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
  554. }
  555. static void init_amd_bd(struct cpuinfo_x86 *c)
  556. {
  557. u64 value;
  558. /* re-enable TopologyExtensions if switched off by BIOS */
  559. if ((c->x86_model >= 0x10) && (c->x86_model <= 0x1f) &&
  560. !cpu_has(c, X86_FEATURE_TOPOEXT)) {
  561. if (msr_set_bit(0xc0011005, 54) > 0) {
  562. rdmsrl(0xc0011005, value);
  563. if (value & BIT_64(54)) {
  564. set_cpu_cap(c, X86_FEATURE_TOPOEXT);
  565. pr_info(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
  566. }
  567. }
  568. }
  569. /*
  570. * The way access filter has a performance penalty on some workloads.
  571. * Disable it on the affected CPUs.
  572. */
  573. if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
  574. if (!rdmsrl_safe(MSR_F15H_IC_CFG, &value) && !(value & 0x1E)) {
  575. value |= 0x1E;
  576. wrmsrl_safe(MSR_F15H_IC_CFG, value);
  577. }
  578. }
  579. }
  580. static void init_amd(struct cpuinfo_x86 *c)
  581. {
  582. u32 dummy;
  583. early_init_amd(c);
  584. /*
  585. * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  586. * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
  587. */
  588. clear_cpu_cap(c, 0*32+31);
  589. if (c->x86 >= 0x10)
  590. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  591. /* get apicid instead of initial apic id from cpuid */
  592. c->apicid = hard_smp_processor_id();
  593. /* K6s reports MCEs but don't actually have all the MSRs */
  594. if (c->x86 < 6)
  595. clear_cpu_cap(c, X86_FEATURE_MCE);
  596. switch (c->x86) {
  597. case 4: init_amd_k5(c); break;
  598. case 5: init_amd_k6(c); break;
  599. case 6: init_amd_k7(c); break;
  600. case 0xf: init_amd_k8(c); break;
  601. case 0x10: init_amd_gh(c); break;
  602. case 0x15: init_amd_bd(c); break;
  603. }
  604. /* Enable workaround for FXSAVE leak */
  605. if (c->x86 >= 6)
  606. set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
  607. cpu_detect_cache_sizes(c);
  608. /* Multi core CPU? */
  609. if (c->extended_cpuid_level >= 0x80000008) {
  610. amd_detect_cmp(c);
  611. srat_detect_node(c);
  612. }
  613. #ifdef CONFIG_X86_32
  614. detect_ht(c);
  615. #endif
  616. init_amd_cacheinfo(c);
  617. if (c->x86 >= 0xf)
  618. set_cpu_cap(c, X86_FEATURE_K8);
  619. if (cpu_has_xmm2) {
  620. /* MFENCE stops RDTSC speculation */
  621. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  622. }
  623. /*
  624. * Family 0x12 and above processors have APIC timer
  625. * running in deep C states.
  626. */
  627. if (c->x86 > 0x11)
  628. set_cpu_cap(c, X86_FEATURE_ARAT);
  629. if (cpu_has_amd_erratum(c, amd_erratum_400))
  630. set_cpu_bug(c, X86_BUG_AMD_APIC_C1E);
  631. rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
  632. /* 3DNow or LM implies PREFETCHW */
  633. if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
  634. if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
  635. set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
  636. /* AMD CPUs don't reset SS attributes on SYSRET */
  637. set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
  638. }
  639. #ifdef CONFIG_X86_32
  640. static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  641. {
  642. /* AMD errata T13 (order #21922) */
  643. if ((c->x86 == 6)) {
  644. /* Duron Rev A0 */
  645. if (c->x86_model == 3 && c->x86_mask == 0)
  646. size = 64;
  647. /* Tbird rev A1/A2 */
  648. if (c->x86_model == 4 &&
  649. (c->x86_mask == 0 || c->x86_mask == 1))
  650. size = 256;
  651. }
  652. return size;
  653. }
  654. #endif
  655. static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
  656. {
  657. u32 ebx, eax, ecx, edx;
  658. u16 mask = 0xfff;
  659. if (c->x86 < 0xf)
  660. return;
  661. if (c->extended_cpuid_level < 0x80000006)
  662. return;
  663. cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
  664. tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
  665. tlb_lli_4k[ENTRIES] = ebx & mask;
  666. /*
  667. * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
  668. * characteristics from the CPUID function 0x80000005 instead.
  669. */
  670. if (c->x86 == 0xf) {
  671. cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
  672. mask = 0xff;
  673. }
  674. /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
  675. if (!((eax >> 16) & mask))
  676. tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
  677. else
  678. tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
  679. /* a 4M entry uses two 2M entries */
  680. tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
  681. /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
  682. if (!(eax & mask)) {
  683. /* Erratum 658 */
  684. if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
  685. tlb_lli_2m[ENTRIES] = 1024;
  686. } else {
  687. cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
  688. tlb_lli_2m[ENTRIES] = eax & 0xff;
  689. }
  690. } else
  691. tlb_lli_2m[ENTRIES] = eax & mask;
  692. tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
  693. }
  694. static const struct cpu_dev amd_cpu_dev = {
  695. .c_vendor = "AMD",
  696. .c_ident = { "AuthenticAMD" },
  697. #ifdef CONFIG_X86_32
  698. .legacy_models = {
  699. { .family = 4, .model_names =
  700. {
  701. [3] = "486 DX/2",
  702. [7] = "486 DX/2-WB",
  703. [8] = "486 DX/4",
  704. [9] = "486 DX/4-WB",
  705. [14] = "Am5x86-WT",
  706. [15] = "Am5x86-WB"
  707. }
  708. },
  709. },
  710. .legacy_cache_size = amd_size_cache,
  711. #endif
  712. .c_early_init = early_init_amd,
  713. .c_detect_tlb = cpu_detect_tlb_amd,
  714. .c_bsp_init = bsp_init_amd,
  715. .c_init = init_amd,
  716. .c_x86_vendor = X86_VENDOR_AMD,
  717. };
  718. cpu_dev_register(amd_cpu_dev);
  719. /*
  720. * AMD errata checking
  721. *
  722. * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
  723. * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
  724. * have an OSVW id assigned, which it takes as first argument. Both take a
  725. * variable number of family-specific model-stepping ranges created by
  726. * AMD_MODEL_RANGE().
  727. *
  728. * Example:
  729. *
  730. * const int amd_erratum_319[] =
  731. * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
  732. * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
  733. * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
  734. */
  735. #define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
  736. #define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
  737. #define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
  738. ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
  739. #define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
  740. #define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
  741. #define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
  742. static const int amd_erratum_400[] =
  743. AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
  744. AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
  745. static const int amd_erratum_383[] =
  746. AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
  747. static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
  748. {
  749. int osvw_id = *erratum++;
  750. u32 range;
  751. u32 ms;
  752. if (osvw_id >= 0 && osvw_id < 65536 &&
  753. cpu_has(cpu, X86_FEATURE_OSVW)) {
  754. u64 osvw_len;
  755. rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
  756. if (osvw_id < osvw_len) {
  757. u64 osvw_bits;
  758. rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
  759. osvw_bits);
  760. return osvw_bits & (1ULL << (osvw_id & 0x3f));
  761. }
  762. }
  763. /* OSVW unavailable or ID unknown, match family-model-stepping range */
  764. ms = (cpu->x86_model << 4) | cpu->x86_mask;
  765. while ((range = *erratum++))
  766. if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
  767. (ms >= AMD_MODEL_RANGE_START(range)) &&
  768. (ms <= AMD_MODEL_RANGE_END(range)))
  769. return true;
  770. return false;
  771. }
  772. void set_dr_addr_mask(unsigned long mask, int dr)
  773. {
  774. if (!boot_cpu_has(X86_FEATURE_BPEXT))
  775. return;
  776. switch (dr) {
  777. case 0:
  778. wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
  779. break;
  780. case 1:
  781. case 2:
  782. case 3:
  783. wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
  784. break;
  785. default:
  786. break;
  787. }
  788. }