brcmphy.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. #ifndef _LINUX_BRCMPHY_H
  2. #define _LINUX_BRCMPHY_H
  3. #define PHY_ID_BCM50610 0x0143bd60
  4. #define PHY_ID_BCM50610M 0x0143bd70
  5. #define PHY_ID_BCM5241 0x0143bc30
  6. #define PHY_ID_BCMAC131 0x0143bc70
  7. #define PHY_ID_BCM5481 0x0143bca0
  8. #define PHY_ID_BCM5482 0x0143bcb0
  9. #define PHY_ID_BCM5411 0x00206070
  10. #define PHY_ID_BCM5421 0x002060e0
  11. #define PHY_ID_BCM5464 0x002060b0
  12. #define PHY_ID_BCM5461 0x002060c0
  13. #define PHY_ID_BCM57780 0x03625d90
  14. #define PHY_ID_BCM7366 0x600d8490
  15. #define PHY_ID_BCM7439 0x600d8480
  16. #define PHY_ID_BCM7445 0x600d8510
  17. #define PHY_BCM_OUI_MASK 0xfffffc00
  18. #define PHY_BCM_OUI_1 0x00206000
  19. #define PHY_BCM_OUI_2 0x0143bc00
  20. #define PHY_BCM_OUI_3 0x03625c00
  21. #define PHY_BCM_OUI_4 0x600d0000
  22. #define PHY_BCM_OUI_5 0x03625e00
  23. #define PHY_BCM_FLAGS_MODE_COPPER 0x00000001
  24. #define PHY_BCM_FLAGS_MODE_1000BX 0x00000002
  25. #define PHY_BCM_FLAGS_INTF_SGMII 0x00000010
  26. #define PHY_BCM_FLAGS_INTF_XAUI 0x00000020
  27. #define PHY_BRCM_WIRESPEED_ENABLE 0x00000100
  28. #define PHY_BRCM_AUTO_PWRDWN_ENABLE 0x00000200
  29. #define PHY_BRCM_RX_REFCLK_UNUSED 0x00000400
  30. #define PHY_BRCM_STD_IBND_DISABLE 0x00000800
  31. #define PHY_BRCM_EXT_IBND_RX_ENABLE 0x00001000
  32. #define PHY_BRCM_EXT_IBND_TX_ENABLE 0x00002000
  33. #define PHY_BRCM_CLEAR_RGMII_MODE 0x00004000
  34. #define PHY_BRCM_DIS_TXCRXC_NOENRGY 0x00008000
  35. /* Broadcom BCM7xxx specific workarounds */
  36. #define PHY_BRCM_100MBPS_WAR 0x00010000
  37. #define PHY_BCM_FLAGS_VALID 0x80000000
  38. /* Broadcom BCM54XX register definitions, common to most Broadcom PHYs */
  39. #define MII_BCM54XX_ECR 0x10 /* BCM54xx extended control register */
  40. #define MII_BCM54XX_ECR_IM 0x1000 /* Interrupt mask */
  41. #define MII_BCM54XX_ECR_IF 0x0800 /* Interrupt force */
  42. #define MII_BCM54XX_ESR 0x11 /* BCM54xx extended status register */
  43. #define MII_BCM54XX_ESR_IS 0x1000 /* Interrupt status */
  44. #define MII_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
  45. #define MII_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
  46. #define MII_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
  47. #define MII_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
  48. #define MII_BCM54XX_AUX_CTL 0x18 /* Auxiliary control register */
  49. #define MII_BCM54XX_ISR 0x1a /* BCM54xx interrupt status register */
  50. #define MII_BCM54XX_IMR 0x1b /* BCM54xx interrupt mask register */
  51. #define MII_BCM54XX_INT_CRCERR 0x0001 /* CRC error */
  52. #define MII_BCM54XX_INT_LINK 0x0002 /* Link status changed */
  53. #define MII_BCM54XX_INT_SPEED 0x0004 /* Link speed change */
  54. #define MII_BCM54XX_INT_DUPLEX 0x0008 /* Duplex mode changed */
  55. #define MII_BCM54XX_INT_LRS 0x0010 /* Local receiver status changed */
  56. #define MII_BCM54XX_INT_RRS 0x0020 /* Remote receiver status changed */
  57. #define MII_BCM54XX_INT_SSERR 0x0040 /* Scrambler synchronization error */
  58. #define MII_BCM54XX_INT_UHCD 0x0080 /* Unsupported HCD negotiated */
  59. #define MII_BCM54XX_INT_NHCD 0x0100 /* No HCD */
  60. #define MII_BCM54XX_INT_NHCDL 0x0200 /* No HCD link */
  61. #define MII_BCM54XX_INT_ANPR 0x0400 /* Auto-negotiation page received */
  62. #define MII_BCM54XX_INT_LC 0x0800 /* All counters below 128 */
  63. #define MII_BCM54XX_INT_HC 0x1000 /* Counter above 32768 */
  64. #define MII_BCM54XX_INT_MDIX 0x2000 /* MDIX status change */
  65. #define MII_BCM54XX_INT_PSERR 0x4000 /* Pair swap error */
  66. #define MII_BCM54XX_SHD 0x1c /* 0x1c shadow registers */
  67. #define MII_BCM54XX_SHD_WRITE 0x8000
  68. #define MII_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
  69. #define MII_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
  70. /*
  71. * AUXILIARY CONTROL SHADOW ACCESS REGISTERS. (PHY REG 0x18)
  72. */
  73. #define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
  74. #define MII_BCM54XX_AUXCTL_ACTL_TX_6DB 0x0400
  75. #define MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA 0x0800
  76. #define MII_BCM54XX_AUXCTL_MISC_WREN 0x8000
  77. #define MII_BCM54XX_AUXCTL_MISC_FORCE_AMDIX 0x0200
  78. #define MII_BCM54XX_AUXCTL_MISC_RDSEL_MISC 0x7000
  79. #define MII_BCM54XX_AUXCTL_SHDWSEL_MISC 0x0007
  80. #define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
  81. /*
  82. * Broadcom LED source encodings. These are used in BCM5461, BCM5481,
  83. * BCM5482, and possibly some others.
  84. */
  85. #define BCM_LED_SRC_LINKSPD1 0x0
  86. #define BCM_LED_SRC_LINKSPD2 0x1
  87. #define BCM_LED_SRC_XMITLED 0x2
  88. #define BCM_LED_SRC_ACTIVITYLED 0x3
  89. #define BCM_LED_SRC_FDXLED 0x4
  90. #define BCM_LED_SRC_SLAVE 0x5
  91. #define BCM_LED_SRC_INTR 0x6
  92. #define BCM_LED_SRC_QUALITY 0x7
  93. #define BCM_LED_SRC_RCVLED 0x8
  94. #define BCM_LED_SRC_MULTICOLOR1 0xa
  95. #define BCM_LED_SRC_OPENSHORT 0xb
  96. #define BCM_LED_SRC_OFF 0xe /* Tied high */
  97. #define BCM_LED_SRC_ON 0xf /* Tied low */
  98. /*
  99. * BCM5482: Shadow registers
  100. * Shadow values go into bits [14:10] of register 0x1c to select a shadow
  101. * register to access.
  102. */
  103. /* 00101: Spare Control Register 3 */
  104. #define BCM54XX_SHD_SCR3 0x05
  105. #define BCM54XX_SHD_SCR3_DEF_CLK125 0x0001
  106. #define BCM54XX_SHD_SCR3_DLLAPD_DIS 0x0002
  107. #define BCM54XX_SHD_SCR3_TRDDAPD 0x0004
  108. /* 01010: Auto Power-Down */
  109. #define BCM54XX_SHD_APD 0x0a
  110. #define BCM54XX_SHD_APD_EN 0x0020
  111. #define BCM5482_SHD_LEDS1 0x0d /* 01101: LED Selector 1 */
  112. /* LED3 / ~LINKSPD[2] selector */
  113. #define BCM5482_SHD_LEDS1_LED3(src) ((src & 0xf) << 4)
  114. /* LED1 / ~LINKSPD[1] selector */
  115. #define BCM5482_SHD_LEDS1_LED1(src) ((src & 0xf) << 0)
  116. #define BCM54XX_SHD_RGMII_MODE 0x0b /* 01011: RGMII Mode Selector */
  117. #define BCM5482_SHD_SSD 0x14 /* 10100: Secondary SerDes control */
  118. #define BCM5482_SHD_SSD_LEDM 0x0008 /* SSD LED Mode enable */
  119. #define BCM5482_SHD_SSD_EN 0x0001 /* SSD enable */
  120. #define BCM5482_SHD_MODE 0x1f /* 11111: Mode Control Register */
  121. #define BCM5482_SHD_MODE_1000BX 0x0001 /* Enable 1000BASE-X registers */
  122. /*
  123. * EXPANSION SHADOW ACCESS REGISTERS. (PHY REG 0x15, 0x16, and 0x17)
  124. */
  125. #define MII_BCM54XX_EXP_AADJ1CH0 0x001f
  126. #define MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN 0x0200
  127. #define MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF 0x0100
  128. #define MII_BCM54XX_EXP_AADJ1CH3 0x601f
  129. #define MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ 0x0002
  130. #define MII_BCM54XX_EXP_EXP08 0x0F08
  131. #define MII_BCM54XX_EXP_EXP08_RJCT_2MHZ 0x0001
  132. #define MII_BCM54XX_EXP_EXP08_EARLY_DAC_WAKE 0x0200
  133. #define MII_BCM54XX_EXP_EXP75 0x0f75
  134. #define MII_BCM54XX_EXP_EXP75_VDACCTRL 0x003c
  135. #define MII_BCM54XX_EXP_EXP75_CM_OSC 0x0001
  136. #define MII_BCM54XX_EXP_EXP96 0x0f96
  137. #define MII_BCM54XX_EXP_EXP96_MYST 0x0010
  138. #define MII_BCM54XX_EXP_EXP97 0x0f97
  139. #define MII_BCM54XX_EXP_EXP97_MYST 0x0c0c
  140. /*
  141. * BCM5482: Secondary SerDes registers
  142. */
  143. #define BCM5482_SSD_1000BX_CTL 0x00 /* 1000BASE-X Control */
  144. #define BCM5482_SSD_1000BX_CTL_PWRDOWN 0x0800 /* Power-down SSD */
  145. #define BCM5482_SSD_SGMII_SLAVE 0x15 /* SGMII Slave Register */
  146. #define BCM5482_SSD_SGMII_SLAVE_EN 0x0002 /* Slave mode enable */
  147. #define BCM5482_SSD_SGMII_SLAVE_AD 0x0001 /* Slave auto-detection */
  148. /*****************************************************************************/
  149. /* Fast Ethernet Transceiver definitions. */
  150. /*****************************************************************************/
  151. #define MII_BRCM_FET_INTREG 0x1a /* Interrupt register */
  152. #define MII_BRCM_FET_IR_MASK 0x0100 /* Mask all interrupts */
  153. #define MII_BRCM_FET_IR_LINK_EN 0x0200 /* Link status change enable */
  154. #define MII_BRCM_FET_IR_SPEED_EN 0x0400 /* Link speed change enable */
  155. #define MII_BRCM_FET_IR_DUPLEX_EN 0x0800 /* Duplex mode change enable */
  156. #define MII_BRCM_FET_IR_ENABLE 0x4000 /* Interrupt enable */
  157. #define MII_BRCM_FET_BRCMTEST 0x1f /* Brcm test register */
  158. #define MII_BRCM_FET_BT_SRE 0x0080 /* Shadow register enable */
  159. /*** Shadow register definitions ***/
  160. #define MII_BRCM_FET_SHDW_MISCCTRL 0x10 /* Shadow misc ctrl */
  161. #define MII_BRCM_FET_SHDW_MC_FAME 0x4000 /* Force Auto MDIX enable */
  162. #define MII_BRCM_FET_SHDW_AUXMODE4 0x1a /* Auxiliary mode 4 */
  163. #define MII_BRCM_FET_SHDW_AM4_LED_MASK 0x0003
  164. #define MII_BRCM_FET_SHDW_AM4_LED_MODE1 0x0001
  165. #define MII_BRCM_FET_SHDW_AUXSTAT2 0x1b /* Auxiliary status 2 */
  166. #define MII_BRCM_FET_SHDW_AS2_APDE 0x0020 /* Auto power down enable */
  167. /*
  168. * Indirect register access functions for the 1000BASE-T/100BASE-TX/10BASE-T
  169. * 0x1c shadow registers.
  170. */
  171. static inline int bcm54xx_shadow_read(struct phy_device *phydev, u16 shadow)
  172. {
  173. phy_write(phydev, MII_BCM54XX_SHD, MII_BCM54XX_SHD_VAL(shadow));
  174. return MII_BCM54XX_SHD_DATA(phy_read(phydev, MII_BCM54XX_SHD));
  175. }
  176. static inline int bcm54xx_shadow_write(struct phy_device *phydev, u16 shadow,
  177. u16 val)
  178. {
  179. return phy_write(phydev, MII_BCM54XX_SHD,
  180. MII_BCM54XX_SHD_WRITE |
  181. MII_BCM54XX_SHD_VAL(shadow) |
  182. MII_BCM54XX_SHD_DATA(val));
  183. }
  184. #define BRCM_CL45VEN_EEE_CONTROL 0x803d
  185. #define LPI_FEATURE_EN 0x8000
  186. #define LPI_FEATURE_EN_DIG1000X 0x4000
  187. #endif /* _LINUX_BRCMPHY_H */