intel_ringbuffer.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. bool
  35. intel_ring_initialized(struct intel_engine_cs *ring)
  36. {
  37. struct drm_device *dev = ring->dev;
  38. if (!dev)
  39. return false;
  40. if (i915.enable_execlists) {
  41. struct intel_context *dctx = ring->default_context;
  42. struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
  43. return ringbuf->obj;
  44. } else
  45. return ring->buffer && ring->buffer->obj;
  46. }
  47. int __intel_ring_space(int head, int tail, int size)
  48. {
  49. int space = head - tail;
  50. if (space <= 0)
  51. space += size;
  52. return space - I915_RING_FREE_SPACE;
  53. }
  54. void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
  55. {
  56. if (ringbuf->last_retired_head != -1) {
  57. ringbuf->head = ringbuf->last_retired_head;
  58. ringbuf->last_retired_head = -1;
  59. }
  60. ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
  61. ringbuf->tail, ringbuf->size);
  62. }
  63. int intel_ring_space(struct intel_ringbuffer *ringbuf)
  64. {
  65. intel_ring_update_space(ringbuf);
  66. return ringbuf->space;
  67. }
  68. bool intel_ring_stopped(struct intel_engine_cs *ring)
  69. {
  70. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  71. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  72. }
  73. void __intel_ring_advance(struct intel_engine_cs *ring)
  74. {
  75. struct intel_ringbuffer *ringbuf = ring->buffer;
  76. ringbuf->tail &= ringbuf->size - 1;
  77. if (intel_ring_stopped(ring))
  78. return;
  79. ring->write_tail(ring, ringbuf->tail);
  80. }
  81. static int
  82. gen2_render_ring_flush(struct intel_engine_cs *ring,
  83. u32 invalidate_domains,
  84. u32 flush_domains)
  85. {
  86. u32 cmd;
  87. int ret;
  88. cmd = MI_FLUSH;
  89. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  90. cmd |= MI_NO_WRITE_FLUSH;
  91. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  92. cmd |= MI_READ_FLUSH;
  93. ret = intel_ring_begin(ring, 2);
  94. if (ret)
  95. return ret;
  96. intel_ring_emit(ring, cmd);
  97. intel_ring_emit(ring, MI_NOOP);
  98. intel_ring_advance(ring);
  99. return 0;
  100. }
  101. static int
  102. gen4_render_ring_flush(struct intel_engine_cs *ring,
  103. u32 invalidate_domains,
  104. u32 flush_domains)
  105. {
  106. struct drm_device *dev = ring->dev;
  107. u32 cmd;
  108. int ret;
  109. /*
  110. * read/write caches:
  111. *
  112. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  113. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  114. * also flushed at 2d versus 3d pipeline switches.
  115. *
  116. * read-only caches:
  117. *
  118. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  119. * MI_READ_FLUSH is set, and is always flushed on 965.
  120. *
  121. * I915_GEM_DOMAIN_COMMAND may not exist?
  122. *
  123. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  124. * invalidated when MI_EXE_FLUSH is set.
  125. *
  126. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  127. * invalidated with every MI_FLUSH.
  128. *
  129. * TLBs:
  130. *
  131. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  132. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  133. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  134. * are flushed at any MI_FLUSH.
  135. */
  136. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  137. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  138. cmd &= ~MI_NO_WRITE_FLUSH;
  139. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  140. cmd |= MI_EXE_FLUSH;
  141. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  142. (IS_G4X(dev) || IS_GEN5(dev)))
  143. cmd |= MI_INVALIDATE_ISP;
  144. ret = intel_ring_begin(ring, 2);
  145. if (ret)
  146. return ret;
  147. intel_ring_emit(ring, cmd);
  148. intel_ring_emit(ring, MI_NOOP);
  149. intel_ring_advance(ring);
  150. return 0;
  151. }
  152. /**
  153. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  154. * implementing two workarounds on gen6. From section 1.4.7.1
  155. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  156. *
  157. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  158. * produced by non-pipelined state commands), software needs to first
  159. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  160. * 0.
  161. *
  162. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  163. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  164. *
  165. * And the workaround for these two requires this workaround first:
  166. *
  167. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  168. * BEFORE the pipe-control with a post-sync op and no write-cache
  169. * flushes.
  170. *
  171. * And this last workaround is tricky because of the requirements on
  172. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  173. * volume 2 part 1:
  174. *
  175. * "1 of the following must also be set:
  176. * - Render Target Cache Flush Enable ([12] of DW1)
  177. * - Depth Cache Flush Enable ([0] of DW1)
  178. * - Stall at Pixel Scoreboard ([1] of DW1)
  179. * - Depth Stall ([13] of DW1)
  180. * - Post-Sync Operation ([13] of DW1)
  181. * - Notify Enable ([8] of DW1)"
  182. *
  183. * The cache flushes require the workaround flush that triggered this
  184. * one, so we can't use it. Depth stall would trigger the same.
  185. * Post-sync nonzero is what triggered this second workaround, so we
  186. * can't use that one either. Notify enable is IRQs, which aren't
  187. * really our business. That leaves only stall at scoreboard.
  188. */
  189. static int
  190. intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
  191. {
  192. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  193. int ret;
  194. ret = intel_ring_begin(ring, 6);
  195. if (ret)
  196. return ret;
  197. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  198. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  199. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  200. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  201. intel_ring_emit(ring, 0); /* low dword */
  202. intel_ring_emit(ring, 0); /* high dword */
  203. intel_ring_emit(ring, MI_NOOP);
  204. intel_ring_advance(ring);
  205. ret = intel_ring_begin(ring, 6);
  206. if (ret)
  207. return ret;
  208. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  209. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  210. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  211. intel_ring_emit(ring, 0);
  212. intel_ring_emit(ring, 0);
  213. intel_ring_emit(ring, MI_NOOP);
  214. intel_ring_advance(ring);
  215. return 0;
  216. }
  217. static int
  218. gen6_render_ring_flush(struct intel_engine_cs *ring,
  219. u32 invalidate_domains, u32 flush_domains)
  220. {
  221. u32 flags = 0;
  222. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  223. int ret;
  224. /* Force SNB workarounds for PIPE_CONTROL flushes */
  225. ret = intel_emit_post_sync_nonzero_flush(ring);
  226. if (ret)
  227. return ret;
  228. /* Just flush everything. Experiments have shown that reducing the
  229. * number of bits based on the write domains has little performance
  230. * impact.
  231. */
  232. if (flush_domains) {
  233. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  234. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  235. /*
  236. * Ensure that any following seqno writes only happen
  237. * when the render cache is indeed flushed.
  238. */
  239. flags |= PIPE_CONTROL_CS_STALL;
  240. }
  241. if (invalidate_domains) {
  242. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  243. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  244. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  245. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  246. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  247. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  248. /*
  249. * TLB invalidate requires a post-sync write.
  250. */
  251. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  252. }
  253. ret = intel_ring_begin(ring, 4);
  254. if (ret)
  255. return ret;
  256. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  257. intel_ring_emit(ring, flags);
  258. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  259. intel_ring_emit(ring, 0);
  260. intel_ring_advance(ring);
  261. return 0;
  262. }
  263. static int
  264. gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
  265. {
  266. int ret;
  267. ret = intel_ring_begin(ring, 4);
  268. if (ret)
  269. return ret;
  270. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  271. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  272. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  273. intel_ring_emit(ring, 0);
  274. intel_ring_emit(ring, 0);
  275. intel_ring_advance(ring);
  276. return 0;
  277. }
  278. static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
  279. {
  280. int ret;
  281. if (!ring->fbc_dirty)
  282. return 0;
  283. ret = intel_ring_begin(ring, 6);
  284. if (ret)
  285. return ret;
  286. /* WaFbcNukeOn3DBlt:ivb/hsw */
  287. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  288. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  289. intel_ring_emit(ring, value);
  290. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
  291. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  292. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  293. intel_ring_advance(ring);
  294. ring->fbc_dirty = false;
  295. return 0;
  296. }
  297. static int
  298. gen7_render_ring_flush(struct intel_engine_cs *ring,
  299. u32 invalidate_domains, u32 flush_domains)
  300. {
  301. u32 flags = 0;
  302. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  303. int ret;
  304. /*
  305. * Ensure that any following seqno writes only happen when the render
  306. * cache is indeed flushed.
  307. *
  308. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  309. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  310. * don't try to be clever and just set it unconditionally.
  311. */
  312. flags |= PIPE_CONTROL_CS_STALL;
  313. /* Just flush everything. Experiments have shown that reducing the
  314. * number of bits based on the write domains has little performance
  315. * impact.
  316. */
  317. if (flush_domains) {
  318. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  319. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  320. }
  321. if (invalidate_domains) {
  322. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  323. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  324. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  325. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  326. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  327. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  328. /*
  329. * TLB invalidate requires a post-sync write.
  330. */
  331. flags |= PIPE_CONTROL_QW_WRITE;
  332. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  333. /* Workaround: we must issue a pipe_control with CS-stall bit
  334. * set before a pipe_control command that has the state cache
  335. * invalidate bit set. */
  336. gen7_render_ring_cs_stall_wa(ring);
  337. }
  338. ret = intel_ring_begin(ring, 4);
  339. if (ret)
  340. return ret;
  341. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  342. intel_ring_emit(ring, flags);
  343. intel_ring_emit(ring, scratch_addr);
  344. intel_ring_emit(ring, 0);
  345. intel_ring_advance(ring);
  346. if (!invalidate_domains && flush_domains)
  347. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  348. return 0;
  349. }
  350. static int
  351. gen8_emit_pipe_control(struct intel_engine_cs *ring,
  352. u32 flags, u32 scratch_addr)
  353. {
  354. int ret;
  355. ret = intel_ring_begin(ring, 6);
  356. if (ret)
  357. return ret;
  358. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  359. intel_ring_emit(ring, flags);
  360. intel_ring_emit(ring, scratch_addr);
  361. intel_ring_emit(ring, 0);
  362. intel_ring_emit(ring, 0);
  363. intel_ring_emit(ring, 0);
  364. intel_ring_advance(ring);
  365. return 0;
  366. }
  367. static int
  368. gen8_render_ring_flush(struct intel_engine_cs *ring,
  369. u32 invalidate_domains, u32 flush_domains)
  370. {
  371. u32 flags = 0;
  372. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  373. int ret;
  374. flags |= PIPE_CONTROL_CS_STALL;
  375. if (flush_domains) {
  376. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  377. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  378. }
  379. if (invalidate_domains) {
  380. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  381. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  382. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  383. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  384. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  385. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  386. flags |= PIPE_CONTROL_QW_WRITE;
  387. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  388. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  389. ret = gen8_emit_pipe_control(ring,
  390. PIPE_CONTROL_CS_STALL |
  391. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  392. 0);
  393. if (ret)
  394. return ret;
  395. }
  396. ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
  397. if (ret)
  398. return ret;
  399. if (!invalidate_domains && flush_domains)
  400. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  401. return 0;
  402. }
  403. static void ring_write_tail(struct intel_engine_cs *ring,
  404. u32 value)
  405. {
  406. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  407. I915_WRITE_TAIL(ring, value);
  408. }
  409. u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
  410. {
  411. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  412. u64 acthd;
  413. if (INTEL_INFO(ring->dev)->gen >= 8)
  414. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  415. RING_ACTHD_UDW(ring->mmio_base));
  416. else if (INTEL_INFO(ring->dev)->gen >= 4)
  417. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  418. else
  419. acthd = I915_READ(ACTHD);
  420. return acthd;
  421. }
  422. static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
  423. {
  424. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  425. u32 addr;
  426. addr = dev_priv->status_page_dmah->busaddr;
  427. if (INTEL_INFO(ring->dev)->gen >= 4)
  428. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  429. I915_WRITE(HWS_PGA, addr);
  430. }
  431. static bool stop_ring(struct intel_engine_cs *ring)
  432. {
  433. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  434. if (!IS_GEN2(ring->dev)) {
  435. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  436. if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  437. DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
  438. /* Sometimes we observe that the idle flag is not
  439. * set even though the ring is empty. So double
  440. * check before giving up.
  441. */
  442. if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
  443. return false;
  444. }
  445. }
  446. I915_WRITE_CTL(ring, 0);
  447. I915_WRITE_HEAD(ring, 0);
  448. ring->write_tail(ring, 0);
  449. if (!IS_GEN2(ring->dev)) {
  450. (void)I915_READ_CTL(ring);
  451. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  452. }
  453. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  454. }
  455. static int init_ring_common(struct intel_engine_cs *ring)
  456. {
  457. struct drm_device *dev = ring->dev;
  458. struct drm_i915_private *dev_priv = dev->dev_private;
  459. struct intel_ringbuffer *ringbuf = ring->buffer;
  460. struct drm_i915_gem_object *obj = ringbuf->obj;
  461. int ret = 0;
  462. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  463. if (!stop_ring(ring)) {
  464. /* G45 ring initialization often fails to reset head to zero */
  465. DRM_DEBUG_KMS("%s head not reset to zero "
  466. "ctl %08x head %08x tail %08x start %08x\n",
  467. ring->name,
  468. I915_READ_CTL(ring),
  469. I915_READ_HEAD(ring),
  470. I915_READ_TAIL(ring),
  471. I915_READ_START(ring));
  472. if (!stop_ring(ring)) {
  473. DRM_ERROR("failed to set %s head to zero "
  474. "ctl %08x head %08x tail %08x start %08x\n",
  475. ring->name,
  476. I915_READ_CTL(ring),
  477. I915_READ_HEAD(ring),
  478. I915_READ_TAIL(ring),
  479. I915_READ_START(ring));
  480. ret = -EIO;
  481. goto out;
  482. }
  483. }
  484. if (I915_NEED_GFX_HWS(dev))
  485. intel_ring_setup_status_page(ring);
  486. else
  487. ring_setup_phys_status_page(ring);
  488. /* Enforce ordering by reading HEAD register back */
  489. I915_READ_HEAD(ring);
  490. /* Initialize the ring. This must happen _after_ we've cleared the ring
  491. * registers with the above sequence (the readback of the HEAD registers
  492. * also enforces ordering), otherwise the hw might lose the new ring
  493. * register values. */
  494. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  495. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  496. if (I915_READ_HEAD(ring))
  497. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  498. ring->name, I915_READ_HEAD(ring));
  499. I915_WRITE_HEAD(ring, 0);
  500. (void)I915_READ_HEAD(ring);
  501. I915_WRITE_CTL(ring,
  502. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  503. | RING_VALID);
  504. /* If the head is still not zero, the ring is dead */
  505. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  506. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  507. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  508. DRM_ERROR("%s initialization failed "
  509. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  510. ring->name,
  511. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  512. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  513. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  514. ret = -EIO;
  515. goto out;
  516. }
  517. ringbuf->last_retired_head = -1;
  518. ringbuf->head = I915_READ_HEAD(ring);
  519. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  520. intel_ring_update_space(ringbuf);
  521. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  522. out:
  523. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  524. return ret;
  525. }
  526. void
  527. intel_fini_pipe_control(struct intel_engine_cs *ring)
  528. {
  529. struct drm_device *dev = ring->dev;
  530. if (ring->scratch.obj == NULL)
  531. return;
  532. if (INTEL_INFO(dev)->gen >= 5) {
  533. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  534. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  535. }
  536. drm_gem_object_unreference(&ring->scratch.obj->base);
  537. ring->scratch.obj = NULL;
  538. }
  539. int
  540. intel_init_pipe_control(struct intel_engine_cs *ring)
  541. {
  542. int ret;
  543. WARN_ON(ring->scratch.obj);
  544. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  545. if (ring->scratch.obj == NULL) {
  546. DRM_ERROR("Failed to allocate seqno page\n");
  547. ret = -ENOMEM;
  548. goto err;
  549. }
  550. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  551. if (ret)
  552. goto err_unref;
  553. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  554. if (ret)
  555. goto err_unref;
  556. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  557. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  558. if (ring->scratch.cpu_page == NULL) {
  559. ret = -ENOMEM;
  560. goto err_unpin;
  561. }
  562. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  563. ring->name, ring->scratch.gtt_offset);
  564. return 0;
  565. err_unpin:
  566. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  567. err_unref:
  568. drm_gem_object_unreference(&ring->scratch.obj->base);
  569. err:
  570. return ret;
  571. }
  572. static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
  573. struct intel_context *ctx)
  574. {
  575. int ret, i;
  576. struct drm_device *dev = ring->dev;
  577. struct drm_i915_private *dev_priv = dev->dev_private;
  578. struct i915_workarounds *w = &dev_priv->workarounds;
  579. if (WARN_ON(w->count == 0))
  580. return 0;
  581. ring->gpu_caches_dirty = true;
  582. ret = intel_ring_flush_all_caches(ring);
  583. if (ret)
  584. return ret;
  585. ret = intel_ring_begin(ring, (w->count * 2 + 2));
  586. if (ret)
  587. return ret;
  588. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  589. for (i = 0; i < w->count; i++) {
  590. intel_ring_emit(ring, w->reg[i].addr);
  591. intel_ring_emit(ring, w->reg[i].value);
  592. }
  593. intel_ring_emit(ring, MI_NOOP);
  594. intel_ring_advance(ring);
  595. ring->gpu_caches_dirty = true;
  596. ret = intel_ring_flush_all_caches(ring);
  597. if (ret)
  598. return ret;
  599. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  600. return 0;
  601. }
  602. static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
  603. struct intel_context *ctx)
  604. {
  605. int ret;
  606. ret = intel_ring_workarounds_emit(ring, ctx);
  607. if (ret != 0)
  608. return ret;
  609. ret = i915_gem_render_state_init(ring);
  610. if (ret)
  611. DRM_ERROR("init render state: %d\n", ret);
  612. return ret;
  613. }
  614. static int wa_add(struct drm_i915_private *dev_priv,
  615. const u32 addr, const u32 val, const u32 mask)
  616. {
  617. const u32 idx = dev_priv->workarounds.count;
  618. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  619. return -ENOSPC;
  620. dev_priv->workarounds.reg[idx].addr = addr;
  621. dev_priv->workarounds.reg[idx].value = val;
  622. dev_priv->workarounds.reg[idx].mask = mask;
  623. dev_priv->workarounds.count++;
  624. return 0;
  625. }
  626. #define WA_REG(addr, val, mask) { \
  627. const int r = wa_add(dev_priv, (addr), (val), (mask)); \
  628. if (r) \
  629. return r; \
  630. }
  631. #define WA_SET_BIT_MASKED(addr, mask) \
  632. WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)
  633. #define WA_CLR_BIT_MASKED(addr, mask) \
  634. WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)
  635. #define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
  636. #define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)
  637. #define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)
  638. static int bdw_init_workarounds(struct intel_engine_cs *ring)
  639. {
  640. struct drm_device *dev = ring->dev;
  641. struct drm_i915_private *dev_priv = dev->dev_private;
  642. /* WaDisablePartialInstShootdown:bdw */
  643. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  644. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  645. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  646. STALL_DOP_GATING_DISABLE);
  647. /* WaDisableDopClockGating:bdw */
  648. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  649. DOP_CLOCK_GATING_DISABLE);
  650. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  651. GEN8_SAMPLER_POWER_BYPASS_DIS);
  652. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  653. * workaround for for a possible hang in the unlikely event a TLB
  654. * invalidation occurs during a PSD flush.
  655. */
  656. /* WaForceEnableNonCoherent:bdw */
  657. /* WaHdcDisableFetchWhenMasked:bdw */
  658. /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
  659. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  660. HDC_FORCE_NON_COHERENT |
  661. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  662. (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  663. /* Wa4x4STCOptimizationDisable:bdw */
  664. WA_SET_BIT_MASKED(CACHE_MODE_1,
  665. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  666. /*
  667. * BSpec recommends 8x4 when MSAA is used,
  668. * however in practice 16x4 seems fastest.
  669. *
  670. * Note that PS/WM thread counts depend on the WIZ hashing
  671. * disable bit, which we don't touch here, but it's good
  672. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  673. */
  674. WA_SET_BIT_MASKED(GEN7_GT_MODE,
  675. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  676. return 0;
  677. }
  678. static int chv_init_workarounds(struct intel_engine_cs *ring)
  679. {
  680. struct drm_device *dev = ring->dev;
  681. struct drm_i915_private *dev_priv = dev->dev_private;
  682. /* WaDisablePartialInstShootdown:chv */
  683. /* WaDisableThreadStallDopClockGating:chv */
  684. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  685. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  686. STALL_DOP_GATING_DISABLE);
  687. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  688. * workaround for a possible hang in the unlikely event a TLB
  689. * invalidation occurs during a PSD flush.
  690. */
  691. /* WaForceEnableNonCoherent:chv */
  692. /* WaHdcDisableFetchWhenMasked:chv */
  693. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  694. HDC_FORCE_NON_COHERENT |
  695. HDC_DONOT_FETCH_MEM_WHEN_MASKED);
  696. return 0;
  697. }
  698. int init_workarounds_ring(struct intel_engine_cs *ring)
  699. {
  700. struct drm_device *dev = ring->dev;
  701. struct drm_i915_private *dev_priv = dev->dev_private;
  702. WARN_ON(ring->id != RCS);
  703. dev_priv->workarounds.count = 0;
  704. if (IS_BROADWELL(dev))
  705. return bdw_init_workarounds(ring);
  706. if (IS_CHERRYVIEW(dev))
  707. return chv_init_workarounds(ring);
  708. return 0;
  709. }
  710. static int init_render_ring(struct intel_engine_cs *ring)
  711. {
  712. struct drm_device *dev = ring->dev;
  713. struct drm_i915_private *dev_priv = dev->dev_private;
  714. int ret = init_ring_common(ring);
  715. if (ret)
  716. return ret;
  717. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  718. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  719. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  720. /* We need to disable the AsyncFlip performance optimisations in order
  721. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  722. * programmed to '1' on all products.
  723. *
  724. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
  725. */
  726. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
  727. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  728. /* Required for the hardware to program scanline values for waiting */
  729. /* WaEnableFlushTlbInvalidationMode:snb */
  730. if (INTEL_INFO(dev)->gen == 6)
  731. I915_WRITE(GFX_MODE,
  732. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  733. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  734. if (IS_GEN7(dev))
  735. I915_WRITE(GFX_MODE_GEN7,
  736. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  737. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  738. if (IS_GEN6(dev)) {
  739. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  740. * "If this bit is set, STCunit will have LRA as replacement
  741. * policy. [...] This bit must be reset. LRA replacement
  742. * policy is not supported."
  743. */
  744. I915_WRITE(CACHE_MODE_0,
  745. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  746. }
  747. if (INTEL_INFO(dev)->gen >= 6)
  748. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  749. if (HAS_L3_DPF(dev))
  750. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  751. return init_workarounds_ring(ring);
  752. }
  753. static void render_ring_cleanup(struct intel_engine_cs *ring)
  754. {
  755. struct drm_device *dev = ring->dev;
  756. struct drm_i915_private *dev_priv = dev->dev_private;
  757. if (dev_priv->semaphore_obj) {
  758. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  759. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  760. dev_priv->semaphore_obj = NULL;
  761. }
  762. intel_fini_pipe_control(ring);
  763. }
  764. static int gen8_rcs_signal(struct intel_engine_cs *signaller,
  765. unsigned int num_dwords)
  766. {
  767. #define MBOX_UPDATE_DWORDS 8
  768. struct drm_device *dev = signaller->dev;
  769. struct drm_i915_private *dev_priv = dev->dev_private;
  770. struct intel_engine_cs *waiter;
  771. int i, ret, num_rings;
  772. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  773. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  774. #undef MBOX_UPDATE_DWORDS
  775. ret = intel_ring_begin(signaller, num_dwords);
  776. if (ret)
  777. return ret;
  778. for_each_ring(waiter, dev_priv, i) {
  779. u32 seqno;
  780. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  781. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  782. continue;
  783. seqno = i915_gem_request_get_seqno(
  784. signaller->outstanding_lazy_request);
  785. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  786. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  787. PIPE_CONTROL_QW_WRITE |
  788. PIPE_CONTROL_FLUSH_ENABLE);
  789. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  790. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  791. intel_ring_emit(signaller, seqno);
  792. intel_ring_emit(signaller, 0);
  793. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  794. MI_SEMAPHORE_TARGET(waiter->id));
  795. intel_ring_emit(signaller, 0);
  796. }
  797. return 0;
  798. }
  799. static int gen8_xcs_signal(struct intel_engine_cs *signaller,
  800. unsigned int num_dwords)
  801. {
  802. #define MBOX_UPDATE_DWORDS 6
  803. struct drm_device *dev = signaller->dev;
  804. struct drm_i915_private *dev_priv = dev->dev_private;
  805. struct intel_engine_cs *waiter;
  806. int i, ret, num_rings;
  807. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  808. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  809. #undef MBOX_UPDATE_DWORDS
  810. ret = intel_ring_begin(signaller, num_dwords);
  811. if (ret)
  812. return ret;
  813. for_each_ring(waiter, dev_priv, i) {
  814. u32 seqno;
  815. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  816. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  817. continue;
  818. seqno = i915_gem_request_get_seqno(
  819. signaller->outstanding_lazy_request);
  820. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  821. MI_FLUSH_DW_OP_STOREDW);
  822. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  823. MI_FLUSH_DW_USE_GTT);
  824. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  825. intel_ring_emit(signaller, seqno);
  826. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  827. MI_SEMAPHORE_TARGET(waiter->id));
  828. intel_ring_emit(signaller, 0);
  829. }
  830. return 0;
  831. }
  832. static int gen6_signal(struct intel_engine_cs *signaller,
  833. unsigned int num_dwords)
  834. {
  835. struct drm_device *dev = signaller->dev;
  836. struct drm_i915_private *dev_priv = dev->dev_private;
  837. struct intel_engine_cs *useless;
  838. int i, ret, num_rings;
  839. #define MBOX_UPDATE_DWORDS 3
  840. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  841. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  842. #undef MBOX_UPDATE_DWORDS
  843. ret = intel_ring_begin(signaller, num_dwords);
  844. if (ret)
  845. return ret;
  846. for_each_ring(useless, dev_priv, i) {
  847. u32 mbox_reg = signaller->semaphore.mbox.signal[i];
  848. if (mbox_reg != GEN6_NOSYNC) {
  849. u32 seqno = i915_gem_request_get_seqno(
  850. signaller->outstanding_lazy_request);
  851. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  852. intel_ring_emit(signaller, mbox_reg);
  853. intel_ring_emit(signaller, seqno);
  854. }
  855. }
  856. /* If num_dwords was rounded, make sure the tail pointer is correct */
  857. if (num_rings % 2 == 0)
  858. intel_ring_emit(signaller, MI_NOOP);
  859. return 0;
  860. }
  861. /**
  862. * gen6_add_request - Update the semaphore mailbox registers
  863. *
  864. * @ring - ring that is adding a request
  865. * @seqno - return seqno stuck into the ring
  866. *
  867. * Update the mailbox registers in the *other* rings with the current seqno.
  868. * This acts like a signal in the canonical semaphore.
  869. */
  870. static int
  871. gen6_add_request(struct intel_engine_cs *ring)
  872. {
  873. int ret;
  874. if (ring->semaphore.signal)
  875. ret = ring->semaphore.signal(ring, 4);
  876. else
  877. ret = intel_ring_begin(ring, 4);
  878. if (ret)
  879. return ret;
  880. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  881. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  882. intel_ring_emit(ring,
  883. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  884. intel_ring_emit(ring, MI_USER_INTERRUPT);
  885. __intel_ring_advance(ring);
  886. return 0;
  887. }
  888. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  889. u32 seqno)
  890. {
  891. struct drm_i915_private *dev_priv = dev->dev_private;
  892. return dev_priv->last_seqno < seqno;
  893. }
  894. /**
  895. * intel_ring_sync - sync the waiter to the signaller on seqno
  896. *
  897. * @waiter - ring that is waiting
  898. * @signaller - ring which has, or will signal
  899. * @seqno - seqno which the waiter will block on
  900. */
  901. static int
  902. gen8_ring_sync(struct intel_engine_cs *waiter,
  903. struct intel_engine_cs *signaller,
  904. u32 seqno)
  905. {
  906. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  907. int ret;
  908. ret = intel_ring_begin(waiter, 4);
  909. if (ret)
  910. return ret;
  911. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  912. MI_SEMAPHORE_GLOBAL_GTT |
  913. MI_SEMAPHORE_POLL |
  914. MI_SEMAPHORE_SAD_GTE_SDD);
  915. intel_ring_emit(waiter, seqno);
  916. intel_ring_emit(waiter,
  917. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  918. intel_ring_emit(waiter,
  919. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  920. intel_ring_advance(waiter);
  921. return 0;
  922. }
  923. static int
  924. gen6_ring_sync(struct intel_engine_cs *waiter,
  925. struct intel_engine_cs *signaller,
  926. u32 seqno)
  927. {
  928. u32 dw1 = MI_SEMAPHORE_MBOX |
  929. MI_SEMAPHORE_COMPARE |
  930. MI_SEMAPHORE_REGISTER;
  931. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  932. int ret;
  933. /* Throughout all of the GEM code, seqno passed implies our current
  934. * seqno is >= the last seqno executed. However for hardware the
  935. * comparison is strictly greater than.
  936. */
  937. seqno -= 1;
  938. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  939. ret = intel_ring_begin(waiter, 4);
  940. if (ret)
  941. return ret;
  942. /* If seqno wrap happened, omit the wait with no-ops */
  943. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  944. intel_ring_emit(waiter, dw1 | wait_mbox);
  945. intel_ring_emit(waiter, seqno);
  946. intel_ring_emit(waiter, 0);
  947. intel_ring_emit(waiter, MI_NOOP);
  948. } else {
  949. intel_ring_emit(waiter, MI_NOOP);
  950. intel_ring_emit(waiter, MI_NOOP);
  951. intel_ring_emit(waiter, MI_NOOP);
  952. intel_ring_emit(waiter, MI_NOOP);
  953. }
  954. intel_ring_advance(waiter);
  955. return 0;
  956. }
  957. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  958. do { \
  959. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  960. PIPE_CONTROL_DEPTH_STALL); \
  961. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  962. intel_ring_emit(ring__, 0); \
  963. intel_ring_emit(ring__, 0); \
  964. } while (0)
  965. static int
  966. pc_render_add_request(struct intel_engine_cs *ring)
  967. {
  968. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  969. int ret;
  970. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  971. * incoherent with writes to memory, i.e. completely fubar,
  972. * so we need to use PIPE_NOTIFY instead.
  973. *
  974. * However, we also need to workaround the qword write
  975. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  976. * memory before requesting an interrupt.
  977. */
  978. ret = intel_ring_begin(ring, 32);
  979. if (ret)
  980. return ret;
  981. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  982. PIPE_CONTROL_WRITE_FLUSH |
  983. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  984. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  985. intel_ring_emit(ring,
  986. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  987. intel_ring_emit(ring, 0);
  988. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  989. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  990. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  991. scratch_addr += 2 * CACHELINE_BYTES;
  992. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  993. scratch_addr += 2 * CACHELINE_BYTES;
  994. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  995. scratch_addr += 2 * CACHELINE_BYTES;
  996. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  997. scratch_addr += 2 * CACHELINE_BYTES;
  998. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  999. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1000. PIPE_CONTROL_WRITE_FLUSH |
  1001. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  1002. PIPE_CONTROL_NOTIFY);
  1003. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1004. intel_ring_emit(ring,
  1005. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1006. intel_ring_emit(ring, 0);
  1007. __intel_ring_advance(ring);
  1008. return 0;
  1009. }
  1010. static u32
  1011. gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1012. {
  1013. /* Workaround to force correct ordering between irq and seqno writes on
  1014. * ivb (and maybe also on snb) by reading from a CS register (like
  1015. * ACTHD) before reading the status page. */
  1016. if (!lazy_coherency) {
  1017. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1018. POSTING_READ(RING_ACTHD(ring->mmio_base));
  1019. }
  1020. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1021. }
  1022. static u32
  1023. ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1024. {
  1025. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1026. }
  1027. static void
  1028. ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1029. {
  1030. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  1031. }
  1032. static u32
  1033. pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1034. {
  1035. return ring->scratch.cpu_page[0];
  1036. }
  1037. static void
  1038. pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1039. {
  1040. ring->scratch.cpu_page[0] = seqno;
  1041. }
  1042. static bool
  1043. gen5_ring_get_irq(struct intel_engine_cs *ring)
  1044. {
  1045. struct drm_device *dev = ring->dev;
  1046. struct drm_i915_private *dev_priv = dev->dev_private;
  1047. unsigned long flags;
  1048. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1049. return false;
  1050. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1051. if (ring->irq_refcount++ == 0)
  1052. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1053. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1054. return true;
  1055. }
  1056. static void
  1057. gen5_ring_put_irq(struct intel_engine_cs *ring)
  1058. {
  1059. struct drm_device *dev = ring->dev;
  1060. struct drm_i915_private *dev_priv = dev->dev_private;
  1061. unsigned long flags;
  1062. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1063. if (--ring->irq_refcount == 0)
  1064. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1065. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1066. }
  1067. static bool
  1068. i9xx_ring_get_irq(struct intel_engine_cs *ring)
  1069. {
  1070. struct drm_device *dev = ring->dev;
  1071. struct drm_i915_private *dev_priv = dev->dev_private;
  1072. unsigned long flags;
  1073. if (!intel_irqs_enabled(dev_priv))
  1074. return false;
  1075. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1076. if (ring->irq_refcount++ == 0) {
  1077. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1078. I915_WRITE(IMR, dev_priv->irq_mask);
  1079. POSTING_READ(IMR);
  1080. }
  1081. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1082. return true;
  1083. }
  1084. static void
  1085. i9xx_ring_put_irq(struct intel_engine_cs *ring)
  1086. {
  1087. struct drm_device *dev = ring->dev;
  1088. struct drm_i915_private *dev_priv = dev->dev_private;
  1089. unsigned long flags;
  1090. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1091. if (--ring->irq_refcount == 0) {
  1092. dev_priv->irq_mask |= ring->irq_enable_mask;
  1093. I915_WRITE(IMR, dev_priv->irq_mask);
  1094. POSTING_READ(IMR);
  1095. }
  1096. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1097. }
  1098. static bool
  1099. i8xx_ring_get_irq(struct intel_engine_cs *ring)
  1100. {
  1101. struct drm_device *dev = ring->dev;
  1102. struct drm_i915_private *dev_priv = dev->dev_private;
  1103. unsigned long flags;
  1104. if (!intel_irqs_enabled(dev_priv))
  1105. return false;
  1106. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1107. if (ring->irq_refcount++ == 0) {
  1108. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1109. I915_WRITE16(IMR, dev_priv->irq_mask);
  1110. POSTING_READ16(IMR);
  1111. }
  1112. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1113. return true;
  1114. }
  1115. static void
  1116. i8xx_ring_put_irq(struct intel_engine_cs *ring)
  1117. {
  1118. struct drm_device *dev = ring->dev;
  1119. struct drm_i915_private *dev_priv = dev->dev_private;
  1120. unsigned long flags;
  1121. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1122. if (--ring->irq_refcount == 0) {
  1123. dev_priv->irq_mask |= ring->irq_enable_mask;
  1124. I915_WRITE16(IMR, dev_priv->irq_mask);
  1125. POSTING_READ16(IMR);
  1126. }
  1127. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1128. }
  1129. void intel_ring_setup_status_page(struct intel_engine_cs *ring)
  1130. {
  1131. struct drm_device *dev = ring->dev;
  1132. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1133. u32 mmio = 0;
  1134. /* The ring status page addresses are no longer next to the rest of
  1135. * the ring registers as of gen7.
  1136. */
  1137. if (IS_GEN7(dev)) {
  1138. switch (ring->id) {
  1139. case RCS:
  1140. mmio = RENDER_HWS_PGA_GEN7;
  1141. break;
  1142. case BCS:
  1143. mmio = BLT_HWS_PGA_GEN7;
  1144. break;
  1145. /*
  1146. * VCS2 actually doesn't exist on Gen7. Only shut up
  1147. * gcc switch check warning
  1148. */
  1149. case VCS2:
  1150. case VCS:
  1151. mmio = BSD_HWS_PGA_GEN7;
  1152. break;
  1153. case VECS:
  1154. mmio = VEBOX_HWS_PGA_GEN7;
  1155. break;
  1156. }
  1157. } else if (IS_GEN6(ring->dev)) {
  1158. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  1159. } else {
  1160. /* XXX: gen8 returns to sanity */
  1161. mmio = RING_HWS_PGA(ring->mmio_base);
  1162. }
  1163. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  1164. POSTING_READ(mmio);
  1165. /*
  1166. * Flush the TLB for this page
  1167. *
  1168. * FIXME: These two bits have disappeared on gen8, so a question
  1169. * arises: do we still need this and if so how should we go about
  1170. * invalidating the TLB?
  1171. */
  1172. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  1173. u32 reg = RING_INSTPM(ring->mmio_base);
  1174. /* ring should be idle before issuing a sync flush*/
  1175. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1176. I915_WRITE(reg,
  1177. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  1178. INSTPM_SYNC_FLUSH));
  1179. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  1180. 1000))
  1181. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  1182. ring->name);
  1183. }
  1184. }
  1185. static int
  1186. bsd_ring_flush(struct intel_engine_cs *ring,
  1187. u32 invalidate_domains,
  1188. u32 flush_domains)
  1189. {
  1190. int ret;
  1191. ret = intel_ring_begin(ring, 2);
  1192. if (ret)
  1193. return ret;
  1194. intel_ring_emit(ring, MI_FLUSH);
  1195. intel_ring_emit(ring, MI_NOOP);
  1196. intel_ring_advance(ring);
  1197. return 0;
  1198. }
  1199. static int
  1200. i9xx_add_request(struct intel_engine_cs *ring)
  1201. {
  1202. int ret;
  1203. ret = intel_ring_begin(ring, 4);
  1204. if (ret)
  1205. return ret;
  1206. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1207. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1208. intel_ring_emit(ring,
  1209. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1210. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1211. __intel_ring_advance(ring);
  1212. return 0;
  1213. }
  1214. static bool
  1215. gen6_ring_get_irq(struct intel_engine_cs *ring)
  1216. {
  1217. struct drm_device *dev = ring->dev;
  1218. struct drm_i915_private *dev_priv = dev->dev_private;
  1219. unsigned long flags;
  1220. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1221. return false;
  1222. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1223. if (ring->irq_refcount++ == 0) {
  1224. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1225. I915_WRITE_IMR(ring,
  1226. ~(ring->irq_enable_mask |
  1227. GT_PARITY_ERROR(dev)));
  1228. else
  1229. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1230. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1231. }
  1232. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1233. return true;
  1234. }
  1235. static void
  1236. gen6_ring_put_irq(struct intel_engine_cs *ring)
  1237. {
  1238. struct drm_device *dev = ring->dev;
  1239. struct drm_i915_private *dev_priv = dev->dev_private;
  1240. unsigned long flags;
  1241. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1242. if (--ring->irq_refcount == 0) {
  1243. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1244. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1245. else
  1246. I915_WRITE_IMR(ring, ~0);
  1247. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1248. }
  1249. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1250. }
  1251. static bool
  1252. hsw_vebox_get_irq(struct intel_engine_cs *ring)
  1253. {
  1254. struct drm_device *dev = ring->dev;
  1255. struct drm_i915_private *dev_priv = dev->dev_private;
  1256. unsigned long flags;
  1257. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1258. return false;
  1259. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1260. if (ring->irq_refcount++ == 0) {
  1261. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1262. gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  1263. }
  1264. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1265. return true;
  1266. }
  1267. static void
  1268. hsw_vebox_put_irq(struct intel_engine_cs *ring)
  1269. {
  1270. struct drm_device *dev = ring->dev;
  1271. struct drm_i915_private *dev_priv = dev->dev_private;
  1272. unsigned long flags;
  1273. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1274. if (--ring->irq_refcount == 0) {
  1275. I915_WRITE_IMR(ring, ~0);
  1276. gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  1277. }
  1278. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1279. }
  1280. static bool
  1281. gen8_ring_get_irq(struct intel_engine_cs *ring)
  1282. {
  1283. struct drm_device *dev = ring->dev;
  1284. struct drm_i915_private *dev_priv = dev->dev_private;
  1285. unsigned long flags;
  1286. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1287. return false;
  1288. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1289. if (ring->irq_refcount++ == 0) {
  1290. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1291. I915_WRITE_IMR(ring,
  1292. ~(ring->irq_enable_mask |
  1293. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1294. } else {
  1295. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1296. }
  1297. POSTING_READ(RING_IMR(ring->mmio_base));
  1298. }
  1299. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1300. return true;
  1301. }
  1302. static void
  1303. gen8_ring_put_irq(struct intel_engine_cs *ring)
  1304. {
  1305. struct drm_device *dev = ring->dev;
  1306. struct drm_i915_private *dev_priv = dev->dev_private;
  1307. unsigned long flags;
  1308. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1309. if (--ring->irq_refcount == 0) {
  1310. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1311. I915_WRITE_IMR(ring,
  1312. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1313. } else {
  1314. I915_WRITE_IMR(ring, ~0);
  1315. }
  1316. POSTING_READ(RING_IMR(ring->mmio_base));
  1317. }
  1318. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1319. }
  1320. static int
  1321. i965_dispatch_execbuffer(struct intel_engine_cs *ring,
  1322. u64 offset, u32 length,
  1323. unsigned flags)
  1324. {
  1325. int ret;
  1326. ret = intel_ring_begin(ring, 2);
  1327. if (ret)
  1328. return ret;
  1329. intel_ring_emit(ring,
  1330. MI_BATCH_BUFFER_START |
  1331. MI_BATCH_GTT |
  1332. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1333. intel_ring_emit(ring, offset);
  1334. intel_ring_advance(ring);
  1335. return 0;
  1336. }
  1337. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1338. #define I830_BATCH_LIMIT (256*1024)
  1339. #define I830_TLB_ENTRIES (2)
  1340. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1341. static int
  1342. i830_dispatch_execbuffer(struct intel_engine_cs *ring,
  1343. u64 offset, u32 len,
  1344. unsigned flags)
  1345. {
  1346. u32 cs_offset = ring->scratch.gtt_offset;
  1347. int ret;
  1348. ret = intel_ring_begin(ring, 6);
  1349. if (ret)
  1350. return ret;
  1351. /* Evict the invalid PTE TLBs */
  1352. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1353. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1354. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1355. intel_ring_emit(ring, cs_offset);
  1356. intel_ring_emit(ring, 0xdeadbeef);
  1357. intel_ring_emit(ring, MI_NOOP);
  1358. intel_ring_advance(ring);
  1359. if ((flags & I915_DISPATCH_PINNED) == 0) {
  1360. if (len > I830_BATCH_LIMIT)
  1361. return -ENOSPC;
  1362. ret = intel_ring_begin(ring, 6 + 2);
  1363. if (ret)
  1364. return ret;
  1365. /* Blit the batch (which has now all relocs applied) to the
  1366. * stable batch scratch bo area (so that the CS never
  1367. * stumbles over its tlb invalidation bug) ...
  1368. */
  1369. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1370. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1371. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1372. intel_ring_emit(ring, cs_offset);
  1373. intel_ring_emit(ring, 4096);
  1374. intel_ring_emit(ring, offset);
  1375. intel_ring_emit(ring, MI_FLUSH);
  1376. intel_ring_emit(ring, MI_NOOP);
  1377. intel_ring_advance(ring);
  1378. /* ... and execute it. */
  1379. offset = cs_offset;
  1380. }
  1381. ret = intel_ring_begin(ring, 4);
  1382. if (ret)
  1383. return ret;
  1384. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1385. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1386. intel_ring_emit(ring, offset + len - 8);
  1387. intel_ring_emit(ring, MI_NOOP);
  1388. intel_ring_advance(ring);
  1389. return 0;
  1390. }
  1391. static int
  1392. i915_dispatch_execbuffer(struct intel_engine_cs *ring,
  1393. u64 offset, u32 len,
  1394. unsigned flags)
  1395. {
  1396. int ret;
  1397. ret = intel_ring_begin(ring, 2);
  1398. if (ret)
  1399. return ret;
  1400. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1401. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1402. intel_ring_advance(ring);
  1403. return 0;
  1404. }
  1405. static void cleanup_status_page(struct intel_engine_cs *ring)
  1406. {
  1407. struct drm_i915_gem_object *obj;
  1408. obj = ring->status_page.obj;
  1409. if (obj == NULL)
  1410. return;
  1411. kunmap(sg_page(obj->pages->sgl));
  1412. i915_gem_object_ggtt_unpin(obj);
  1413. drm_gem_object_unreference(&obj->base);
  1414. ring->status_page.obj = NULL;
  1415. }
  1416. static int init_status_page(struct intel_engine_cs *ring)
  1417. {
  1418. struct drm_i915_gem_object *obj;
  1419. if ((obj = ring->status_page.obj) == NULL) {
  1420. unsigned flags;
  1421. int ret;
  1422. obj = i915_gem_alloc_object(ring->dev, 4096);
  1423. if (obj == NULL) {
  1424. DRM_ERROR("Failed to allocate status page\n");
  1425. return -ENOMEM;
  1426. }
  1427. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1428. if (ret)
  1429. goto err_unref;
  1430. flags = 0;
  1431. if (!HAS_LLC(ring->dev))
  1432. /* On g33, we cannot place HWS above 256MiB, so
  1433. * restrict its pinning to the low mappable arena.
  1434. * Though this restriction is not documented for
  1435. * gen4, gen5, or byt, they also behave similarly
  1436. * and hang if the HWS is placed at the top of the
  1437. * GTT. To generalise, it appears that all !llc
  1438. * platforms have issues with us placing the HWS
  1439. * above the mappable region (even though we never
  1440. * actualy map it).
  1441. */
  1442. flags |= PIN_MAPPABLE;
  1443. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1444. if (ret) {
  1445. err_unref:
  1446. drm_gem_object_unreference(&obj->base);
  1447. return ret;
  1448. }
  1449. ring->status_page.obj = obj;
  1450. }
  1451. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1452. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1453. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1454. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1455. ring->name, ring->status_page.gfx_addr);
  1456. return 0;
  1457. }
  1458. static int init_phys_status_page(struct intel_engine_cs *ring)
  1459. {
  1460. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1461. if (!dev_priv->status_page_dmah) {
  1462. dev_priv->status_page_dmah =
  1463. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1464. if (!dev_priv->status_page_dmah)
  1465. return -ENOMEM;
  1466. }
  1467. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1468. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1469. return 0;
  1470. }
  1471. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1472. {
  1473. iounmap(ringbuf->virtual_start);
  1474. ringbuf->virtual_start = NULL;
  1475. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1476. }
  1477. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  1478. struct intel_ringbuffer *ringbuf)
  1479. {
  1480. struct drm_i915_private *dev_priv = to_i915(dev);
  1481. struct drm_i915_gem_object *obj = ringbuf->obj;
  1482. int ret;
  1483. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1484. if (ret)
  1485. return ret;
  1486. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1487. if (ret) {
  1488. i915_gem_object_ggtt_unpin(obj);
  1489. return ret;
  1490. }
  1491. ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
  1492. i915_gem_obj_ggtt_offset(obj), ringbuf->size);
  1493. if (ringbuf->virtual_start == NULL) {
  1494. i915_gem_object_ggtt_unpin(obj);
  1495. return -EINVAL;
  1496. }
  1497. return 0;
  1498. }
  1499. void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1500. {
  1501. drm_gem_object_unreference(&ringbuf->obj->base);
  1502. ringbuf->obj = NULL;
  1503. }
  1504. int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1505. struct intel_ringbuffer *ringbuf)
  1506. {
  1507. struct drm_i915_gem_object *obj;
  1508. obj = NULL;
  1509. if (!HAS_LLC(dev))
  1510. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1511. if (obj == NULL)
  1512. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1513. if (obj == NULL)
  1514. return -ENOMEM;
  1515. /* mark ring buffers as read-only from GPU side by default */
  1516. obj->gt_ro = 1;
  1517. ringbuf->obj = obj;
  1518. return 0;
  1519. }
  1520. static int intel_init_ring_buffer(struct drm_device *dev,
  1521. struct intel_engine_cs *ring)
  1522. {
  1523. struct intel_ringbuffer *ringbuf;
  1524. int ret;
  1525. WARN_ON(ring->buffer);
  1526. ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
  1527. if (!ringbuf)
  1528. return -ENOMEM;
  1529. ring->buffer = ringbuf;
  1530. ring->dev = dev;
  1531. INIT_LIST_HEAD(&ring->active_list);
  1532. INIT_LIST_HEAD(&ring->request_list);
  1533. INIT_LIST_HEAD(&ring->execlist_queue);
  1534. ringbuf->size = 32 * PAGE_SIZE;
  1535. ringbuf->ring = ring;
  1536. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1537. init_waitqueue_head(&ring->irq_queue);
  1538. if (I915_NEED_GFX_HWS(dev)) {
  1539. ret = init_status_page(ring);
  1540. if (ret)
  1541. goto error;
  1542. } else {
  1543. BUG_ON(ring->id != RCS);
  1544. ret = init_phys_status_page(ring);
  1545. if (ret)
  1546. goto error;
  1547. }
  1548. WARN_ON(ringbuf->obj);
  1549. ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
  1550. if (ret) {
  1551. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
  1552. ring->name, ret);
  1553. goto error;
  1554. }
  1555. ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
  1556. if (ret) {
  1557. DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
  1558. ring->name, ret);
  1559. intel_destroy_ringbuffer_obj(ringbuf);
  1560. goto error;
  1561. }
  1562. /* Workaround an erratum on the i830 which causes a hang if
  1563. * the TAIL pointer points to within the last 2 cachelines
  1564. * of the buffer.
  1565. */
  1566. ringbuf->effective_size = ringbuf->size;
  1567. if (IS_I830(dev) || IS_845G(dev))
  1568. ringbuf->effective_size -= 2 * CACHELINE_BYTES;
  1569. ret = i915_cmd_parser_init_ring(ring);
  1570. if (ret)
  1571. goto error;
  1572. return 0;
  1573. error:
  1574. kfree(ringbuf);
  1575. ring->buffer = NULL;
  1576. return ret;
  1577. }
  1578. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
  1579. {
  1580. struct drm_i915_private *dev_priv;
  1581. struct intel_ringbuffer *ringbuf;
  1582. if (!intel_ring_initialized(ring))
  1583. return;
  1584. dev_priv = to_i915(ring->dev);
  1585. ringbuf = ring->buffer;
  1586. intel_stop_ring_buffer(ring);
  1587. WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1588. intel_unpin_ringbuffer_obj(ringbuf);
  1589. intel_destroy_ringbuffer_obj(ringbuf);
  1590. i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
  1591. if (ring->cleanup)
  1592. ring->cleanup(ring);
  1593. cleanup_status_page(ring);
  1594. i915_cmd_parser_fini_ring(ring);
  1595. kfree(ringbuf);
  1596. ring->buffer = NULL;
  1597. }
  1598. static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
  1599. {
  1600. struct intel_ringbuffer *ringbuf = ring->buffer;
  1601. struct drm_i915_gem_request *request;
  1602. int ret;
  1603. if (intel_ring_space(ringbuf) >= n)
  1604. return 0;
  1605. list_for_each_entry(request, &ring->request_list, list) {
  1606. if (__intel_ring_space(request->tail, ringbuf->tail,
  1607. ringbuf->size) >= n) {
  1608. break;
  1609. }
  1610. }
  1611. if (&request->list == &ring->request_list)
  1612. return -ENOSPC;
  1613. ret = i915_wait_request(request);
  1614. if (ret)
  1615. return ret;
  1616. i915_gem_retire_requests_ring(ring);
  1617. return 0;
  1618. }
  1619. static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
  1620. {
  1621. struct drm_device *dev = ring->dev;
  1622. struct drm_i915_private *dev_priv = dev->dev_private;
  1623. struct intel_ringbuffer *ringbuf = ring->buffer;
  1624. unsigned long end;
  1625. int ret;
  1626. ret = intel_ring_wait_request(ring, n);
  1627. if (ret != -ENOSPC)
  1628. return ret;
  1629. /* force the tail write in case we have been skipping them */
  1630. __intel_ring_advance(ring);
  1631. /* With GEM the hangcheck timer should kick us out of the loop,
  1632. * leaving it early runs the risk of corrupting GEM state (due
  1633. * to running on almost untested codepaths). But on resume
  1634. * timers don't work yet, so prevent a complete hang in that
  1635. * case by choosing an insanely large timeout. */
  1636. end = jiffies + 60 * HZ;
  1637. ret = 0;
  1638. trace_i915_ring_wait_begin(ring);
  1639. do {
  1640. if (intel_ring_space(ringbuf) >= n)
  1641. break;
  1642. ringbuf->head = I915_READ_HEAD(ring);
  1643. if (intel_ring_space(ringbuf) >= n)
  1644. break;
  1645. msleep(1);
  1646. if (dev_priv->mm.interruptible && signal_pending(current)) {
  1647. ret = -ERESTARTSYS;
  1648. break;
  1649. }
  1650. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1651. dev_priv->mm.interruptible);
  1652. if (ret)
  1653. break;
  1654. if (time_after(jiffies, end)) {
  1655. ret = -EBUSY;
  1656. break;
  1657. }
  1658. } while (1);
  1659. trace_i915_ring_wait_end(ring);
  1660. return ret;
  1661. }
  1662. static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
  1663. {
  1664. uint32_t __iomem *virt;
  1665. struct intel_ringbuffer *ringbuf = ring->buffer;
  1666. int rem = ringbuf->size - ringbuf->tail;
  1667. if (ringbuf->space < rem) {
  1668. int ret = ring_wait_for_space(ring, rem);
  1669. if (ret)
  1670. return ret;
  1671. }
  1672. virt = ringbuf->virtual_start + ringbuf->tail;
  1673. rem /= 4;
  1674. while (rem--)
  1675. iowrite32(MI_NOOP, virt++);
  1676. ringbuf->tail = 0;
  1677. intel_ring_update_space(ringbuf);
  1678. return 0;
  1679. }
  1680. int intel_ring_idle(struct intel_engine_cs *ring)
  1681. {
  1682. struct drm_i915_gem_request *req;
  1683. int ret;
  1684. /* We need to add any requests required to flush the objects and ring */
  1685. if (ring->outstanding_lazy_request) {
  1686. ret = i915_add_request(ring);
  1687. if (ret)
  1688. return ret;
  1689. }
  1690. /* Wait upon the last request to be completed */
  1691. if (list_empty(&ring->request_list))
  1692. return 0;
  1693. req = list_entry(ring->request_list.prev,
  1694. struct drm_i915_gem_request,
  1695. list);
  1696. return i915_wait_request(req);
  1697. }
  1698. static int
  1699. intel_ring_alloc_request(struct intel_engine_cs *ring)
  1700. {
  1701. int ret;
  1702. struct drm_i915_gem_request *request;
  1703. struct drm_i915_private *dev_private = ring->dev->dev_private;
  1704. if (ring->outstanding_lazy_request)
  1705. return 0;
  1706. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1707. if (request == NULL)
  1708. return -ENOMEM;
  1709. kref_init(&request->ref);
  1710. request->ring = ring;
  1711. request->uniq = dev_private->request_uniq++;
  1712. ret = i915_gem_get_seqno(ring->dev, &request->seqno);
  1713. if (ret) {
  1714. kfree(request);
  1715. return ret;
  1716. }
  1717. ring->outstanding_lazy_request = request;
  1718. return 0;
  1719. }
  1720. static int __intel_ring_prepare(struct intel_engine_cs *ring,
  1721. int bytes)
  1722. {
  1723. struct intel_ringbuffer *ringbuf = ring->buffer;
  1724. int ret;
  1725. if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
  1726. ret = intel_wrap_ring_buffer(ring);
  1727. if (unlikely(ret))
  1728. return ret;
  1729. }
  1730. if (unlikely(ringbuf->space < bytes)) {
  1731. ret = ring_wait_for_space(ring, bytes);
  1732. if (unlikely(ret))
  1733. return ret;
  1734. }
  1735. return 0;
  1736. }
  1737. int intel_ring_begin(struct intel_engine_cs *ring,
  1738. int num_dwords)
  1739. {
  1740. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1741. int ret;
  1742. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1743. dev_priv->mm.interruptible);
  1744. if (ret)
  1745. return ret;
  1746. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1747. if (ret)
  1748. return ret;
  1749. /* Preallocate the olr before touching the ring */
  1750. ret = intel_ring_alloc_request(ring);
  1751. if (ret)
  1752. return ret;
  1753. ring->buffer->space -= num_dwords * sizeof(uint32_t);
  1754. return 0;
  1755. }
  1756. /* Align the ring tail to a cacheline boundary */
  1757. int intel_ring_cacheline_align(struct intel_engine_cs *ring)
  1758. {
  1759. int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1760. int ret;
  1761. if (num_dwords == 0)
  1762. return 0;
  1763. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1764. ret = intel_ring_begin(ring, num_dwords);
  1765. if (ret)
  1766. return ret;
  1767. while (num_dwords--)
  1768. intel_ring_emit(ring, MI_NOOP);
  1769. intel_ring_advance(ring);
  1770. return 0;
  1771. }
  1772. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
  1773. {
  1774. struct drm_device *dev = ring->dev;
  1775. struct drm_i915_private *dev_priv = dev->dev_private;
  1776. BUG_ON(ring->outstanding_lazy_request);
  1777. if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
  1778. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1779. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1780. if (HAS_VEBOX(dev))
  1781. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  1782. }
  1783. ring->set_seqno(ring, seqno);
  1784. ring->hangcheck.seqno = seqno;
  1785. }
  1786. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
  1787. u32 value)
  1788. {
  1789. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1790. /* Every tail move must follow the sequence below */
  1791. /* Disable notification that the ring is IDLE. The GT
  1792. * will then assume that it is busy and bring it out of rc6.
  1793. */
  1794. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1795. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1796. /* Clear the context id. Here be magic! */
  1797. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1798. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1799. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1800. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1801. 50))
  1802. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1803. /* Now that the ring is fully powered up, update the tail */
  1804. I915_WRITE_TAIL(ring, value);
  1805. POSTING_READ(RING_TAIL(ring->mmio_base));
  1806. /* Let the ring send IDLE messages to the GT again,
  1807. * and so let it sleep to conserve power when idle.
  1808. */
  1809. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1810. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1811. }
  1812. static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
  1813. u32 invalidate, u32 flush)
  1814. {
  1815. uint32_t cmd;
  1816. int ret;
  1817. ret = intel_ring_begin(ring, 4);
  1818. if (ret)
  1819. return ret;
  1820. cmd = MI_FLUSH_DW;
  1821. if (INTEL_INFO(ring->dev)->gen >= 8)
  1822. cmd += 1;
  1823. /*
  1824. * Bspec vol 1c.5 - video engine command streamer:
  1825. * "If ENABLED, all TLBs will be invalidated once the flush
  1826. * operation is complete. This bit is only valid when the
  1827. * Post-Sync Operation field is a value of 1h or 3h."
  1828. */
  1829. if (invalidate & I915_GEM_GPU_DOMAINS)
  1830. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1831. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1832. intel_ring_emit(ring, cmd);
  1833. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1834. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1835. intel_ring_emit(ring, 0); /* upper addr */
  1836. intel_ring_emit(ring, 0); /* value */
  1837. } else {
  1838. intel_ring_emit(ring, 0);
  1839. intel_ring_emit(ring, MI_NOOP);
  1840. }
  1841. intel_ring_advance(ring);
  1842. return 0;
  1843. }
  1844. static int
  1845. gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1846. u64 offset, u32 len,
  1847. unsigned flags)
  1848. {
  1849. bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
  1850. int ret;
  1851. ret = intel_ring_begin(ring, 4);
  1852. if (ret)
  1853. return ret;
  1854. /* FIXME(BDW): Address space and security selectors. */
  1855. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
  1856. intel_ring_emit(ring, lower_32_bits(offset));
  1857. intel_ring_emit(ring, upper_32_bits(offset));
  1858. intel_ring_emit(ring, MI_NOOP);
  1859. intel_ring_advance(ring);
  1860. return 0;
  1861. }
  1862. static int
  1863. hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1864. u64 offset, u32 len,
  1865. unsigned flags)
  1866. {
  1867. int ret;
  1868. ret = intel_ring_begin(ring, 2);
  1869. if (ret)
  1870. return ret;
  1871. intel_ring_emit(ring,
  1872. MI_BATCH_BUFFER_START |
  1873. (flags & I915_DISPATCH_SECURE ?
  1874. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
  1875. /* bit0-7 is the length on GEN6+ */
  1876. intel_ring_emit(ring, offset);
  1877. intel_ring_advance(ring);
  1878. return 0;
  1879. }
  1880. static int
  1881. gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1882. u64 offset, u32 len,
  1883. unsigned flags)
  1884. {
  1885. int ret;
  1886. ret = intel_ring_begin(ring, 2);
  1887. if (ret)
  1888. return ret;
  1889. intel_ring_emit(ring,
  1890. MI_BATCH_BUFFER_START |
  1891. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1892. /* bit0-7 is the length on GEN6+ */
  1893. intel_ring_emit(ring, offset);
  1894. intel_ring_advance(ring);
  1895. return 0;
  1896. }
  1897. /* Blitter support (SandyBridge+) */
  1898. static int gen6_ring_flush(struct intel_engine_cs *ring,
  1899. u32 invalidate, u32 flush)
  1900. {
  1901. struct drm_device *dev = ring->dev;
  1902. struct drm_i915_private *dev_priv = dev->dev_private;
  1903. uint32_t cmd;
  1904. int ret;
  1905. ret = intel_ring_begin(ring, 4);
  1906. if (ret)
  1907. return ret;
  1908. cmd = MI_FLUSH_DW;
  1909. if (INTEL_INFO(ring->dev)->gen >= 8)
  1910. cmd += 1;
  1911. /*
  1912. * Bspec vol 1c.3 - blitter engine command streamer:
  1913. * "If ENABLED, all TLBs will be invalidated once the flush
  1914. * operation is complete. This bit is only valid when the
  1915. * Post-Sync Operation field is a value of 1h or 3h."
  1916. */
  1917. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1918. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1919. MI_FLUSH_DW_OP_STOREDW;
  1920. intel_ring_emit(ring, cmd);
  1921. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1922. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1923. intel_ring_emit(ring, 0); /* upper addr */
  1924. intel_ring_emit(ring, 0); /* value */
  1925. } else {
  1926. intel_ring_emit(ring, 0);
  1927. intel_ring_emit(ring, MI_NOOP);
  1928. }
  1929. intel_ring_advance(ring);
  1930. if (!invalidate && flush) {
  1931. if (IS_GEN7(dev))
  1932. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  1933. else if (IS_BROADWELL(dev))
  1934. dev_priv->fbc.need_sw_cache_clean = true;
  1935. }
  1936. return 0;
  1937. }
  1938. int intel_init_render_ring_buffer(struct drm_device *dev)
  1939. {
  1940. struct drm_i915_private *dev_priv = dev->dev_private;
  1941. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  1942. struct drm_i915_gem_object *obj;
  1943. int ret;
  1944. ring->name = "render ring";
  1945. ring->id = RCS;
  1946. ring->mmio_base = RENDER_RING_BASE;
  1947. if (INTEL_INFO(dev)->gen >= 8) {
  1948. if (i915_semaphore_is_enabled(dev)) {
  1949. obj = i915_gem_alloc_object(dev, 4096);
  1950. if (obj == NULL) {
  1951. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  1952. i915.semaphores = 0;
  1953. } else {
  1954. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1955. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  1956. if (ret != 0) {
  1957. drm_gem_object_unreference(&obj->base);
  1958. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  1959. i915.semaphores = 0;
  1960. } else
  1961. dev_priv->semaphore_obj = obj;
  1962. }
  1963. }
  1964. ring->init_context = intel_rcs_ctx_init;
  1965. ring->add_request = gen6_add_request;
  1966. ring->flush = gen8_render_ring_flush;
  1967. ring->irq_get = gen8_ring_get_irq;
  1968. ring->irq_put = gen8_ring_put_irq;
  1969. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1970. ring->get_seqno = gen6_ring_get_seqno;
  1971. ring->set_seqno = ring_set_seqno;
  1972. if (i915_semaphore_is_enabled(dev)) {
  1973. WARN_ON(!dev_priv->semaphore_obj);
  1974. ring->semaphore.sync_to = gen8_ring_sync;
  1975. ring->semaphore.signal = gen8_rcs_signal;
  1976. GEN8_RING_SEMAPHORE_INIT;
  1977. }
  1978. } else if (INTEL_INFO(dev)->gen >= 6) {
  1979. ring->add_request = gen6_add_request;
  1980. ring->flush = gen7_render_ring_flush;
  1981. if (INTEL_INFO(dev)->gen == 6)
  1982. ring->flush = gen6_render_ring_flush;
  1983. ring->irq_get = gen6_ring_get_irq;
  1984. ring->irq_put = gen6_ring_put_irq;
  1985. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1986. ring->get_seqno = gen6_ring_get_seqno;
  1987. ring->set_seqno = ring_set_seqno;
  1988. if (i915_semaphore_is_enabled(dev)) {
  1989. ring->semaphore.sync_to = gen6_ring_sync;
  1990. ring->semaphore.signal = gen6_signal;
  1991. /*
  1992. * The current semaphore is only applied on pre-gen8
  1993. * platform. And there is no VCS2 ring on the pre-gen8
  1994. * platform. So the semaphore between RCS and VCS2 is
  1995. * initialized as INVALID. Gen8 will initialize the
  1996. * sema between VCS2 and RCS later.
  1997. */
  1998. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1999. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  2000. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  2001. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  2002. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2003. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  2004. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  2005. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  2006. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  2007. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2008. }
  2009. } else if (IS_GEN5(dev)) {
  2010. ring->add_request = pc_render_add_request;
  2011. ring->flush = gen4_render_ring_flush;
  2012. ring->get_seqno = pc_render_get_seqno;
  2013. ring->set_seqno = pc_render_set_seqno;
  2014. ring->irq_get = gen5_ring_get_irq;
  2015. ring->irq_put = gen5_ring_put_irq;
  2016. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  2017. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  2018. } else {
  2019. ring->add_request = i9xx_add_request;
  2020. if (INTEL_INFO(dev)->gen < 4)
  2021. ring->flush = gen2_render_ring_flush;
  2022. else
  2023. ring->flush = gen4_render_ring_flush;
  2024. ring->get_seqno = ring_get_seqno;
  2025. ring->set_seqno = ring_set_seqno;
  2026. if (IS_GEN2(dev)) {
  2027. ring->irq_get = i8xx_ring_get_irq;
  2028. ring->irq_put = i8xx_ring_put_irq;
  2029. } else {
  2030. ring->irq_get = i9xx_ring_get_irq;
  2031. ring->irq_put = i9xx_ring_put_irq;
  2032. }
  2033. ring->irq_enable_mask = I915_USER_INTERRUPT;
  2034. }
  2035. ring->write_tail = ring_write_tail;
  2036. if (IS_HASWELL(dev))
  2037. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  2038. else if (IS_GEN8(dev))
  2039. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2040. else if (INTEL_INFO(dev)->gen >= 6)
  2041. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2042. else if (INTEL_INFO(dev)->gen >= 4)
  2043. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2044. else if (IS_I830(dev) || IS_845G(dev))
  2045. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  2046. else
  2047. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2048. ring->init_hw = init_render_ring;
  2049. ring->cleanup = render_ring_cleanup;
  2050. /* Workaround batchbuffer to combat CS tlb bug. */
  2051. if (HAS_BROKEN_CS_TLB(dev)) {
  2052. obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
  2053. if (obj == NULL) {
  2054. DRM_ERROR("Failed to allocate batch bo\n");
  2055. return -ENOMEM;
  2056. }
  2057. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2058. if (ret != 0) {
  2059. drm_gem_object_unreference(&obj->base);
  2060. DRM_ERROR("Failed to ping batch bo\n");
  2061. return ret;
  2062. }
  2063. ring->scratch.obj = obj;
  2064. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2065. }
  2066. ret = intel_init_ring_buffer(dev, ring);
  2067. if (ret)
  2068. return ret;
  2069. if (INTEL_INFO(dev)->gen >= 5) {
  2070. ret = intel_init_pipe_control(ring);
  2071. if (ret)
  2072. return ret;
  2073. }
  2074. return 0;
  2075. }
  2076. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2077. {
  2078. struct drm_i915_private *dev_priv = dev->dev_private;
  2079. struct intel_engine_cs *ring = &dev_priv->ring[VCS];
  2080. ring->name = "bsd ring";
  2081. ring->id = VCS;
  2082. ring->write_tail = ring_write_tail;
  2083. if (INTEL_INFO(dev)->gen >= 6) {
  2084. ring->mmio_base = GEN6_BSD_RING_BASE;
  2085. /* gen6 bsd needs a special wa for tail updates */
  2086. if (IS_GEN6(dev))
  2087. ring->write_tail = gen6_bsd_ring_write_tail;
  2088. ring->flush = gen6_bsd_ring_flush;
  2089. ring->add_request = gen6_add_request;
  2090. ring->get_seqno = gen6_ring_get_seqno;
  2091. ring->set_seqno = ring_set_seqno;
  2092. if (INTEL_INFO(dev)->gen >= 8) {
  2093. ring->irq_enable_mask =
  2094. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2095. ring->irq_get = gen8_ring_get_irq;
  2096. ring->irq_put = gen8_ring_put_irq;
  2097. ring->dispatch_execbuffer =
  2098. gen8_ring_dispatch_execbuffer;
  2099. if (i915_semaphore_is_enabled(dev)) {
  2100. ring->semaphore.sync_to = gen8_ring_sync;
  2101. ring->semaphore.signal = gen8_xcs_signal;
  2102. GEN8_RING_SEMAPHORE_INIT;
  2103. }
  2104. } else {
  2105. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2106. ring->irq_get = gen6_ring_get_irq;
  2107. ring->irq_put = gen6_ring_put_irq;
  2108. ring->dispatch_execbuffer =
  2109. gen6_ring_dispatch_execbuffer;
  2110. if (i915_semaphore_is_enabled(dev)) {
  2111. ring->semaphore.sync_to = gen6_ring_sync;
  2112. ring->semaphore.signal = gen6_signal;
  2113. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2114. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2115. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2116. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2117. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2118. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2119. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2120. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2121. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2122. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2123. }
  2124. }
  2125. } else {
  2126. ring->mmio_base = BSD_RING_BASE;
  2127. ring->flush = bsd_ring_flush;
  2128. ring->add_request = i9xx_add_request;
  2129. ring->get_seqno = ring_get_seqno;
  2130. ring->set_seqno = ring_set_seqno;
  2131. if (IS_GEN5(dev)) {
  2132. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2133. ring->irq_get = gen5_ring_get_irq;
  2134. ring->irq_put = gen5_ring_put_irq;
  2135. } else {
  2136. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2137. ring->irq_get = i9xx_ring_get_irq;
  2138. ring->irq_put = i9xx_ring_put_irq;
  2139. }
  2140. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2141. }
  2142. ring->init_hw = init_ring_common;
  2143. return intel_init_ring_buffer(dev, ring);
  2144. }
  2145. /**
  2146. * Initialize the second BSD ring for Broadwell GT3.
  2147. * It is noted that this only exists on Broadwell GT3.
  2148. */
  2149. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2150. {
  2151. struct drm_i915_private *dev_priv = dev->dev_private;
  2152. struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
  2153. if ((INTEL_INFO(dev)->gen != 8)) {
  2154. DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
  2155. return -EINVAL;
  2156. }
  2157. ring->name = "bsd2 ring";
  2158. ring->id = VCS2;
  2159. ring->write_tail = ring_write_tail;
  2160. ring->mmio_base = GEN8_BSD2_RING_BASE;
  2161. ring->flush = gen6_bsd_ring_flush;
  2162. ring->add_request = gen6_add_request;
  2163. ring->get_seqno = gen6_ring_get_seqno;
  2164. ring->set_seqno = ring_set_seqno;
  2165. ring->irq_enable_mask =
  2166. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2167. ring->irq_get = gen8_ring_get_irq;
  2168. ring->irq_put = gen8_ring_put_irq;
  2169. ring->dispatch_execbuffer =
  2170. gen8_ring_dispatch_execbuffer;
  2171. if (i915_semaphore_is_enabled(dev)) {
  2172. ring->semaphore.sync_to = gen8_ring_sync;
  2173. ring->semaphore.signal = gen8_xcs_signal;
  2174. GEN8_RING_SEMAPHORE_INIT;
  2175. }
  2176. ring->init_hw = init_ring_common;
  2177. return intel_init_ring_buffer(dev, ring);
  2178. }
  2179. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2180. {
  2181. struct drm_i915_private *dev_priv = dev->dev_private;
  2182. struct intel_engine_cs *ring = &dev_priv->ring[BCS];
  2183. ring->name = "blitter ring";
  2184. ring->id = BCS;
  2185. ring->mmio_base = BLT_RING_BASE;
  2186. ring->write_tail = ring_write_tail;
  2187. ring->flush = gen6_ring_flush;
  2188. ring->add_request = gen6_add_request;
  2189. ring->get_seqno = gen6_ring_get_seqno;
  2190. ring->set_seqno = ring_set_seqno;
  2191. if (INTEL_INFO(dev)->gen >= 8) {
  2192. ring->irq_enable_mask =
  2193. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2194. ring->irq_get = gen8_ring_get_irq;
  2195. ring->irq_put = gen8_ring_put_irq;
  2196. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2197. if (i915_semaphore_is_enabled(dev)) {
  2198. ring->semaphore.sync_to = gen8_ring_sync;
  2199. ring->semaphore.signal = gen8_xcs_signal;
  2200. GEN8_RING_SEMAPHORE_INIT;
  2201. }
  2202. } else {
  2203. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2204. ring->irq_get = gen6_ring_get_irq;
  2205. ring->irq_put = gen6_ring_put_irq;
  2206. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2207. if (i915_semaphore_is_enabled(dev)) {
  2208. ring->semaphore.signal = gen6_signal;
  2209. ring->semaphore.sync_to = gen6_ring_sync;
  2210. /*
  2211. * The current semaphore is only applied on pre-gen8
  2212. * platform. And there is no VCS2 ring on the pre-gen8
  2213. * platform. So the semaphore between BCS and VCS2 is
  2214. * initialized as INVALID. Gen8 will initialize the
  2215. * sema between BCS and VCS2 later.
  2216. */
  2217. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2218. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2219. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2220. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2221. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2222. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2223. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2224. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2225. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2226. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2227. }
  2228. }
  2229. ring->init_hw = init_ring_common;
  2230. return intel_init_ring_buffer(dev, ring);
  2231. }
  2232. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2233. {
  2234. struct drm_i915_private *dev_priv = dev->dev_private;
  2235. struct intel_engine_cs *ring = &dev_priv->ring[VECS];
  2236. ring->name = "video enhancement ring";
  2237. ring->id = VECS;
  2238. ring->mmio_base = VEBOX_RING_BASE;
  2239. ring->write_tail = ring_write_tail;
  2240. ring->flush = gen6_ring_flush;
  2241. ring->add_request = gen6_add_request;
  2242. ring->get_seqno = gen6_ring_get_seqno;
  2243. ring->set_seqno = ring_set_seqno;
  2244. if (INTEL_INFO(dev)->gen >= 8) {
  2245. ring->irq_enable_mask =
  2246. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2247. ring->irq_get = gen8_ring_get_irq;
  2248. ring->irq_put = gen8_ring_put_irq;
  2249. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2250. if (i915_semaphore_is_enabled(dev)) {
  2251. ring->semaphore.sync_to = gen8_ring_sync;
  2252. ring->semaphore.signal = gen8_xcs_signal;
  2253. GEN8_RING_SEMAPHORE_INIT;
  2254. }
  2255. } else {
  2256. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2257. ring->irq_get = hsw_vebox_get_irq;
  2258. ring->irq_put = hsw_vebox_put_irq;
  2259. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2260. if (i915_semaphore_is_enabled(dev)) {
  2261. ring->semaphore.sync_to = gen6_ring_sync;
  2262. ring->semaphore.signal = gen6_signal;
  2263. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2264. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2265. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2266. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2267. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2268. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2269. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2270. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2271. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2272. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2273. }
  2274. }
  2275. ring->init_hw = init_ring_common;
  2276. return intel_init_ring_buffer(dev, ring);
  2277. }
  2278. int
  2279. intel_ring_flush_all_caches(struct intel_engine_cs *ring)
  2280. {
  2281. int ret;
  2282. if (!ring->gpu_caches_dirty)
  2283. return 0;
  2284. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2285. if (ret)
  2286. return ret;
  2287. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2288. ring->gpu_caches_dirty = false;
  2289. return 0;
  2290. }
  2291. int
  2292. intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
  2293. {
  2294. uint32_t flush_domains;
  2295. int ret;
  2296. flush_domains = 0;
  2297. if (ring->gpu_caches_dirty)
  2298. flush_domains = I915_GEM_GPU_DOMAINS;
  2299. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2300. if (ret)
  2301. return ret;
  2302. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2303. ring->gpu_caches_dirty = false;
  2304. return 0;
  2305. }
  2306. void
  2307. intel_stop_ring_buffer(struct intel_engine_cs *ring)
  2308. {
  2309. int ret;
  2310. if (!intel_ring_initialized(ring))
  2311. return;
  2312. ret = intel_ring_idle(ring);
  2313. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  2314. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2315. ring->name, ret);
  2316. stop_ring(ring);
  2317. }