rt2x00pci.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. /*
  2. Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2x00pci
  19. Abstract: rt2x00 generic pci device routines.
  20. */
  21. #include <linux/dma-mapping.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/pci.h>
  25. #include "rt2x00.h"
  26. #include "rt2x00pci.h"
  27. /*
  28. * Beacon handlers.
  29. */
  30. int rt2x00pci_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  31. struct ieee80211_tx_control *control)
  32. {
  33. struct rt2x00_dev *rt2x00dev = hw->priv;
  34. struct queue_entry_priv_pci_tx *priv_tx;
  35. struct skb_frame_desc *skbdesc;
  36. struct data_queue *queue;
  37. struct queue_entry *entry;
  38. /*
  39. * Just in case mac80211 doesn't set this correctly,
  40. * but we need this queue set for the descriptor
  41. * initialization.
  42. */
  43. control->queue = IEEE80211_TX_QUEUE_BEACON;
  44. queue = rt2x00queue_get_queue(rt2x00dev, control->queue);
  45. entry = rt2x00queue_get_entry(queue, Q_INDEX);
  46. priv_tx = entry->priv_data;
  47. /*
  48. * Fill in skb descriptor
  49. */
  50. skbdesc = get_skb_frame_desc(skb);
  51. memset(skbdesc, 0, sizeof(*skbdesc));
  52. skbdesc->data = skb->data;
  53. skbdesc->data_len = queue->data_size;
  54. skbdesc->desc = priv_tx->desc;
  55. skbdesc->desc_len = queue->desc_size;
  56. skbdesc->entry = entry;
  57. memcpy(priv_tx->data, skb->data, skb->len);
  58. rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
  59. /*
  60. * Enable beacon generation.
  61. */
  62. rt2x00dev->ops->lib->kick_tx_queue(rt2x00dev, control->queue);
  63. return 0;
  64. }
  65. EXPORT_SYMBOL_GPL(rt2x00pci_beacon_update);
  66. /*
  67. * TX data handlers.
  68. */
  69. int rt2x00pci_write_tx_data(struct rt2x00_dev *rt2x00dev,
  70. struct data_queue *queue, struct sk_buff *skb,
  71. struct ieee80211_tx_control *control)
  72. {
  73. struct queue_entry *entry = rt2x00queue_get_entry(queue, Q_INDEX);
  74. struct queue_entry_priv_pci_tx *priv_tx = entry->priv_data;
  75. struct skb_frame_desc *skbdesc;
  76. u32 word;
  77. if (rt2x00queue_full(queue))
  78. return -EINVAL;
  79. rt2x00_desc_read(priv_tx->desc, 0, &word);
  80. if (rt2x00_get_field32(word, TXD_ENTRY_OWNER_NIC) ||
  81. rt2x00_get_field32(word, TXD_ENTRY_VALID)) {
  82. ERROR(rt2x00dev,
  83. "Arrived at non-free entry in the non-full queue %d.\n"
  84. "Please file bug report to %s.\n",
  85. control->queue, DRV_PROJECT);
  86. return -EINVAL;
  87. }
  88. /*
  89. * Fill in skb descriptor
  90. */
  91. skbdesc = get_skb_frame_desc(skb);
  92. memset(skbdesc, 0, sizeof(*skbdesc));
  93. skbdesc->data = skb->data;
  94. skbdesc->data_len = queue->data_size;
  95. skbdesc->desc = priv_tx->desc;
  96. skbdesc->desc_len = queue->desc_size;
  97. skbdesc->entry = entry;
  98. memcpy(priv_tx->data, skb->data, skb->len);
  99. rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
  100. rt2x00queue_index_inc(queue, Q_INDEX);
  101. return 0;
  102. }
  103. EXPORT_SYMBOL_GPL(rt2x00pci_write_tx_data);
  104. /*
  105. * TX/RX data handlers.
  106. */
  107. void rt2x00pci_rxdone(struct rt2x00_dev *rt2x00dev)
  108. {
  109. struct data_queue *queue = rt2x00dev->rx;
  110. struct queue_entry *entry;
  111. struct queue_entry_priv_pci_rx *priv_rx;
  112. struct ieee80211_hdr *hdr;
  113. struct skb_frame_desc *skbdesc;
  114. struct rxdone_entry_desc rxdesc;
  115. int header_size;
  116. int align;
  117. u32 word;
  118. while (1) {
  119. entry = rt2x00queue_get_entry(queue, Q_INDEX);
  120. priv_rx = entry->priv_data;
  121. rt2x00_desc_read(priv_rx->desc, 0, &word);
  122. if (rt2x00_get_field32(word, RXD_ENTRY_OWNER_NIC))
  123. break;
  124. memset(&rxdesc, 0, sizeof(rxdesc));
  125. rt2x00dev->ops->lib->fill_rxdone(entry, &rxdesc);
  126. hdr = (struct ieee80211_hdr *)priv_rx->data;
  127. header_size =
  128. ieee80211_get_hdrlen(le16_to_cpu(hdr->frame_control));
  129. /*
  130. * The data behind the ieee80211 header must be
  131. * aligned on a 4 byte boundary.
  132. */
  133. align = header_size % 4;
  134. /*
  135. * Allocate the sk_buffer, initialize it and copy
  136. * all data into it.
  137. */
  138. entry->skb = dev_alloc_skb(rxdesc.size + align);
  139. if (!entry->skb)
  140. return;
  141. skb_reserve(entry->skb, align);
  142. memcpy(skb_put(entry->skb, rxdesc.size),
  143. priv_rx->data, rxdesc.size);
  144. /*
  145. * Fill in skb descriptor
  146. */
  147. skbdesc = get_skb_frame_desc(entry->skb);
  148. memset(skbdesc, 0, sizeof(*skbdesc));
  149. skbdesc->data = entry->skb->data;
  150. skbdesc->data_len = queue->data_size;
  151. skbdesc->desc = priv_rx->desc;
  152. skbdesc->desc_len = queue->desc_size;
  153. skbdesc->entry = entry;
  154. /*
  155. * Send the frame to rt2x00lib for further processing.
  156. */
  157. rt2x00lib_rxdone(entry, &rxdesc);
  158. if (test_bit(DEVICE_ENABLED_RADIO, &queue->rt2x00dev->flags)) {
  159. rt2x00_set_field32(&word, RXD_ENTRY_OWNER_NIC, 1);
  160. rt2x00_desc_write(priv_rx->desc, 0, word);
  161. }
  162. rt2x00queue_index_inc(queue, Q_INDEX);
  163. }
  164. }
  165. EXPORT_SYMBOL_GPL(rt2x00pci_rxdone);
  166. void rt2x00pci_txdone(struct rt2x00_dev *rt2x00dev, struct queue_entry *entry,
  167. struct txdone_entry_desc *txdesc)
  168. {
  169. struct queue_entry_priv_pci_tx *priv_tx = entry->priv_data;
  170. u32 word;
  171. txdesc->control = &priv_tx->control;
  172. rt2x00lib_txdone(entry, txdesc);
  173. /*
  174. * Make this entry available for reuse.
  175. */
  176. entry->flags = 0;
  177. rt2x00_desc_read(priv_tx->desc, 0, &word);
  178. rt2x00_set_field32(&word, TXD_ENTRY_OWNER_NIC, 0);
  179. rt2x00_set_field32(&word, TXD_ENTRY_VALID, 0);
  180. rt2x00_desc_write(priv_tx->desc, 0, word);
  181. rt2x00queue_index_inc(entry->queue, Q_INDEX_DONE);
  182. /*
  183. * If the data queue was full before the txdone handler
  184. * we must make sure the packet queue in the mac80211 stack
  185. * is reenabled when the txdone handler has finished.
  186. */
  187. if (!rt2x00queue_full(entry->queue))
  188. ieee80211_wake_queue(rt2x00dev->hw, priv_tx->control.queue);
  189. }
  190. EXPORT_SYMBOL_GPL(rt2x00pci_txdone);
  191. /*
  192. * Device initialization handlers.
  193. */
  194. #define dma_size(__queue) \
  195. ({ \
  196. (__queue)->limit * \
  197. ((__queue)->desc_size + (__queue)->data_size);\
  198. })
  199. #define priv_offset(__queue, __base, __i) \
  200. ({ \
  201. (__base) + ((__i) * (__queue)->desc_size); \
  202. })
  203. #define data_addr_offset(__queue, __base, __i) \
  204. ({ \
  205. (__base) + \
  206. ((__queue)->limit * (__queue)->desc_size) + \
  207. ((__i) * (__queue)->data_size); \
  208. })
  209. #define data_dma_offset(__queue, __base, __i) \
  210. ({ \
  211. (__base) + \
  212. ((__queue)->limit * (__queue)->desc_size) + \
  213. ((__i) * (__queue)->data_size); \
  214. })
  215. static int rt2x00pci_alloc_queue_dma(struct rt2x00_dev *rt2x00dev,
  216. struct data_queue *queue)
  217. {
  218. struct pci_dev *pci_dev = rt2x00dev_pci(rt2x00dev);
  219. struct queue_entry_priv_pci_tx *priv_tx;
  220. void *data_addr;
  221. dma_addr_t data_dma;
  222. unsigned int i;
  223. /*
  224. * Allocate DMA memory for descriptor and buffer.
  225. */
  226. data_addr = pci_alloc_consistent(pci_dev, dma_size(queue), &data_dma);
  227. if (!data_addr)
  228. return -ENOMEM;
  229. /*
  230. * Initialize all queue entries to contain valid addresses.
  231. */
  232. for (i = 0; i < queue->limit; i++) {
  233. priv_tx = queue->entries[i].priv_data;
  234. priv_tx->desc = priv_offset(queue, data_addr, i);
  235. priv_tx->data = data_addr_offset(queue, data_addr, i);
  236. priv_tx->dma = data_dma_offset(queue, data_dma, i);
  237. }
  238. return 0;
  239. }
  240. static void rt2x00pci_free_queue_dma(struct rt2x00_dev *rt2x00dev,
  241. struct data_queue *queue)
  242. {
  243. struct pci_dev *pci_dev = rt2x00dev_pci(rt2x00dev);
  244. struct queue_entry_priv_pci_tx *priv_tx = queue->entries[0].priv_data;
  245. if (priv_tx->data)
  246. pci_free_consistent(pci_dev, dma_size(queue),
  247. priv_tx->data, priv_tx->dma);
  248. priv_tx->data = NULL;
  249. }
  250. int rt2x00pci_initialize(struct rt2x00_dev *rt2x00dev)
  251. {
  252. struct pci_dev *pci_dev = rt2x00dev_pci(rt2x00dev);
  253. struct data_queue *queue;
  254. int status;
  255. /*
  256. * Allocate DMA
  257. */
  258. queue_for_each(rt2x00dev, queue) {
  259. status = rt2x00pci_alloc_queue_dma(rt2x00dev, queue);
  260. if (status)
  261. goto exit;
  262. }
  263. /*
  264. * Register interrupt handler.
  265. */
  266. status = request_irq(pci_dev->irq, rt2x00dev->ops->lib->irq_handler,
  267. IRQF_SHARED, pci_name(pci_dev), rt2x00dev);
  268. if (status) {
  269. ERROR(rt2x00dev, "IRQ %d allocation failed (error %d).\n",
  270. pci_dev->irq, status);
  271. return status;
  272. }
  273. return 0;
  274. exit:
  275. rt2x00pci_uninitialize(rt2x00dev);
  276. return status;
  277. }
  278. EXPORT_SYMBOL_GPL(rt2x00pci_initialize);
  279. void rt2x00pci_uninitialize(struct rt2x00_dev *rt2x00dev)
  280. {
  281. struct data_queue *queue;
  282. /*
  283. * Free irq line.
  284. */
  285. free_irq(rt2x00dev_pci(rt2x00dev)->irq, rt2x00dev);
  286. /*
  287. * Free DMA
  288. */
  289. queue_for_each(rt2x00dev, queue)
  290. rt2x00pci_free_queue_dma(rt2x00dev, queue);
  291. }
  292. EXPORT_SYMBOL_GPL(rt2x00pci_uninitialize);
  293. /*
  294. * PCI driver handlers.
  295. */
  296. static void rt2x00pci_free_reg(struct rt2x00_dev *rt2x00dev)
  297. {
  298. kfree(rt2x00dev->rf);
  299. rt2x00dev->rf = NULL;
  300. kfree(rt2x00dev->eeprom);
  301. rt2x00dev->eeprom = NULL;
  302. if (rt2x00dev->csr_addr) {
  303. iounmap(rt2x00dev->csr_addr);
  304. rt2x00dev->csr_addr = NULL;
  305. }
  306. }
  307. static int rt2x00pci_alloc_reg(struct rt2x00_dev *rt2x00dev)
  308. {
  309. struct pci_dev *pci_dev = rt2x00dev_pci(rt2x00dev);
  310. rt2x00dev->csr_addr = ioremap(pci_resource_start(pci_dev, 0),
  311. pci_resource_len(pci_dev, 0));
  312. if (!rt2x00dev->csr_addr)
  313. goto exit;
  314. rt2x00dev->eeprom = kzalloc(rt2x00dev->ops->eeprom_size, GFP_KERNEL);
  315. if (!rt2x00dev->eeprom)
  316. goto exit;
  317. rt2x00dev->rf = kzalloc(rt2x00dev->ops->rf_size, GFP_KERNEL);
  318. if (!rt2x00dev->rf)
  319. goto exit;
  320. return 0;
  321. exit:
  322. ERROR_PROBE("Failed to allocate registers.\n");
  323. rt2x00pci_free_reg(rt2x00dev);
  324. return -ENOMEM;
  325. }
  326. int rt2x00pci_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  327. {
  328. struct rt2x00_ops *ops = (struct rt2x00_ops *)id->driver_data;
  329. struct ieee80211_hw *hw;
  330. struct rt2x00_dev *rt2x00dev;
  331. int retval;
  332. retval = pci_request_regions(pci_dev, pci_name(pci_dev));
  333. if (retval) {
  334. ERROR_PROBE("PCI request regions failed.\n");
  335. return retval;
  336. }
  337. retval = pci_enable_device(pci_dev);
  338. if (retval) {
  339. ERROR_PROBE("Enable device failed.\n");
  340. goto exit_release_regions;
  341. }
  342. pci_set_master(pci_dev);
  343. if (pci_set_mwi(pci_dev))
  344. ERROR_PROBE("MWI not available.\n");
  345. if (pci_set_dma_mask(pci_dev, DMA_64BIT_MASK) &&
  346. pci_set_dma_mask(pci_dev, DMA_32BIT_MASK)) {
  347. ERROR_PROBE("PCI DMA not supported.\n");
  348. retval = -EIO;
  349. goto exit_disable_device;
  350. }
  351. hw = ieee80211_alloc_hw(sizeof(struct rt2x00_dev), ops->hw);
  352. if (!hw) {
  353. ERROR_PROBE("Failed to allocate hardware.\n");
  354. retval = -ENOMEM;
  355. goto exit_disable_device;
  356. }
  357. pci_set_drvdata(pci_dev, hw);
  358. rt2x00dev = hw->priv;
  359. rt2x00dev->dev = pci_dev;
  360. rt2x00dev->ops = ops;
  361. rt2x00dev->hw = hw;
  362. retval = rt2x00pci_alloc_reg(rt2x00dev);
  363. if (retval)
  364. goto exit_free_device;
  365. retval = rt2x00lib_probe_dev(rt2x00dev);
  366. if (retval)
  367. goto exit_free_reg;
  368. return 0;
  369. exit_free_reg:
  370. rt2x00pci_free_reg(rt2x00dev);
  371. exit_free_device:
  372. ieee80211_free_hw(hw);
  373. exit_disable_device:
  374. if (retval != -EBUSY)
  375. pci_disable_device(pci_dev);
  376. exit_release_regions:
  377. pci_release_regions(pci_dev);
  378. pci_set_drvdata(pci_dev, NULL);
  379. return retval;
  380. }
  381. EXPORT_SYMBOL_GPL(rt2x00pci_probe);
  382. void rt2x00pci_remove(struct pci_dev *pci_dev)
  383. {
  384. struct ieee80211_hw *hw = pci_get_drvdata(pci_dev);
  385. struct rt2x00_dev *rt2x00dev = hw->priv;
  386. /*
  387. * Free all allocated data.
  388. */
  389. rt2x00lib_remove_dev(rt2x00dev);
  390. rt2x00pci_free_reg(rt2x00dev);
  391. ieee80211_free_hw(hw);
  392. /*
  393. * Free the PCI device data.
  394. */
  395. pci_set_drvdata(pci_dev, NULL);
  396. pci_disable_device(pci_dev);
  397. pci_release_regions(pci_dev);
  398. }
  399. EXPORT_SYMBOL_GPL(rt2x00pci_remove);
  400. #ifdef CONFIG_PM
  401. int rt2x00pci_suspend(struct pci_dev *pci_dev, pm_message_t state)
  402. {
  403. struct ieee80211_hw *hw = pci_get_drvdata(pci_dev);
  404. struct rt2x00_dev *rt2x00dev = hw->priv;
  405. int retval;
  406. retval = rt2x00lib_suspend(rt2x00dev, state);
  407. if (retval)
  408. return retval;
  409. rt2x00pci_free_reg(rt2x00dev);
  410. pci_save_state(pci_dev);
  411. pci_disable_device(pci_dev);
  412. return pci_set_power_state(pci_dev, pci_choose_state(pci_dev, state));
  413. }
  414. EXPORT_SYMBOL_GPL(rt2x00pci_suspend);
  415. int rt2x00pci_resume(struct pci_dev *pci_dev)
  416. {
  417. struct ieee80211_hw *hw = pci_get_drvdata(pci_dev);
  418. struct rt2x00_dev *rt2x00dev = hw->priv;
  419. int retval;
  420. if (pci_set_power_state(pci_dev, PCI_D0) ||
  421. pci_enable_device(pci_dev) ||
  422. pci_restore_state(pci_dev)) {
  423. ERROR(rt2x00dev, "Failed to resume device.\n");
  424. return -EIO;
  425. }
  426. retval = rt2x00pci_alloc_reg(rt2x00dev);
  427. if (retval)
  428. return retval;
  429. retval = rt2x00lib_resume(rt2x00dev);
  430. if (retval)
  431. goto exit_free_reg;
  432. return 0;
  433. exit_free_reg:
  434. rt2x00pci_free_reg(rt2x00dev);
  435. return retval;
  436. }
  437. EXPORT_SYMBOL_GPL(rt2x00pci_resume);
  438. #endif /* CONFIG_PM */
  439. /*
  440. * rt2x00pci module information.
  441. */
  442. MODULE_AUTHOR(DRV_PROJECT);
  443. MODULE_VERSION(DRV_VERSION);
  444. MODULE_DESCRIPTION("rt2x00 pci library");
  445. MODULE_LICENSE("GPL");