i915_irq.c 115 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <linux/circ_buf.h>
  32. #include <drm/drmP.h>
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /**
  38. * DOC: interrupt handling
  39. *
  40. * These functions provide the basic support for enabling and disabling the
  41. * interrupt handling support. There's a lot more functionality in i915_irq.c
  42. * and related files, but that will be described in separate chapters.
  43. */
  44. static const u32 hpd_ilk[HPD_NUM_PINS] = {
  45. [HPD_PORT_A] = DE_DP_A_HOTPLUG,
  46. };
  47. static const u32 hpd_ivb[HPD_NUM_PINS] = {
  48. [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
  49. };
  50. static const u32 hpd_bdw[HPD_NUM_PINS] = {
  51. [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
  52. };
  53. static const u32 hpd_ibx[HPD_NUM_PINS] = {
  54. [HPD_CRT] = SDE_CRT_HOTPLUG,
  55. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  56. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  57. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  58. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  59. };
  60. static const u32 hpd_cpt[HPD_NUM_PINS] = {
  61. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  62. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  63. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  64. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  65. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  66. };
  67. static const u32 hpd_spt[HPD_NUM_PINS] = {
  68. [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
  69. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  70. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  71. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
  72. [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
  73. };
  74. static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
  75. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  81. };
  82. static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
  83. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  84. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  85. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  86. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  87. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  88. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  89. };
  90. static const u32 hpd_status_i915[HPD_NUM_PINS] = {
  91. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  92. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  93. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  94. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  95. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  96. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  97. };
  98. /* BXT hpd list */
  99. static const u32 hpd_bxt[HPD_NUM_PINS] = {
  100. [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
  101. [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
  102. [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
  103. };
  104. /* IIR can theoretically queue up two events. Be paranoid. */
  105. #define GEN8_IRQ_RESET_NDX(type, which) do { \
  106. I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
  107. POSTING_READ(GEN8_##type##_IMR(which)); \
  108. I915_WRITE(GEN8_##type##_IER(which), 0); \
  109. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  110. POSTING_READ(GEN8_##type##_IIR(which)); \
  111. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  112. POSTING_READ(GEN8_##type##_IIR(which)); \
  113. } while (0)
  114. #define GEN3_IRQ_RESET(type) do { \
  115. I915_WRITE(type##IMR, 0xffffffff); \
  116. POSTING_READ(type##IMR); \
  117. I915_WRITE(type##IER, 0); \
  118. I915_WRITE(type##IIR, 0xffffffff); \
  119. POSTING_READ(type##IIR); \
  120. I915_WRITE(type##IIR, 0xffffffff); \
  121. POSTING_READ(type##IIR); \
  122. } while (0)
  123. #define GEN2_IRQ_RESET(type) do { \
  124. I915_WRITE16(type##IMR, 0xffff); \
  125. POSTING_READ16(type##IMR); \
  126. I915_WRITE16(type##IER, 0); \
  127. I915_WRITE16(type##IIR, 0xffff); \
  128. POSTING_READ16(type##IIR); \
  129. I915_WRITE16(type##IIR, 0xffff); \
  130. POSTING_READ16(type##IIR); \
  131. } while (0)
  132. /*
  133. * We should clear IMR at preinstall/uninstall, and just check at postinstall.
  134. */
  135. static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
  136. i915_reg_t reg)
  137. {
  138. u32 val = I915_READ(reg);
  139. if (val == 0)
  140. return;
  141. WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
  142. i915_mmio_reg_offset(reg), val);
  143. I915_WRITE(reg, 0xffffffff);
  144. POSTING_READ(reg);
  145. I915_WRITE(reg, 0xffffffff);
  146. POSTING_READ(reg);
  147. }
  148. static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
  149. i915_reg_t reg)
  150. {
  151. u16 val = I915_READ16(reg);
  152. if (val == 0)
  153. return;
  154. WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
  155. i915_mmio_reg_offset(reg), val);
  156. I915_WRITE16(reg, 0xffff);
  157. POSTING_READ16(reg);
  158. I915_WRITE16(reg, 0xffff);
  159. POSTING_READ16(reg);
  160. }
  161. #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
  162. gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
  163. I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
  164. I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
  165. POSTING_READ(GEN8_##type##_IMR(which)); \
  166. } while (0)
  167. #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
  168. gen3_assert_iir_is_zero(dev_priv, type##IIR); \
  169. I915_WRITE(type##IER, (ier_val)); \
  170. I915_WRITE(type##IMR, (imr_val)); \
  171. POSTING_READ(type##IMR); \
  172. } while (0)
  173. #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
  174. gen2_assert_iir_is_zero(dev_priv, type##IIR); \
  175. I915_WRITE16(type##IER, (ier_val)); \
  176. I915_WRITE16(type##IMR, (imr_val)); \
  177. POSTING_READ16(type##IMR); \
  178. } while (0)
  179. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  180. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  181. /* For display hotplug interrupt */
  182. static inline void
  183. i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
  184. uint32_t mask,
  185. uint32_t bits)
  186. {
  187. uint32_t val;
  188. lockdep_assert_held(&dev_priv->irq_lock);
  189. WARN_ON(bits & ~mask);
  190. val = I915_READ(PORT_HOTPLUG_EN);
  191. val &= ~mask;
  192. val |= bits;
  193. I915_WRITE(PORT_HOTPLUG_EN, val);
  194. }
  195. /**
  196. * i915_hotplug_interrupt_update - update hotplug interrupt enable
  197. * @dev_priv: driver private
  198. * @mask: bits to update
  199. * @bits: bits to enable
  200. * NOTE: the HPD enable bits are modified both inside and outside
  201. * of an interrupt context. To avoid that read-modify-write cycles
  202. * interfer, these bits are protected by a spinlock. Since this
  203. * function is usually not called from a context where the lock is
  204. * held already, this function acquires the lock itself. A non-locking
  205. * version is also available.
  206. */
  207. void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
  208. uint32_t mask,
  209. uint32_t bits)
  210. {
  211. spin_lock_irq(&dev_priv->irq_lock);
  212. i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
  213. spin_unlock_irq(&dev_priv->irq_lock);
  214. }
  215. /**
  216. * ilk_update_display_irq - update DEIMR
  217. * @dev_priv: driver private
  218. * @interrupt_mask: mask of interrupt bits to update
  219. * @enabled_irq_mask: mask of interrupt bits to enable
  220. */
  221. void ilk_update_display_irq(struct drm_i915_private *dev_priv,
  222. uint32_t interrupt_mask,
  223. uint32_t enabled_irq_mask)
  224. {
  225. uint32_t new_val;
  226. lockdep_assert_held(&dev_priv->irq_lock);
  227. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  228. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  229. return;
  230. new_val = dev_priv->irq_mask;
  231. new_val &= ~interrupt_mask;
  232. new_val |= (~enabled_irq_mask & interrupt_mask);
  233. if (new_val != dev_priv->irq_mask) {
  234. dev_priv->irq_mask = new_val;
  235. I915_WRITE(DEIMR, dev_priv->irq_mask);
  236. POSTING_READ(DEIMR);
  237. }
  238. }
  239. /**
  240. * ilk_update_gt_irq - update GTIMR
  241. * @dev_priv: driver private
  242. * @interrupt_mask: mask of interrupt bits to update
  243. * @enabled_irq_mask: mask of interrupt bits to enable
  244. */
  245. static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
  246. uint32_t interrupt_mask,
  247. uint32_t enabled_irq_mask)
  248. {
  249. lockdep_assert_held(&dev_priv->irq_lock);
  250. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  251. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  252. return;
  253. dev_priv->gt_irq_mask &= ~interrupt_mask;
  254. dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
  255. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  256. }
  257. void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  258. {
  259. ilk_update_gt_irq(dev_priv, mask, mask);
  260. POSTING_READ_FW(GTIMR);
  261. }
  262. void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  263. {
  264. ilk_update_gt_irq(dev_priv, mask, 0);
  265. }
  266. static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
  267. {
  268. return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
  269. }
  270. static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
  271. {
  272. return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
  273. }
  274. static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
  275. {
  276. return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
  277. }
  278. /**
  279. * snb_update_pm_irq - update GEN6_PMIMR
  280. * @dev_priv: driver private
  281. * @interrupt_mask: mask of interrupt bits to update
  282. * @enabled_irq_mask: mask of interrupt bits to enable
  283. */
  284. static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
  285. uint32_t interrupt_mask,
  286. uint32_t enabled_irq_mask)
  287. {
  288. uint32_t new_val;
  289. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  290. lockdep_assert_held(&dev_priv->irq_lock);
  291. new_val = dev_priv->pm_imr;
  292. new_val &= ~interrupt_mask;
  293. new_val |= (~enabled_irq_mask & interrupt_mask);
  294. if (new_val != dev_priv->pm_imr) {
  295. dev_priv->pm_imr = new_val;
  296. I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
  297. POSTING_READ(gen6_pm_imr(dev_priv));
  298. }
  299. }
  300. void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  301. {
  302. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  303. return;
  304. snb_update_pm_irq(dev_priv, mask, mask);
  305. }
  306. static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  307. {
  308. snb_update_pm_irq(dev_priv, mask, 0);
  309. }
  310. void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  311. {
  312. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  313. return;
  314. __gen6_mask_pm_irq(dev_priv, mask);
  315. }
  316. static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
  317. {
  318. i915_reg_t reg = gen6_pm_iir(dev_priv);
  319. lockdep_assert_held(&dev_priv->irq_lock);
  320. I915_WRITE(reg, reset_mask);
  321. I915_WRITE(reg, reset_mask);
  322. POSTING_READ(reg);
  323. }
  324. static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
  325. {
  326. lockdep_assert_held(&dev_priv->irq_lock);
  327. dev_priv->pm_ier |= enable_mask;
  328. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  329. gen6_unmask_pm_irq(dev_priv, enable_mask);
  330. /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
  331. }
  332. static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
  333. {
  334. lockdep_assert_held(&dev_priv->irq_lock);
  335. dev_priv->pm_ier &= ~disable_mask;
  336. __gen6_mask_pm_irq(dev_priv, disable_mask);
  337. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  338. /* though a barrier is missing here, but don't really need a one */
  339. }
  340. void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
  341. {
  342. spin_lock_irq(&dev_priv->irq_lock);
  343. gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
  344. dev_priv->rps.pm_iir = 0;
  345. spin_unlock_irq(&dev_priv->irq_lock);
  346. }
  347. void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
  348. {
  349. if (READ_ONCE(dev_priv->rps.interrupts_enabled))
  350. return;
  351. spin_lock_irq(&dev_priv->irq_lock);
  352. WARN_ON_ONCE(dev_priv->rps.pm_iir);
  353. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
  354. dev_priv->rps.interrupts_enabled = true;
  355. gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  356. spin_unlock_irq(&dev_priv->irq_lock);
  357. }
  358. void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
  359. {
  360. if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
  361. return;
  362. spin_lock_irq(&dev_priv->irq_lock);
  363. dev_priv->rps.interrupts_enabled = false;
  364. I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
  365. gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  366. spin_unlock_irq(&dev_priv->irq_lock);
  367. synchronize_irq(dev_priv->drm.irq);
  368. /* Now that we will not be generating any more work, flush any
  369. * outstanding tasks. As we are called on the RPS idle path,
  370. * we will reset the GPU to minimum frequencies, so the current
  371. * state of the worker can be discarded.
  372. */
  373. cancel_work_sync(&dev_priv->rps.work);
  374. gen6_reset_rps_interrupts(dev_priv);
  375. }
  376. void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
  377. {
  378. spin_lock_irq(&dev_priv->irq_lock);
  379. gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
  380. spin_unlock_irq(&dev_priv->irq_lock);
  381. }
  382. void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
  383. {
  384. spin_lock_irq(&dev_priv->irq_lock);
  385. if (!dev_priv->guc.interrupts_enabled) {
  386. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
  387. dev_priv->pm_guc_events);
  388. dev_priv->guc.interrupts_enabled = true;
  389. gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  390. }
  391. spin_unlock_irq(&dev_priv->irq_lock);
  392. }
  393. void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
  394. {
  395. spin_lock_irq(&dev_priv->irq_lock);
  396. dev_priv->guc.interrupts_enabled = false;
  397. gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  398. spin_unlock_irq(&dev_priv->irq_lock);
  399. synchronize_irq(dev_priv->drm.irq);
  400. gen9_reset_guc_interrupts(dev_priv);
  401. }
  402. /**
  403. * bdw_update_port_irq - update DE port interrupt
  404. * @dev_priv: driver private
  405. * @interrupt_mask: mask of interrupt bits to update
  406. * @enabled_irq_mask: mask of interrupt bits to enable
  407. */
  408. static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
  409. uint32_t interrupt_mask,
  410. uint32_t enabled_irq_mask)
  411. {
  412. uint32_t new_val;
  413. uint32_t old_val;
  414. lockdep_assert_held(&dev_priv->irq_lock);
  415. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  416. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  417. return;
  418. old_val = I915_READ(GEN8_DE_PORT_IMR);
  419. new_val = old_val;
  420. new_val &= ~interrupt_mask;
  421. new_val |= (~enabled_irq_mask & interrupt_mask);
  422. if (new_val != old_val) {
  423. I915_WRITE(GEN8_DE_PORT_IMR, new_val);
  424. POSTING_READ(GEN8_DE_PORT_IMR);
  425. }
  426. }
  427. /**
  428. * bdw_update_pipe_irq - update DE pipe interrupt
  429. * @dev_priv: driver private
  430. * @pipe: pipe whose interrupt to update
  431. * @interrupt_mask: mask of interrupt bits to update
  432. * @enabled_irq_mask: mask of interrupt bits to enable
  433. */
  434. void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
  435. enum pipe pipe,
  436. uint32_t interrupt_mask,
  437. uint32_t enabled_irq_mask)
  438. {
  439. uint32_t new_val;
  440. lockdep_assert_held(&dev_priv->irq_lock);
  441. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  442. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  443. return;
  444. new_val = dev_priv->de_irq_mask[pipe];
  445. new_val &= ~interrupt_mask;
  446. new_val |= (~enabled_irq_mask & interrupt_mask);
  447. if (new_val != dev_priv->de_irq_mask[pipe]) {
  448. dev_priv->de_irq_mask[pipe] = new_val;
  449. I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
  450. POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
  451. }
  452. }
  453. /**
  454. * ibx_display_interrupt_update - update SDEIMR
  455. * @dev_priv: driver private
  456. * @interrupt_mask: mask of interrupt bits to update
  457. * @enabled_irq_mask: mask of interrupt bits to enable
  458. */
  459. void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
  460. uint32_t interrupt_mask,
  461. uint32_t enabled_irq_mask)
  462. {
  463. uint32_t sdeimr = I915_READ(SDEIMR);
  464. sdeimr &= ~interrupt_mask;
  465. sdeimr |= (~enabled_irq_mask & interrupt_mask);
  466. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  467. lockdep_assert_held(&dev_priv->irq_lock);
  468. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  469. return;
  470. I915_WRITE(SDEIMR, sdeimr);
  471. POSTING_READ(SDEIMR);
  472. }
  473. static void
  474. __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  475. u32 enable_mask, u32 status_mask)
  476. {
  477. i915_reg_t reg = PIPESTAT(pipe);
  478. u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
  479. lockdep_assert_held(&dev_priv->irq_lock);
  480. WARN_ON(!intel_irqs_enabled(dev_priv));
  481. if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
  482. status_mask & ~PIPESTAT_INT_STATUS_MASK,
  483. "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
  484. pipe_name(pipe), enable_mask, status_mask))
  485. return;
  486. if ((pipestat & enable_mask) == enable_mask)
  487. return;
  488. dev_priv->pipestat_irq_mask[pipe] |= status_mask;
  489. /* Enable the interrupt, clear any pending status */
  490. pipestat |= enable_mask | status_mask;
  491. I915_WRITE(reg, pipestat);
  492. POSTING_READ(reg);
  493. }
  494. static void
  495. __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  496. u32 enable_mask, u32 status_mask)
  497. {
  498. i915_reg_t reg = PIPESTAT(pipe);
  499. u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
  500. lockdep_assert_held(&dev_priv->irq_lock);
  501. WARN_ON(!intel_irqs_enabled(dev_priv));
  502. if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
  503. status_mask & ~PIPESTAT_INT_STATUS_MASK,
  504. "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
  505. pipe_name(pipe), enable_mask, status_mask))
  506. return;
  507. if ((pipestat & enable_mask) == 0)
  508. return;
  509. dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
  510. pipestat &= ~enable_mask;
  511. I915_WRITE(reg, pipestat);
  512. POSTING_READ(reg);
  513. }
  514. static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
  515. {
  516. u32 enable_mask = status_mask << 16;
  517. /*
  518. * On pipe A we don't support the PSR interrupt yet,
  519. * on pipe B and C the same bit MBZ.
  520. */
  521. if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
  522. return 0;
  523. /*
  524. * On pipe B and C we don't support the PSR interrupt yet, on pipe
  525. * A the same bit is for perf counters which we don't use either.
  526. */
  527. if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
  528. return 0;
  529. enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
  530. SPRITE0_FLIP_DONE_INT_EN_VLV |
  531. SPRITE1_FLIP_DONE_INT_EN_VLV);
  532. if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
  533. enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
  534. if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
  535. enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
  536. return enable_mask;
  537. }
  538. void
  539. i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  540. u32 status_mask)
  541. {
  542. u32 enable_mask;
  543. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  544. enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
  545. status_mask);
  546. else
  547. enable_mask = status_mask << 16;
  548. __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
  549. }
  550. void
  551. i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  552. u32 status_mask)
  553. {
  554. u32 enable_mask;
  555. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  556. enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
  557. status_mask);
  558. else
  559. enable_mask = status_mask << 16;
  560. __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
  561. }
  562. /**
  563. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  564. * @dev_priv: i915 device private
  565. */
  566. static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
  567. {
  568. if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
  569. return;
  570. spin_lock_irq(&dev_priv->irq_lock);
  571. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
  572. if (INTEL_GEN(dev_priv) >= 4)
  573. i915_enable_pipestat(dev_priv, PIPE_A,
  574. PIPE_LEGACY_BLC_EVENT_STATUS);
  575. spin_unlock_irq(&dev_priv->irq_lock);
  576. }
  577. /*
  578. * This timing diagram depicts the video signal in and
  579. * around the vertical blanking period.
  580. *
  581. * Assumptions about the fictitious mode used in this example:
  582. * vblank_start >= 3
  583. * vsync_start = vblank_start + 1
  584. * vsync_end = vblank_start + 2
  585. * vtotal = vblank_start + 3
  586. *
  587. * start of vblank:
  588. * latch double buffered registers
  589. * increment frame counter (ctg+)
  590. * generate start of vblank interrupt (gen4+)
  591. * |
  592. * | frame start:
  593. * | generate frame start interrupt (aka. vblank interrupt) (gmch)
  594. * | may be shifted forward 1-3 extra lines via PIPECONF
  595. * | |
  596. * | | start of vsync:
  597. * | | generate vsync interrupt
  598. * | | |
  599. * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
  600. * . \hs/ . \hs/ \hs/ \hs/ . \hs/
  601. * ----va---> <-----------------vb--------------------> <--------va-------------
  602. * | | <----vs-----> |
  603. * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
  604. * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
  605. * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
  606. * | | |
  607. * last visible pixel first visible pixel
  608. * | increment frame counter (gen3/4)
  609. * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
  610. *
  611. * x = horizontal active
  612. * _ = horizontal blanking
  613. * hs = horizontal sync
  614. * va = vertical active
  615. * vb = vertical blanking
  616. * vs = vertical sync
  617. * vbs = vblank_start (number)
  618. *
  619. * Summary:
  620. * - most events happen at the start of horizontal sync
  621. * - frame start happens at the start of horizontal blank, 1-4 lines
  622. * (depending on PIPECONF settings) after the start of vblank
  623. * - gen3/4 pixel and frame counter are synchronized with the start
  624. * of horizontal active on the first line of vertical active
  625. */
  626. /* Called from drm generic code, passed a 'crtc', which
  627. * we use as a pipe index
  628. */
  629. static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  630. {
  631. struct drm_i915_private *dev_priv = to_i915(dev);
  632. i915_reg_t high_frame, low_frame;
  633. u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
  634. const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
  635. unsigned long irqflags;
  636. htotal = mode->crtc_htotal;
  637. hsync_start = mode->crtc_hsync_start;
  638. vbl_start = mode->crtc_vblank_start;
  639. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  640. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  641. /* Convert to pixel count */
  642. vbl_start *= htotal;
  643. /* Start of vblank event occurs at start of hsync */
  644. vbl_start -= htotal - hsync_start;
  645. high_frame = PIPEFRAME(pipe);
  646. low_frame = PIPEFRAMEPIXEL(pipe);
  647. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  648. /*
  649. * High & low register fields aren't synchronized, so make sure
  650. * we get a low value that's stable across two reads of the high
  651. * register.
  652. */
  653. do {
  654. high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
  655. low = I915_READ_FW(low_frame);
  656. high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
  657. } while (high1 != high2);
  658. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  659. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  660. pixel = low & PIPE_PIXEL_MASK;
  661. low >>= PIPE_FRAME_LOW_SHIFT;
  662. /*
  663. * The frame counter increments at beginning of active.
  664. * Cook up a vblank counter by also checking the pixel
  665. * counter against vblank start.
  666. */
  667. return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
  668. }
  669. static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  670. {
  671. struct drm_i915_private *dev_priv = to_i915(dev);
  672. return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
  673. }
  674. /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
  675. static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
  676. {
  677. struct drm_device *dev = crtc->base.dev;
  678. struct drm_i915_private *dev_priv = to_i915(dev);
  679. const struct drm_display_mode *mode;
  680. struct drm_vblank_crtc *vblank;
  681. enum pipe pipe = crtc->pipe;
  682. int position, vtotal;
  683. if (!crtc->active)
  684. return -1;
  685. vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
  686. mode = &vblank->hwmode;
  687. vtotal = mode->crtc_vtotal;
  688. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  689. vtotal /= 2;
  690. if (IS_GEN2(dev_priv))
  691. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
  692. else
  693. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  694. /*
  695. * On HSW, the DSL reg (0x70000) appears to return 0 if we
  696. * read it just before the start of vblank. So try it again
  697. * so we don't accidentally end up spanning a vblank frame
  698. * increment, causing the pipe_update_end() code to squak at us.
  699. *
  700. * The nature of this problem means we can't simply check the ISR
  701. * bit and return the vblank start value; nor can we use the scanline
  702. * debug register in the transcoder as it appears to have the same
  703. * problem. We may need to extend this to include other platforms,
  704. * but so far testing only shows the problem on HSW.
  705. */
  706. if (HAS_DDI(dev_priv) && !position) {
  707. int i, temp;
  708. for (i = 0; i < 100; i++) {
  709. udelay(1);
  710. temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  711. if (temp != position) {
  712. position = temp;
  713. break;
  714. }
  715. }
  716. }
  717. /*
  718. * See update_scanline_offset() for the details on the
  719. * scanline_offset adjustment.
  720. */
  721. return (position + crtc->scanline_offset) % vtotal;
  722. }
  723. static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
  724. bool in_vblank_irq, int *vpos, int *hpos,
  725. ktime_t *stime, ktime_t *etime,
  726. const struct drm_display_mode *mode)
  727. {
  728. struct drm_i915_private *dev_priv = to_i915(dev);
  729. struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
  730. pipe);
  731. int position;
  732. int vbl_start, vbl_end, hsync_start, htotal, vtotal;
  733. unsigned long irqflags;
  734. if (WARN_ON(!mode->crtc_clock)) {
  735. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  736. "pipe %c\n", pipe_name(pipe));
  737. return false;
  738. }
  739. htotal = mode->crtc_htotal;
  740. hsync_start = mode->crtc_hsync_start;
  741. vtotal = mode->crtc_vtotal;
  742. vbl_start = mode->crtc_vblank_start;
  743. vbl_end = mode->crtc_vblank_end;
  744. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  745. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  746. vbl_end /= 2;
  747. vtotal /= 2;
  748. }
  749. /*
  750. * Lock uncore.lock, as we will do multiple timing critical raw
  751. * register reads, potentially with preemption disabled, so the
  752. * following code must not block on uncore.lock.
  753. */
  754. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  755. /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
  756. /* Get optional system timestamp before query. */
  757. if (stime)
  758. *stime = ktime_get();
  759. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  760. /* No obvious pixelcount register. Only query vertical
  761. * scanout position from Display scan line register.
  762. */
  763. position = __intel_get_crtc_scanline(intel_crtc);
  764. } else {
  765. /* Have access to pixelcount since start of frame.
  766. * We can split this into vertical and horizontal
  767. * scanout position.
  768. */
  769. position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  770. /* convert to pixel counts */
  771. vbl_start *= htotal;
  772. vbl_end *= htotal;
  773. vtotal *= htotal;
  774. /*
  775. * In interlaced modes, the pixel counter counts all pixels,
  776. * so one field will have htotal more pixels. In order to avoid
  777. * the reported position from jumping backwards when the pixel
  778. * counter is beyond the length of the shorter field, just
  779. * clamp the position the length of the shorter field. This
  780. * matches how the scanline counter based position works since
  781. * the scanline counter doesn't count the two half lines.
  782. */
  783. if (position >= vtotal)
  784. position = vtotal - 1;
  785. /*
  786. * Start of vblank interrupt is triggered at start of hsync,
  787. * just prior to the first active line of vblank. However we
  788. * consider lines to start at the leading edge of horizontal
  789. * active. So, should we get here before we've crossed into
  790. * the horizontal active of the first line in vblank, we would
  791. * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
  792. * always add htotal-hsync_start to the current pixel position.
  793. */
  794. position = (position + htotal - hsync_start) % vtotal;
  795. }
  796. /* Get optional system timestamp after query. */
  797. if (etime)
  798. *etime = ktime_get();
  799. /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
  800. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  801. /*
  802. * While in vblank, position will be negative
  803. * counting up towards 0 at vbl_end. And outside
  804. * vblank, position will be positive counting
  805. * up since vbl_end.
  806. */
  807. if (position >= vbl_start)
  808. position -= vbl_end;
  809. else
  810. position += vtotal - vbl_end;
  811. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  812. *vpos = position;
  813. *hpos = 0;
  814. } else {
  815. *vpos = position / htotal;
  816. *hpos = position - (*vpos * htotal);
  817. }
  818. return true;
  819. }
  820. int intel_get_crtc_scanline(struct intel_crtc *crtc)
  821. {
  822. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  823. unsigned long irqflags;
  824. int position;
  825. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  826. position = __intel_get_crtc_scanline(crtc);
  827. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  828. return position;
  829. }
  830. static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
  831. {
  832. u32 busy_up, busy_down, max_avg, min_avg;
  833. u8 new_delay;
  834. spin_lock(&mchdev_lock);
  835. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  836. new_delay = dev_priv->ips.cur_delay;
  837. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  838. busy_up = I915_READ(RCPREVBSYTUPAVG);
  839. busy_down = I915_READ(RCPREVBSYTDNAVG);
  840. max_avg = I915_READ(RCBMAXAVG);
  841. min_avg = I915_READ(RCBMINAVG);
  842. /* Handle RCS change request from hw */
  843. if (busy_up > max_avg) {
  844. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  845. new_delay = dev_priv->ips.cur_delay - 1;
  846. if (new_delay < dev_priv->ips.max_delay)
  847. new_delay = dev_priv->ips.max_delay;
  848. } else if (busy_down < min_avg) {
  849. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  850. new_delay = dev_priv->ips.cur_delay + 1;
  851. if (new_delay > dev_priv->ips.min_delay)
  852. new_delay = dev_priv->ips.min_delay;
  853. }
  854. if (ironlake_set_drps(dev_priv, new_delay))
  855. dev_priv->ips.cur_delay = new_delay;
  856. spin_unlock(&mchdev_lock);
  857. return;
  858. }
  859. static void notify_ring(struct intel_engine_cs *engine)
  860. {
  861. struct drm_i915_gem_request *rq = NULL;
  862. struct intel_wait *wait;
  863. atomic_inc(&engine->irq_count);
  864. set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
  865. spin_lock(&engine->breadcrumbs.irq_lock);
  866. wait = engine->breadcrumbs.irq_wait;
  867. if (wait) {
  868. bool wakeup = engine->irq_seqno_barrier;
  869. /* We use a callback from the dma-fence to submit
  870. * requests after waiting on our own requests. To
  871. * ensure minimum delay in queuing the next request to
  872. * hardware, signal the fence now rather than wait for
  873. * the signaler to be woken up. We still wake up the
  874. * waiter in order to handle the irq-seqno coherency
  875. * issues (we may receive the interrupt before the
  876. * seqno is written, see __i915_request_irq_complete())
  877. * and to handle coalescing of multiple seqno updates
  878. * and many waiters.
  879. */
  880. if (i915_seqno_passed(intel_engine_get_seqno(engine),
  881. wait->seqno)) {
  882. wakeup = true;
  883. if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
  884. &wait->request->fence.flags))
  885. rq = i915_gem_request_get(wait->request);
  886. }
  887. if (wakeup)
  888. wake_up_process(wait->tsk);
  889. } else {
  890. __intel_engine_disarm_breadcrumbs(engine);
  891. }
  892. spin_unlock(&engine->breadcrumbs.irq_lock);
  893. if (rq) {
  894. dma_fence_signal(&rq->fence);
  895. i915_gem_request_put(rq);
  896. }
  897. trace_intel_engine_notify(engine, wait);
  898. }
  899. static void vlv_c0_read(struct drm_i915_private *dev_priv,
  900. struct intel_rps_ei *ei)
  901. {
  902. ei->ktime = ktime_get_raw();
  903. ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
  904. ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
  905. }
  906. void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
  907. {
  908. memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
  909. }
  910. static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
  911. {
  912. const struct intel_rps_ei *prev = &dev_priv->rps.ei;
  913. struct intel_rps_ei now;
  914. u32 events = 0;
  915. if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
  916. return 0;
  917. vlv_c0_read(dev_priv, &now);
  918. if (prev->ktime) {
  919. u64 time, c0;
  920. u32 render, media;
  921. time = ktime_us_delta(now.ktime, prev->ktime);
  922. time *= dev_priv->czclk_freq;
  923. /* Workload can be split between render + media,
  924. * e.g. SwapBuffers being blitted in X after being rendered in
  925. * mesa. To account for this we need to combine both engines
  926. * into our activity counter.
  927. */
  928. render = now.render_c0 - prev->render_c0;
  929. media = now.media_c0 - prev->media_c0;
  930. c0 = max(render, media);
  931. c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
  932. if (c0 > time * dev_priv->rps.up_threshold)
  933. events = GEN6_PM_RP_UP_THRESHOLD;
  934. else if (c0 < time * dev_priv->rps.down_threshold)
  935. events = GEN6_PM_RP_DOWN_THRESHOLD;
  936. }
  937. dev_priv->rps.ei = now;
  938. return events;
  939. }
  940. static void gen6_pm_rps_work(struct work_struct *work)
  941. {
  942. struct drm_i915_private *dev_priv =
  943. container_of(work, struct drm_i915_private, rps.work);
  944. bool client_boost = false;
  945. int new_delay, adj, min, max;
  946. u32 pm_iir = 0;
  947. spin_lock_irq(&dev_priv->irq_lock);
  948. if (dev_priv->rps.interrupts_enabled) {
  949. pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
  950. client_boost = atomic_read(&dev_priv->rps.num_waiters);
  951. }
  952. spin_unlock_irq(&dev_priv->irq_lock);
  953. /* Make sure we didn't queue anything we're not going to process. */
  954. WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
  955. if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
  956. goto out;
  957. mutex_lock(&dev_priv->rps.hw_lock);
  958. pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
  959. adj = dev_priv->rps.last_adj;
  960. new_delay = dev_priv->rps.cur_freq;
  961. min = dev_priv->rps.min_freq_softlimit;
  962. max = dev_priv->rps.max_freq_softlimit;
  963. if (client_boost)
  964. max = dev_priv->rps.max_freq;
  965. if (client_boost && new_delay < dev_priv->rps.boost_freq) {
  966. new_delay = dev_priv->rps.boost_freq;
  967. adj = 0;
  968. } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  969. if (adj > 0)
  970. adj *= 2;
  971. else /* CHV needs even encode values */
  972. adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
  973. if (new_delay >= dev_priv->rps.max_freq_softlimit)
  974. adj = 0;
  975. } else if (client_boost) {
  976. adj = 0;
  977. } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
  978. if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
  979. new_delay = dev_priv->rps.efficient_freq;
  980. else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
  981. new_delay = dev_priv->rps.min_freq_softlimit;
  982. adj = 0;
  983. } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
  984. if (adj < 0)
  985. adj *= 2;
  986. else /* CHV needs even encode values */
  987. adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
  988. if (new_delay <= dev_priv->rps.min_freq_softlimit)
  989. adj = 0;
  990. } else { /* unknown event */
  991. adj = 0;
  992. }
  993. dev_priv->rps.last_adj = adj;
  994. /* sysfs frequency interfaces may have snuck in while servicing the
  995. * interrupt
  996. */
  997. new_delay += adj;
  998. new_delay = clamp_t(int, new_delay, min, max);
  999. if (intel_set_rps(dev_priv, new_delay)) {
  1000. DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
  1001. dev_priv->rps.last_adj = 0;
  1002. }
  1003. mutex_unlock(&dev_priv->rps.hw_lock);
  1004. out:
  1005. /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
  1006. spin_lock_irq(&dev_priv->irq_lock);
  1007. if (dev_priv->rps.interrupts_enabled)
  1008. gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
  1009. spin_unlock_irq(&dev_priv->irq_lock);
  1010. }
  1011. /**
  1012. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  1013. * occurred.
  1014. * @work: workqueue struct
  1015. *
  1016. * Doesn't actually do anything except notify userspace. As a consequence of
  1017. * this event, userspace should try to remap the bad rows since statistically
  1018. * it is likely the same row is more likely to go bad again.
  1019. */
  1020. static void ivybridge_parity_work(struct work_struct *work)
  1021. {
  1022. struct drm_i915_private *dev_priv =
  1023. container_of(work, typeof(*dev_priv), l3_parity.error_work);
  1024. u32 error_status, row, bank, subbank;
  1025. char *parity_event[6];
  1026. uint32_t misccpctl;
  1027. uint8_t slice = 0;
  1028. /* We must turn off DOP level clock gating to access the L3 registers.
  1029. * In order to prevent a get/put style interface, acquire struct mutex
  1030. * any time we access those registers.
  1031. */
  1032. mutex_lock(&dev_priv->drm.struct_mutex);
  1033. /* If we've screwed up tracking, just let the interrupt fire again */
  1034. if (WARN_ON(!dev_priv->l3_parity.which_slice))
  1035. goto out;
  1036. misccpctl = I915_READ(GEN7_MISCCPCTL);
  1037. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  1038. POSTING_READ(GEN7_MISCCPCTL);
  1039. while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
  1040. i915_reg_t reg;
  1041. slice--;
  1042. if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
  1043. break;
  1044. dev_priv->l3_parity.which_slice &= ~(1<<slice);
  1045. reg = GEN7_L3CDERRST1(slice);
  1046. error_status = I915_READ(reg);
  1047. row = GEN7_PARITY_ERROR_ROW(error_status);
  1048. bank = GEN7_PARITY_ERROR_BANK(error_status);
  1049. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  1050. I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
  1051. POSTING_READ(reg);
  1052. parity_event[0] = I915_L3_PARITY_UEVENT "=1";
  1053. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  1054. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  1055. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  1056. parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
  1057. parity_event[5] = NULL;
  1058. kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
  1059. KOBJ_CHANGE, parity_event);
  1060. DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
  1061. slice, row, bank, subbank);
  1062. kfree(parity_event[4]);
  1063. kfree(parity_event[3]);
  1064. kfree(parity_event[2]);
  1065. kfree(parity_event[1]);
  1066. }
  1067. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  1068. out:
  1069. WARN_ON(dev_priv->l3_parity.which_slice);
  1070. spin_lock_irq(&dev_priv->irq_lock);
  1071. gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1072. spin_unlock_irq(&dev_priv->irq_lock);
  1073. mutex_unlock(&dev_priv->drm.struct_mutex);
  1074. }
  1075. static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
  1076. u32 iir)
  1077. {
  1078. if (!HAS_L3_DPF(dev_priv))
  1079. return;
  1080. spin_lock(&dev_priv->irq_lock);
  1081. gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1082. spin_unlock(&dev_priv->irq_lock);
  1083. iir &= GT_PARITY_ERROR(dev_priv);
  1084. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
  1085. dev_priv->l3_parity.which_slice |= 1 << 1;
  1086. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  1087. dev_priv->l3_parity.which_slice |= 1 << 0;
  1088. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  1089. }
  1090. static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
  1091. u32 gt_iir)
  1092. {
  1093. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1094. notify_ring(dev_priv->engine[RCS]);
  1095. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  1096. notify_ring(dev_priv->engine[VCS]);
  1097. }
  1098. static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
  1099. u32 gt_iir)
  1100. {
  1101. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1102. notify_ring(dev_priv->engine[RCS]);
  1103. if (gt_iir & GT_BSD_USER_INTERRUPT)
  1104. notify_ring(dev_priv->engine[VCS]);
  1105. if (gt_iir & GT_BLT_USER_INTERRUPT)
  1106. notify_ring(dev_priv->engine[BCS]);
  1107. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  1108. GT_BSD_CS_ERROR_INTERRUPT |
  1109. GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
  1110. DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
  1111. if (gt_iir & GT_PARITY_ERROR(dev_priv))
  1112. ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
  1113. }
  1114. static void
  1115. gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
  1116. {
  1117. bool tasklet = false;
  1118. if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
  1119. if (port_count(&engine->execlist_port[0])) {
  1120. __set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
  1121. tasklet = true;
  1122. }
  1123. }
  1124. if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
  1125. notify_ring(engine);
  1126. tasklet |= i915.enable_guc_submission;
  1127. }
  1128. if (tasklet)
  1129. tasklet_hi_schedule(&engine->irq_tasklet);
  1130. }
  1131. static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
  1132. u32 master_ctl,
  1133. u32 gt_iir[4])
  1134. {
  1135. irqreturn_t ret = IRQ_NONE;
  1136. if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
  1137. gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
  1138. if (gt_iir[0]) {
  1139. I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
  1140. ret = IRQ_HANDLED;
  1141. } else
  1142. DRM_ERROR("The master control interrupt lied (GT0)!\n");
  1143. }
  1144. if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
  1145. gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
  1146. if (gt_iir[1]) {
  1147. I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
  1148. ret = IRQ_HANDLED;
  1149. } else
  1150. DRM_ERROR("The master control interrupt lied (GT1)!\n");
  1151. }
  1152. if (master_ctl & GEN8_GT_VECS_IRQ) {
  1153. gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
  1154. if (gt_iir[3]) {
  1155. I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
  1156. ret = IRQ_HANDLED;
  1157. } else
  1158. DRM_ERROR("The master control interrupt lied (GT3)!\n");
  1159. }
  1160. if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
  1161. gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
  1162. if (gt_iir[2] & (dev_priv->pm_rps_events |
  1163. dev_priv->pm_guc_events)) {
  1164. I915_WRITE_FW(GEN8_GT_IIR(2),
  1165. gt_iir[2] & (dev_priv->pm_rps_events |
  1166. dev_priv->pm_guc_events));
  1167. ret = IRQ_HANDLED;
  1168. } else
  1169. DRM_ERROR("The master control interrupt lied (PM)!\n");
  1170. }
  1171. return ret;
  1172. }
  1173. static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
  1174. u32 gt_iir[4])
  1175. {
  1176. if (gt_iir[0]) {
  1177. gen8_cs_irq_handler(dev_priv->engine[RCS],
  1178. gt_iir[0], GEN8_RCS_IRQ_SHIFT);
  1179. gen8_cs_irq_handler(dev_priv->engine[BCS],
  1180. gt_iir[0], GEN8_BCS_IRQ_SHIFT);
  1181. }
  1182. if (gt_iir[1]) {
  1183. gen8_cs_irq_handler(dev_priv->engine[VCS],
  1184. gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
  1185. gen8_cs_irq_handler(dev_priv->engine[VCS2],
  1186. gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
  1187. }
  1188. if (gt_iir[3])
  1189. gen8_cs_irq_handler(dev_priv->engine[VECS],
  1190. gt_iir[3], GEN8_VECS_IRQ_SHIFT);
  1191. if (gt_iir[2] & dev_priv->pm_rps_events)
  1192. gen6_rps_irq_handler(dev_priv, gt_iir[2]);
  1193. if (gt_iir[2] & dev_priv->pm_guc_events)
  1194. gen9_guc_irq_handler(dev_priv, gt_iir[2]);
  1195. }
  1196. static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
  1197. {
  1198. switch (port) {
  1199. case PORT_A:
  1200. return val & PORTA_HOTPLUG_LONG_DETECT;
  1201. case PORT_B:
  1202. return val & PORTB_HOTPLUG_LONG_DETECT;
  1203. case PORT_C:
  1204. return val & PORTC_HOTPLUG_LONG_DETECT;
  1205. default:
  1206. return false;
  1207. }
  1208. }
  1209. static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
  1210. {
  1211. switch (port) {
  1212. case PORT_E:
  1213. return val & PORTE_HOTPLUG_LONG_DETECT;
  1214. default:
  1215. return false;
  1216. }
  1217. }
  1218. static bool spt_port_hotplug_long_detect(enum port port, u32 val)
  1219. {
  1220. switch (port) {
  1221. case PORT_A:
  1222. return val & PORTA_HOTPLUG_LONG_DETECT;
  1223. case PORT_B:
  1224. return val & PORTB_HOTPLUG_LONG_DETECT;
  1225. case PORT_C:
  1226. return val & PORTC_HOTPLUG_LONG_DETECT;
  1227. case PORT_D:
  1228. return val & PORTD_HOTPLUG_LONG_DETECT;
  1229. default:
  1230. return false;
  1231. }
  1232. }
  1233. static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
  1234. {
  1235. switch (port) {
  1236. case PORT_A:
  1237. return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
  1238. default:
  1239. return false;
  1240. }
  1241. }
  1242. static bool pch_port_hotplug_long_detect(enum port port, u32 val)
  1243. {
  1244. switch (port) {
  1245. case PORT_B:
  1246. return val & PORTB_HOTPLUG_LONG_DETECT;
  1247. case PORT_C:
  1248. return val & PORTC_HOTPLUG_LONG_DETECT;
  1249. case PORT_D:
  1250. return val & PORTD_HOTPLUG_LONG_DETECT;
  1251. default:
  1252. return false;
  1253. }
  1254. }
  1255. static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
  1256. {
  1257. switch (port) {
  1258. case PORT_B:
  1259. return val & PORTB_HOTPLUG_INT_LONG_PULSE;
  1260. case PORT_C:
  1261. return val & PORTC_HOTPLUG_INT_LONG_PULSE;
  1262. case PORT_D:
  1263. return val & PORTD_HOTPLUG_INT_LONG_PULSE;
  1264. default:
  1265. return false;
  1266. }
  1267. }
  1268. /*
  1269. * Get a bit mask of pins that have triggered, and which ones may be long.
  1270. * This can be called multiple times with the same masks to accumulate
  1271. * hotplug detection results from several registers.
  1272. *
  1273. * Note that the caller is expected to zero out the masks initially.
  1274. */
  1275. static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
  1276. u32 hotplug_trigger, u32 dig_hotplug_reg,
  1277. const u32 hpd[HPD_NUM_PINS],
  1278. bool long_pulse_detect(enum port port, u32 val))
  1279. {
  1280. enum port port;
  1281. int i;
  1282. for_each_hpd_pin(i) {
  1283. if ((hpd[i] & hotplug_trigger) == 0)
  1284. continue;
  1285. *pin_mask |= BIT(i);
  1286. port = intel_hpd_pin_to_port(i);
  1287. if (port == PORT_NONE)
  1288. continue;
  1289. if (long_pulse_detect(port, dig_hotplug_reg))
  1290. *long_mask |= BIT(i);
  1291. }
  1292. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
  1293. hotplug_trigger, dig_hotplug_reg, *pin_mask);
  1294. }
  1295. static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
  1296. {
  1297. wake_up_all(&dev_priv->gmbus_wait_queue);
  1298. }
  1299. static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
  1300. {
  1301. wake_up_all(&dev_priv->gmbus_wait_queue);
  1302. }
  1303. #if defined(CONFIG_DEBUG_FS)
  1304. static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1305. enum pipe pipe,
  1306. uint32_t crc0, uint32_t crc1,
  1307. uint32_t crc2, uint32_t crc3,
  1308. uint32_t crc4)
  1309. {
  1310. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1311. struct intel_pipe_crc_entry *entry;
  1312. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  1313. struct drm_driver *driver = dev_priv->drm.driver;
  1314. uint32_t crcs[5];
  1315. int head, tail;
  1316. spin_lock(&pipe_crc->lock);
  1317. if (pipe_crc->source) {
  1318. if (!pipe_crc->entries) {
  1319. spin_unlock(&pipe_crc->lock);
  1320. DRM_DEBUG_KMS("spurious interrupt\n");
  1321. return;
  1322. }
  1323. head = pipe_crc->head;
  1324. tail = pipe_crc->tail;
  1325. if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
  1326. spin_unlock(&pipe_crc->lock);
  1327. DRM_ERROR("CRC buffer overflowing\n");
  1328. return;
  1329. }
  1330. entry = &pipe_crc->entries[head];
  1331. entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
  1332. entry->crc[0] = crc0;
  1333. entry->crc[1] = crc1;
  1334. entry->crc[2] = crc2;
  1335. entry->crc[3] = crc3;
  1336. entry->crc[4] = crc4;
  1337. head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  1338. pipe_crc->head = head;
  1339. spin_unlock(&pipe_crc->lock);
  1340. wake_up_interruptible(&pipe_crc->wq);
  1341. } else {
  1342. /*
  1343. * For some not yet identified reason, the first CRC is
  1344. * bonkers. So let's just wait for the next vblank and read
  1345. * out the buggy result.
  1346. *
  1347. * On CHV sometimes the second CRC is bonkers as well, so
  1348. * don't trust that one either.
  1349. */
  1350. if (pipe_crc->skipped == 0 ||
  1351. (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
  1352. pipe_crc->skipped++;
  1353. spin_unlock(&pipe_crc->lock);
  1354. return;
  1355. }
  1356. spin_unlock(&pipe_crc->lock);
  1357. crcs[0] = crc0;
  1358. crcs[1] = crc1;
  1359. crcs[2] = crc2;
  1360. crcs[3] = crc3;
  1361. crcs[4] = crc4;
  1362. drm_crtc_add_crc_entry(&crtc->base, true,
  1363. drm_crtc_accurate_vblank_count(&crtc->base),
  1364. crcs);
  1365. }
  1366. }
  1367. #else
  1368. static inline void
  1369. display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1370. enum pipe pipe,
  1371. uint32_t crc0, uint32_t crc1,
  1372. uint32_t crc2, uint32_t crc3,
  1373. uint32_t crc4) {}
  1374. #endif
  1375. static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1376. enum pipe pipe)
  1377. {
  1378. display_pipe_crc_irq_handler(dev_priv, pipe,
  1379. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1380. 0, 0, 0, 0);
  1381. }
  1382. static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1383. enum pipe pipe)
  1384. {
  1385. display_pipe_crc_irq_handler(dev_priv, pipe,
  1386. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1387. I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
  1388. I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
  1389. I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
  1390. I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
  1391. }
  1392. static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1393. enum pipe pipe)
  1394. {
  1395. uint32_t res1, res2;
  1396. if (INTEL_GEN(dev_priv) >= 3)
  1397. res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
  1398. else
  1399. res1 = 0;
  1400. if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
  1401. res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
  1402. else
  1403. res2 = 0;
  1404. display_pipe_crc_irq_handler(dev_priv, pipe,
  1405. I915_READ(PIPE_CRC_RES_RED(pipe)),
  1406. I915_READ(PIPE_CRC_RES_GREEN(pipe)),
  1407. I915_READ(PIPE_CRC_RES_BLUE(pipe)),
  1408. res1, res2);
  1409. }
  1410. /* The RPS events need forcewake, so we add them to a work queue and mask their
  1411. * IMR bits until the work is done. Other interrupts can be processed without
  1412. * the work queue. */
  1413. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
  1414. {
  1415. if (pm_iir & dev_priv->pm_rps_events) {
  1416. spin_lock(&dev_priv->irq_lock);
  1417. gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
  1418. if (dev_priv->rps.interrupts_enabled) {
  1419. dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
  1420. schedule_work(&dev_priv->rps.work);
  1421. }
  1422. spin_unlock(&dev_priv->irq_lock);
  1423. }
  1424. if (INTEL_GEN(dev_priv) >= 8)
  1425. return;
  1426. if (HAS_VEBOX(dev_priv)) {
  1427. if (pm_iir & PM_VEBOX_USER_INTERRUPT)
  1428. notify_ring(dev_priv->engine[VECS]);
  1429. if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
  1430. DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
  1431. }
  1432. }
  1433. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
  1434. {
  1435. if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
  1436. /* Sample the log buffer flush related bits & clear them out now
  1437. * itself from the message identity register to minimize the
  1438. * probability of losing a flush interrupt, when there are back
  1439. * to back flush interrupts.
  1440. * There can be a new flush interrupt, for different log buffer
  1441. * type (like for ISR), whilst Host is handling one (for DPC).
  1442. * Since same bit is used in message register for ISR & DPC, it
  1443. * could happen that GuC sets the bit for 2nd interrupt but Host
  1444. * clears out the bit on handling the 1st interrupt.
  1445. */
  1446. u32 msg, flush;
  1447. msg = I915_READ(SOFT_SCRATCH(15));
  1448. flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
  1449. INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
  1450. if (flush) {
  1451. /* Clear the message bits that are handled */
  1452. I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
  1453. /* Handle flush interrupt in bottom half */
  1454. queue_work(dev_priv->guc.log.runtime.flush_wq,
  1455. &dev_priv->guc.log.runtime.flush_work);
  1456. dev_priv->guc.log.flush_interrupt_count++;
  1457. } else {
  1458. /* Not clearing of unhandled event bits won't result in
  1459. * re-triggering of the interrupt.
  1460. */
  1461. }
  1462. }
  1463. }
  1464. static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
  1465. {
  1466. enum pipe pipe;
  1467. for_each_pipe(dev_priv, pipe) {
  1468. I915_WRITE(PIPESTAT(pipe),
  1469. PIPESTAT_INT_STATUS_MASK |
  1470. PIPE_FIFO_UNDERRUN_STATUS);
  1471. dev_priv->pipestat_irq_mask[pipe] = 0;
  1472. }
  1473. }
  1474. static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
  1475. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1476. {
  1477. int pipe;
  1478. spin_lock(&dev_priv->irq_lock);
  1479. if (!dev_priv->display_irqs_enabled) {
  1480. spin_unlock(&dev_priv->irq_lock);
  1481. return;
  1482. }
  1483. for_each_pipe(dev_priv, pipe) {
  1484. i915_reg_t reg;
  1485. u32 mask, iir_bit = 0;
  1486. /*
  1487. * PIPESTAT bits get signalled even when the interrupt is
  1488. * disabled with the mask bits, and some of the status bits do
  1489. * not generate interrupts at all (like the underrun bit). Hence
  1490. * we need to be careful that we only handle what we want to
  1491. * handle.
  1492. */
  1493. /* fifo underruns are filterered in the underrun handler. */
  1494. mask = PIPE_FIFO_UNDERRUN_STATUS;
  1495. switch (pipe) {
  1496. case PIPE_A:
  1497. iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
  1498. break;
  1499. case PIPE_B:
  1500. iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
  1501. break;
  1502. case PIPE_C:
  1503. iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
  1504. break;
  1505. }
  1506. if (iir & iir_bit)
  1507. mask |= dev_priv->pipestat_irq_mask[pipe];
  1508. if (!mask)
  1509. continue;
  1510. reg = PIPESTAT(pipe);
  1511. mask |= PIPESTAT_INT_ENABLE_MASK;
  1512. pipe_stats[pipe] = I915_READ(reg) & mask;
  1513. /*
  1514. * Clear the PIPE*STAT regs before the IIR
  1515. */
  1516. if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
  1517. PIPESTAT_INT_STATUS_MASK))
  1518. I915_WRITE(reg, pipe_stats[pipe]);
  1519. }
  1520. spin_unlock(&dev_priv->irq_lock);
  1521. }
  1522. static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1523. u16 iir, u32 pipe_stats[I915_MAX_PIPES])
  1524. {
  1525. enum pipe pipe;
  1526. for_each_pipe(dev_priv, pipe) {
  1527. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  1528. drm_handle_vblank(&dev_priv->drm, pipe);
  1529. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1530. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1531. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1532. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1533. }
  1534. }
  1535. static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1536. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1537. {
  1538. bool blc_event = false;
  1539. enum pipe pipe;
  1540. for_each_pipe(dev_priv, pipe) {
  1541. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  1542. drm_handle_vblank(&dev_priv->drm, pipe);
  1543. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1544. blc_event = true;
  1545. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1546. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1547. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1548. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1549. }
  1550. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1551. intel_opregion_asle_intr(dev_priv);
  1552. }
  1553. static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1554. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1555. {
  1556. bool blc_event = false;
  1557. enum pipe pipe;
  1558. for_each_pipe(dev_priv, pipe) {
  1559. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
  1560. drm_handle_vblank(&dev_priv->drm, pipe);
  1561. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1562. blc_event = true;
  1563. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1564. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1565. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1566. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1567. }
  1568. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1569. intel_opregion_asle_intr(dev_priv);
  1570. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  1571. gmbus_irq_handler(dev_priv);
  1572. }
  1573. static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1574. u32 pipe_stats[I915_MAX_PIPES])
  1575. {
  1576. enum pipe pipe;
  1577. for_each_pipe(dev_priv, pipe) {
  1578. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
  1579. drm_handle_vblank(&dev_priv->drm, pipe);
  1580. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1581. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1582. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1583. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1584. }
  1585. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  1586. gmbus_irq_handler(dev_priv);
  1587. }
  1588. static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
  1589. {
  1590. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1591. if (hotplug_status)
  1592. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1593. return hotplug_status;
  1594. }
  1595. static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1596. u32 hotplug_status)
  1597. {
  1598. u32 pin_mask = 0, long_mask = 0;
  1599. if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
  1600. IS_CHERRYVIEW(dev_priv)) {
  1601. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
  1602. if (hotplug_trigger) {
  1603. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1604. hotplug_trigger, hpd_status_g4x,
  1605. i9xx_port_hotplug_long_detect);
  1606. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1607. }
  1608. if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
  1609. dp_aux_irq_handler(dev_priv);
  1610. } else {
  1611. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  1612. if (hotplug_trigger) {
  1613. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1614. hotplug_trigger, hpd_status_i915,
  1615. i9xx_port_hotplug_long_detect);
  1616. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1617. }
  1618. }
  1619. }
  1620. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  1621. {
  1622. struct drm_device *dev = arg;
  1623. struct drm_i915_private *dev_priv = to_i915(dev);
  1624. irqreturn_t ret = IRQ_NONE;
  1625. if (!intel_irqs_enabled(dev_priv))
  1626. return IRQ_NONE;
  1627. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1628. disable_rpm_wakeref_asserts(dev_priv);
  1629. do {
  1630. u32 iir, gt_iir, pm_iir;
  1631. u32 pipe_stats[I915_MAX_PIPES] = {};
  1632. u32 hotplug_status = 0;
  1633. u32 ier = 0;
  1634. gt_iir = I915_READ(GTIIR);
  1635. pm_iir = I915_READ(GEN6_PMIIR);
  1636. iir = I915_READ(VLV_IIR);
  1637. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  1638. break;
  1639. ret = IRQ_HANDLED;
  1640. /*
  1641. * Theory on interrupt generation, based on empirical evidence:
  1642. *
  1643. * x = ((VLV_IIR & VLV_IER) ||
  1644. * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
  1645. * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
  1646. *
  1647. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1648. * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
  1649. * guarantee the CPU interrupt will be raised again even if we
  1650. * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
  1651. * bits this time around.
  1652. */
  1653. I915_WRITE(VLV_MASTER_IER, 0);
  1654. ier = I915_READ(VLV_IER);
  1655. I915_WRITE(VLV_IER, 0);
  1656. if (gt_iir)
  1657. I915_WRITE(GTIIR, gt_iir);
  1658. if (pm_iir)
  1659. I915_WRITE(GEN6_PMIIR, pm_iir);
  1660. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1661. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1662. /* Call regardless, as some status bits might not be
  1663. * signalled in iir */
  1664. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1665. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1666. I915_LPE_PIPE_B_INTERRUPT))
  1667. intel_lpe_audio_irq_handler(dev_priv);
  1668. /*
  1669. * VLV_IIR is single buffered, and reflects the level
  1670. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1671. */
  1672. if (iir)
  1673. I915_WRITE(VLV_IIR, iir);
  1674. I915_WRITE(VLV_IER, ier);
  1675. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1676. POSTING_READ(VLV_MASTER_IER);
  1677. if (gt_iir)
  1678. snb_gt_irq_handler(dev_priv, gt_iir);
  1679. if (pm_iir)
  1680. gen6_rps_irq_handler(dev_priv, pm_iir);
  1681. if (hotplug_status)
  1682. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1683. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1684. } while (0);
  1685. enable_rpm_wakeref_asserts(dev_priv);
  1686. return ret;
  1687. }
  1688. static irqreturn_t cherryview_irq_handler(int irq, void *arg)
  1689. {
  1690. struct drm_device *dev = arg;
  1691. struct drm_i915_private *dev_priv = to_i915(dev);
  1692. irqreturn_t ret = IRQ_NONE;
  1693. if (!intel_irqs_enabled(dev_priv))
  1694. return IRQ_NONE;
  1695. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1696. disable_rpm_wakeref_asserts(dev_priv);
  1697. do {
  1698. u32 master_ctl, iir;
  1699. u32 gt_iir[4] = {};
  1700. u32 pipe_stats[I915_MAX_PIPES] = {};
  1701. u32 hotplug_status = 0;
  1702. u32 ier = 0;
  1703. master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
  1704. iir = I915_READ(VLV_IIR);
  1705. if (master_ctl == 0 && iir == 0)
  1706. break;
  1707. ret = IRQ_HANDLED;
  1708. /*
  1709. * Theory on interrupt generation, based on empirical evidence:
  1710. *
  1711. * x = ((VLV_IIR & VLV_IER) ||
  1712. * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
  1713. * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
  1714. *
  1715. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1716. * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
  1717. * guarantee the CPU interrupt will be raised again even if we
  1718. * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
  1719. * bits this time around.
  1720. */
  1721. I915_WRITE(GEN8_MASTER_IRQ, 0);
  1722. ier = I915_READ(VLV_IER);
  1723. I915_WRITE(VLV_IER, 0);
  1724. gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  1725. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1726. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1727. /* Call regardless, as some status bits might not be
  1728. * signalled in iir */
  1729. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1730. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1731. I915_LPE_PIPE_B_INTERRUPT |
  1732. I915_LPE_PIPE_C_INTERRUPT))
  1733. intel_lpe_audio_irq_handler(dev_priv);
  1734. /*
  1735. * VLV_IIR is single buffered, and reflects the level
  1736. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1737. */
  1738. if (iir)
  1739. I915_WRITE(VLV_IIR, iir);
  1740. I915_WRITE(VLV_IER, ier);
  1741. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  1742. POSTING_READ(GEN8_MASTER_IRQ);
  1743. gen8_gt_irq_handler(dev_priv, gt_iir);
  1744. if (hotplug_status)
  1745. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1746. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1747. } while (0);
  1748. enable_rpm_wakeref_asserts(dev_priv);
  1749. return ret;
  1750. }
  1751. static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1752. u32 hotplug_trigger,
  1753. const u32 hpd[HPD_NUM_PINS])
  1754. {
  1755. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1756. /*
  1757. * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
  1758. * unless we touch the hotplug register, even if hotplug_trigger is
  1759. * zero. Not acking leads to "The master control interrupt lied (SDE)!"
  1760. * errors.
  1761. */
  1762. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1763. if (!hotplug_trigger) {
  1764. u32 mask = PORTA_HOTPLUG_STATUS_MASK |
  1765. PORTD_HOTPLUG_STATUS_MASK |
  1766. PORTC_HOTPLUG_STATUS_MASK |
  1767. PORTB_HOTPLUG_STATUS_MASK;
  1768. dig_hotplug_reg &= ~mask;
  1769. }
  1770. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1771. if (!hotplug_trigger)
  1772. return;
  1773. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1774. dig_hotplug_reg, hpd,
  1775. pch_port_hotplug_long_detect);
  1776. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1777. }
  1778. static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1779. {
  1780. int pipe;
  1781. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  1782. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
  1783. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  1784. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  1785. SDE_AUDIO_POWER_SHIFT);
  1786. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  1787. port_name(port));
  1788. }
  1789. if (pch_iir & SDE_AUX_MASK)
  1790. dp_aux_irq_handler(dev_priv);
  1791. if (pch_iir & SDE_GMBUS)
  1792. gmbus_irq_handler(dev_priv);
  1793. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  1794. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  1795. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  1796. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  1797. if (pch_iir & SDE_POISON)
  1798. DRM_ERROR("PCH poison interrupt\n");
  1799. if (pch_iir & SDE_FDI_MASK)
  1800. for_each_pipe(dev_priv, pipe)
  1801. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1802. pipe_name(pipe),
  1803. I915_READ(FDI_RX_IIR(pipe)));
  1804. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  1805. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  1806. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  1807. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  1808. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  1809. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
  1810. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  1811. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
  1812. }
  1813. static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
  1814. {
  1815. u32 err_int = I915_READ(GEN7_ERR_INT);
  1816. enum pipe pipe;
  1817. if (err_int & ERR_INT_POISON)
  1818. DRM_ERROR("Poison interrupt\n");
  1819. for_each_pipe(dev_priv, pipe) {
  1820. if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
  1821. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1822. if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
  1823. if (IS_IVYBRIDGE(dev_priv))
  1824. ivb_pipe_crc_irq_handler(dev_priv, pipe);
  1825. else
  1826. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  1827. }
  1828. }
  1829. I915_WRITE(GEN7_ERR_INT, err_int);
  1830. }
  1831. static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
  1832. {
  1833. u32 serr_int = I915_READ(SERR_INT);
  1834. if (serr_int & SERR_INT_POISON)
  1835. DRM_ERROR("PCH poison interrupt\n");
  1836. if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
  1837. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
  1838. if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
  1839. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
  1840. if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
  1841. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_C);
  1842. I915_WRITE(SERR_INT, serr_int);
  1843. }
  1844. static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1845. {
  1846. int pipe;
  1847. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  1848. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
  1849. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  1850. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  1851. SDE_AUDIO_POWER_SHIFT_CPT);
  1852. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  1853. port_name(port));
  1854. }
  1855. if (pch_iir & SDE_AUX_MASK_CPT)
  1856. dp_aux_irq_handler(dev_priv);
  1857. if (pch_iir & SDE_GMBUS_CPT)
  1858. gmbus_irq_handler(dev_priv);
  1859. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  1860. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  1861. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  1862. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  1863. if (pch_iir & SDE_FDI_MASK_CPT)
  1864. for_each_pipe(dev_priv, pipe)
  1865. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1866. pipe_name(pipe),
  1867. I915_READ(FDI_RX_IIR(pipe)));
  1868. if (pch_iir & SDE_ERROR_CPT)
  1869. cpt_serr_int_handler(dev_priv);
  1870. }
  1871. static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1872. {
  1873. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
  1874. ~SDE_PORTE_HOTPLUG_SPT;
  1875. u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
  1876. u32 pin_mask = 0, long_mask = 0;
  1877. if (hotplug_trigger) {
  1878. u32 dig_hotplug_reg;
  1879. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1880. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1881. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1882. dig_hotplug_reg, hpd_spt,
  1883. spt_port_hotplug_long_detect);
  1884. }
  1885. if (hotplug2_trigger) {
  1886. u32 dig_hotplug_reg;
  1887. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
  1888. I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
  1889. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
  1890. dig_hotplug_reg, hpd_spt,
  1891. spt_port_hotplug2_long_detect);
  1892. }
  1893. if (pin_mask)
  1894. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1895. if (pch_iir & SDE_GMBUS_CPT)
  1896. gmbus_irq_handler(dev_priv);
  1897. }
  1898. static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1899. u32 hotplug_trigger,
  1900. const u32 hpd[HPD_NUM_PINS])
  1901. {
  1902. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1903. dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  1904. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
  1905. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1906. dig_hotplug_reg, hpd,
  1907. ilk_port_hotplug_long_detect);
  1908. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1909. }
  1910. static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
  1911. u32 de_iir)
  1912. {
  1913. enum pipe pipe;
  1914. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
  1915. if (hotplug_trigger)
  1916. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
  1917. if (de_iir & DE_AUX_CHANNEL_A)
  1918. dp_aux_irq_handler(dev_priv);
  1919. if (de_iir & DE_GSE)
  1920. intel_opregion_asle_intr(dev_priv);
  1921. if (de_iir & DE_POISON)
  1922. DRM_ERROR("Poison interrupt\n");
  1923. for_each_pipe(dev_priv, pipe) {
  1924. if (de_iir & DE_PIPE_VBLANK(pipe))
  1925. drm_handle_vblank(&dev_priv->drm, pipe);
  1926. if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
  1927. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1928. if (de_iir & DE_PIPE_CRC_DONE(pipe))
  1929. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1930. }
  1931. /* check event from PCH */
  1932. if (de_iir & DE_PCH_EVENT) {
  1933. u32 pch_iir = I915_READ(SDEIIR);
  1934. if (HAS_PCH_CPT(dev_priv))
  1935. cpt_irq_handler(dev_priv, pch_iir);
  1936. else
  1937. ibx_irq_handler(dev_priv, pch_iir);
  1938. /* should clear PCH hotplug event before clear CPU irq */
  1939. I915_WRITE(SDEIIR, pch_iir);
  1940. }
  1941. if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
  1942. ironlake_rps_change_irq_handler(dev_priv);
  1943. }
  1944. static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
  1945. u32 de_iir)
  1946. {
  1947. enum pipe pipe;
  1948. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
  1949. if (hotplug_trigger)
  1950. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
  1951. if (de_iir & DE_ERR_INT_IVB)
  1952. ivb_err_int_handler(dev_priv);
  1953. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  1954. dp_aux_irq_handler(dev_priv);
  1955. if (de_iir & DE_GSE_IVB)
  1956. intel_opregion_asle_intr(dev_priv);
  1957. for_each_pipe(dev_priv, pipe) {
  1958. if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
  1959. drm_handle_vblank(&dev_priv->drm, pipe);
  1960. }
  1961. /* check event from PCH */
  1962. if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
  1963. u32 pch_iir = I915_READ(SDEIIR);
  1964. cpt_irq_handler(dev_priv, pch_iir);
  1965. /* clear PCH hotplug event before clear CPU irq */
  1966. I915_WRITE(SDEIIR, pch_iir);
  1967. }
  1968. }
  1969. /*
  1970. * To handle irqs with the minimum potential races with fresh interrupts, we:
  1971. * 1 - Disable Master Interrupt Control.
  1972. * 2 - Find the source(s) of the interrupt.
  1973. * 3 - Clear the Interrupt Identity bits (IIR).
  1974. * 4 - Process the interrupt(s) that had bits set in the IIRs.
  1975. * 5 - Re-enable Master Interrupt Control.
  1976. */
  1977. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  1978. {
  1979. struct drm_device *dev = arg;
  1980. struct drm_i915_private *dev_priv = to_i915(dev);
  1981. u32 de_iir, gt_iir, de_ier, sde_ier = 0;
  1982. irqreturn_t ret = IRQ_NONE;
  1983. if (!intel_irqs_enabled(dev_priv))
  1984. return IRQ_NONE;
  1985. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1986. disable_rpm_wakeref_asserts(dev_priv);
  1987. /* disable master interrupt before clearing iir */
  1988. de_ier = I915_READ(DEIER);
  1989. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1990. POSTING_READ(DEIER);
  1991. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1992. * interrupts will will be stored on its back queue, and then we'll be
  1993. * able to process them after we restore SDEIER (as soon as we restore
  1994. * it, we'll get an interrupt if SDEIIR still has something to process
  1995. * due to its back queue). */
  1996. if (!HAS_PCH_NOP(dev_priv)) {
  1997. sde_ier = I915_READ(SDEIER);
  1998. I915_WRITE(SDEIER, 0);
  1999. POSTING_READ(SDEIER);
  2000. }
  2001. /* Find, clear, then process each source of interrupt */
  2002. gt_iir = I915_READ(GTIIR);
  2003. if (gt_iir) {
  2004. I915_WRITE(GTIIR, gt_iir);
  2005. ret = IRQ_HANDLED;
  2006. if (INTEL_GEN(dev_priv) >= 6)
  2007. snb_gt_irq_handler(dev_priv, gt_iir);
  2008. else
  2009. ilk_gt_irq_handler(dev_priv, gt_iir);
  2010. }
  2011. de_iir = I915_READ(DEIIR);
  2012. if (de_iir) {
  2013. I915_WRITE(DEIIR, de_iir);
  2014. ret = IRQ_HANDLED;
  2015. if (INTEL_GEN(dev_priv) >= 7)
  2016. ivb_display_irq_handler(dev_priv, de_iir);
  2017. else
  2018. ilk_display_irq_handler(dev_priv, de_iir);
  2019. }
  2020. if (INTEL_GEN(dev_priv) >= 6) {
  2021. u32 pm_iir = I915_READ(GEN6_PMIIR);
  2022. if (pm_iir) {
  2023. I915_WRITE(GEN6_PMIIR, pm_iir);
  2024. ret = IRQ_HANDLED;
  2025. gen6_rps_irq_handler(dev_priv, pm_iir);
  2026. }
  2027. }
  2028. I915_WRITE(DEIER, de_ier);
  2029. POSTING_READ(DEIER);
  2030. if (!HAS_PCH_NOP(dev_priv)) {
  2031. I915_WRITE(SDEIER, sde_ier);
  2032. POSTING_READ(SDEIER);
  2033. }
  2034. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2035. enable_rpm_wakeref_asserts(dev_priv);
  2036. return ret;
  2037. }
  2038. static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
  2039. u32 hotplug_trigger,
  2040. const u32 hpd[HPD_NUM_PINS])
  2041. {
  2042. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  2043. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  2044. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  2045. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  2046. dig_hotplug_reg, hpd,
  2047. bxt_port_hotplug_long_detect);
  2048. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  2049. }
  2050. static irqreturn_t
  2051. gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
  2052. {
  2053. irqreturn_t ret = IRQ_NONE;
  2054. u32 iir;
  2055. enum pipe pipe;
  2056. if (master_ctl & GEN8_DE_MISC_IRQ) {
  2057. iir = I915_READ(GEN8_DE_MISC_IIR);
  2058. if (iir) {
  2059. I915_WRITE(GEN8_DE_MISC_IIR, iir);
  2060. ret = IRQ_HANDLED;
  2061. if (iir & GEN8_DE_MISC_GSE)
  2062. intel_opregion_asle_intr(dev_priv);
  2063. else
  2064. DRM_ERROR("Unexpected DE Misc interrupt\n");
  2065. }
  2066. else
  2067. DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
  2068. }
  2069. if (master_ctl & GEN8_DE_PORT_IRQ) {
  2070. iir = I915_READ(GEN8_DE_PORT_IIR);
  2071. if (iir) {
  2072. u32 tmp_mask;
  2073. bool found = false;
  2074. I915_WRITE(GEN8_DE_PORT_IIR, iir);
  2075. ret = IRQ_HANDLED;
  2076. tmp_mask = GEN8_AUX_CHANNEL_A;
  2077. if (INTEL_GEN(dev_priv) >= 9)
  2078. tmp_mask |= GEN9_AUX_CHANNEL_B |
  2079. GEN9_AUX_CHANNEL_C |
  2080. GEN9_AUX_CHANNEL_D;
  2081. if (iir & tmp_mask) {
  2082. dp_aux_irq_handler(dev_priv);
  2083. found = true;
  2084. }
  2085. if (IS_GEN9_LP(dev_priv)) {
  2086. tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
  2087. if (tmp_mask) {
  2088. bxt_hpd_irq_handler(dev_priv, tmp_mask,
  2089. hpd_bxt);
  2090. found = true;
  2091. }
  2092. } else if (IS_BROADWELL(dev_priv)) {
  2093. tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
  2094. if (tmp_mask) {
  2095. ilk_hpd_irq_handler(dev_priv,
  2096. tmp_mask, hpd_bdw);
  2097. found = true;
  2098. }
  2099. }
  2100. if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
  2101. gmbus_irq_handler(dev_priv);
  2102. found = true;
  2103. }
  2104. if (!found)
  2105. DRM_ERROR("Unexpected DE Port interrupt\n");
  2106. }
  2107. else
  2108. DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
  2109. }
  2110. for_each_pipe(dev_priv, pipe) {
  2111. u32 fault_errors;
  2112. if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
  2113. continue;
  2114. iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
  2115. if (!iir) {
  2116. DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
  2117. continue;
  2118. }
  2119. ret = IRQ_HANDLED;
  2120. I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
  2121. if (iir & GEN8_PIPE_VBLANK)
  2122. drm_handle_vblank(&dev_priv->drm, pipe);
  2123. if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
  2124. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  2125. if (iir & GEN8_PIPE_FIFO_UNDERRUN)
  2126. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  2127. fault_errors = iir;
  2128. if (INTEL_GEN(dev_priv) >= 9)
  2129. fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  2130. else
  2131. fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  2132. if (fault_errors)
  2133. DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
  2134. pipe_name(pipe),
  2135. fault_errors);
  2136. }
  2137. if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
  2138. master_ctl & GEN8_DE_PCH_IRQ) {
  2139. /*
  2140. * FIXME(BDW): Assume for now that the new interrupt handling
  2141. * scheme also closed the SDE interrupt handling race we've seen
  2142. * on older pch-split platforms. But this needs testing.
  2143. */
  2144. iir = I915_READ(SDEIIR);
  2145. if (iir) {
  2146. I915_WRITE(SDEIIR, iir);
  2147. ret = IRQ_HANDLED;
  2148. if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
  2149. HAS_PCH_CNP(dev_priv))
  2150. spt_irq_handler(dev_priv, iir);
  2151. else
  2152. cpt_irq_handler(dev_priv, iir);
  2153. } else {
  2154. /*
  2155. * Like on previous PCH there seems to be something
  2156. * fishy going on with forwarding PCH interrupts.
  2157. */
  2158. DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
  2159. }
  2160. }
  2161. return ret;
  2162. }
  2163. static irqreturn_t gen8_irq_handler(int irq, void *arg)
  2164. {
  2165. struct drm_device *dev = arg;
  2166. struct drm_i915_private *dev_priv = to_i915(dev);
  2167. u32 master_ctl;
  2168. u32 gt_iir[4] = {};
  2169. irqreturn_t ret;
  2170. if (!intel_irqs_enabled(dev_priv))
  2171. return IRQ_NONE;
  2172. master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
  2173. master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
  2174. if (!master_ctl)
  2175. return IRQ_NONE;
  2176. I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
  2177. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2178. disable_rpm_wakeref_asserts(dev_priv);
  2179. /* Find, clear, then process each source of interrupt */
  2180. ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  2181. gen8_gt_irq_handler(dev_priv, gt_iir);
  2182. ret |= gen8_de_irq_handler(dev_priv, master_ctl);
  2183. I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2184. POSTING_READ_FW(GEN8_MASTER_IRQ);
  2185. enable_rpm_wakeref_asserts(dev_priv);
  2186. return ret;
  2187. }
  2188. struct wedge_me {
  2189. struct delayed_work work;
  2190. struct drm_i915_private *i915;
  2191. const char *name;
  2192. };
  2193. static void wedge_me(struct work_struct *work)
  2194. {
  2195. struct wedge_me *w = container_of(work, typeof(*w), work.work);
  2196. dev_err(w->i915->drm.dev,
  2197. "%s timed out, cancelling all in-flight rendering.\n",
  2198. w->name);
  2199. i915_gem_set_wedged(w->i915);
  2200. }
  2201. static void __init_wedge(struct wedge_me *w,
  2202. struct drm_i915_private *i915,
  2203. long timeout,
  2204. const char *name)
  2205. {
  2206. w->i915 = i915;
  2207. w->name = name;
  2208. INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
  2209. schedule_delayed_work(&w->work, timeout);
  2210. }
  2211. static void __fini_wedge(struct wedge_me *w)
  2212. {
  2213. cancel_delayed_work_sync(&w->work);
  2214. destroy_delayed_work_on_stack(&w->work);
  2215. w->i915 = NULL;
  2216. }
  2217. #define i915_wedge_on_timeout(W, DEV, TIMEOUT) \
  2218. for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \
  2219. (W)->i915; \
  2220. __fini_wedge((W)))
  2221. /**
  2222. * i915_reset_device - do process context error handling work
  2223. * @dev_priv: i915 device private
  2224. *
  2225. * Fire an error uevent so userspace can see that a hang or error
  2226. * was detected.
  2227. */
  2228. static void i915_reset_device(struct drm_i915_private *dev_priv)
  2229. {
  2230. struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
  2231. char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
  2232. char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
  2233. char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
  2234. struct wedge_me w;
  2235. kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
  2236. DRM_DEBUG_DRIVER("resetting chip\n");
  2237. kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
  2238. /* Use a watchdog to ensure that our reset completes */
  2239. i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
  2240. intel_prepare_reset(dev_priv);
  2241. /* Signal that locked waiters should reset the GPU */
  2242. set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
  2243. wake_up_all(&dev_priv->gpu_error.wait_queue);
  2244. /* Wait for anyone holding the lock to wakeup, without
  2245. * blocking indefinitely on struct_mutex.
  2246. */
  2247. do {
  2248. if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
  2249. i915_reset(dev_priv, 0);
  2250. mutex_unlock(&dev_priv->drm.struct_mutex);
  2251. }
  2252. } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
  2253. I915_RESET_HANDOFF,
  2254. TASK_UNINTERRUPTIBLE,
  2255. 1));
  2256. intel_finish_reset(dev_priv);
  2257. }
  2258. if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
  2259. kobject_uevent_env(kobj,
  2260. KOBJ_CHANGE, reset_done_event);
  2261. }
  2262. static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
  2263. {
  2264. u32 eir;
  2265. if (!IS_GEN2(dev_priv))
  2266. I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
  2267. if (INTEL_GEN(dev_priv) < 4)
  2268. I915_WRITE(IPEIR, I915_READ(IPEIR));
  2269. else
  2270. I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
  2271. I915_WRITE(EIR, I915_READ(EIR));
  2272. eir = I915_READ(EIR);
  2273. if (eir) {
  2274. /*
  2275. * some errors might have become stuck,
  2276. * mask them.
  2277. */
  2278. DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
  2279. I915_WRITE(EMR, I915_READ(EMR) | eir);
  2280. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2281. }
  2282. }
  2283. /**
  2284. * i915_handle_error - handle a gpu error
  2285. * @dev_priv: i915 device private
  2286. * @engine_mask: mask representing engines that are hung
  2287. * @fmt: Error message format string
  2288. *
  2289. * Do some basic checking of register state at error time and
  2290. * dump it to the syslog. Also call i915_capture_error_state() to make
  2291. * sure we get a record and make it available in debugfs. Fire a uevent
  2292. * so userspace knows something bad happened (should trigger collection
  2293. * of a ring dump etc.).
  2294. */
  2295. void i915_handle_error(struct drm_i915_private *dev_priv,
  2296. u32 engine_mask,
  2297. const char *fmt, ...)
  2298. {
  2299. struct intel_engine_cs *engine;
  2300. unsigned int tmp;
  2301. va_list args;
  2302. char error_msg[80];
  2303. va_start(args, fmt);
  2304. vscnprintf(error_msg, sizeof(error_msg), fmt, args);
  2305. va_end(args);
  2306. /*
  2307. * In most cases it's guaranteed that we get here with an RPM
  2308. * reference held, for example because there is a pending GPU
  2309. * request that won't finish until the reset is done. This
  2310. * isn't the case at least when we get here by doing a
  2311. * simulated reset via debugfs, so get an RPM reference.
  2312. */
  2313. intel_runtime_pm_get(dev_priv);
  2314. i915_capture_error_state(dev_priv, engine_mask, error_msg);
  2315. i915_clear_error_registers(dev_priv);
  2316. /*
  2317. * Try engine reset when available. We fall back to full reset if
  2318. * single reset fails.
  2319. */
  2320. if (intel_has_reset_engine(dev_priv)) {
  2321. for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
  2322. BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
  2323. if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
  2324. &dev_priv->gpu_error.flags))
  2325. continue;
  2326. if (i915_reset_engine(engine, 0) == 0)
  2327. engine_mask &= ~intel_engine_flag(engine);
  2328. clear_bit(I915_RESET_ENGINE + engine->id,
  2329. &dev_priv->gpu_error.flags);
  2330. wake_up_bit(&dev_priv->gpu_error.flags,
  2331. I915_RESET_ENGINE + engine->id);
  2332. }
  2333. }
  2334. if (!engine_mask)
  2335. goto out;
  2336. /* Full reset needs the mutex, stop any other user trying to do so. */
  2337. if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
  2338. wait_event(dev_priv->gpu_error.reset_queue,
  2339. !test_bit(I915_RESET_BACKOFF,
  2340. &dev_priv->gpu_error.flags));
  2341. goto out;
  2342. }
  2343. /* Prevent any other reset-engine attempt. */
  2344. for_each_engine(engine, dev_priv, tmp) {
  2345. while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
  2346. &dev_priv->gpu_error.flags))
  2347. wait_on_bit(&dev_priv->gpu_error.flags,
  2348. I915_RESET_ENGINE + engine->id,
  2349. TASK_UNINTERRUPTIBLE);
  2350. }
  2351. i915_reset_device(dev_priv);
  2352. for_each_engine(engine, dev_priv, tmp) {
  2353. clear_bit(I915_RESET_ENGINE + engine->id,
  2354. &dev_priv->gpu_error.flags);
  2355. }
  2356. clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
  2357. wake_up_all(&dev_priv->gpu_error.reset_queue);
  2358. out:
  2359. intel_runtime_pm_put(dev_priv);
  2360. }
  2361. /* Called from drm generic code, passed 'crtc' which
  2362. * we use as a pipe index
  2363. */
  2364. static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2365. {
  2366. struct drm_i915_private *dev_priv = to_i915(dev);
  2367. unsigned long irqflags;
  2368. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2369. i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2370. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2371. return 0;
  2372. }
  2373. static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2374. {
  2375. struct drm_i915_private *dev_priv = to_i915(dev);
  2376. unsigned long irqflags;
  2377. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2378. i915_enable_pipestat(dev_priv, pipe,
  2379. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2380. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2381. return 0;
  2382. }
  2383. static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2384. {
  2385. struct drm_i915_private *dev_priv = to_i915(dev);
  2386. unsigned long irqflags;
  2387. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2388. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2389. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2390. ilk_enable_display_irq(dev_priv, bit);
  2391. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2392. return 0;
  2393. }
  2394. static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2395. {
  2396. struct drm_i915_private *dev_priv = to_i915(dev);
  2397. unsigned long irqflags;
  2398. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2399. bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2400. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2401. return 0;
  2402. }
  2403. /* Called from drm generic code, passed 'crtc' which
  2404. * we use as a pipe index
  2405. */
  2406. static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2407. {
  2408. struct drm_i915_private *dev_priv = to_i915(dev);
  2409. unsigned long irqflags;
  2410. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2411. i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2412. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2413. }
  2414. static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2415. {
  2416. struct drm_i915_private *dev_priv = to_i915(dev);
  2417. unsigned long irqflags;
  2418. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2419. i915_disable_pipestat(dev_priv, pipe,
  2420. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2421. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2422. }
  2423. static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2424. {
  2425. struct drm_i915_private *dev_priv = to_i915(dev);
  2426. unsigned long irqflags;
  2427. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2428. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2429. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2430. ilk_disable_display_irq(dev_priv, bit);
  2431. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2432. }
  2433. static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2434. {
  2435. struct drm_i915_private *dev_priv = to_i915(dev);
  2436. unsigned long irqflags;
  2437. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2438. bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2439. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2440. }
  2441. static void ibx_irq_reset(struct drm_i915_private *dev_priv)
  2442. {
  2443. if (HAS_PCH_NOP(dev_priv))
  2444. return;
  2445. GEN3_IRQ_RESET(SDE);
  2446. if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
  2447. I915_WRITE(SERR_INT, 0xffffffff);
  2448. }
  2449. /*
  2450. * SDEIER is also touched by the interrupt handler to work around missed PCH
  2451. * interrupts. Hence we can't update it after the interrupt handler is enabled -
  2452. * instead we unconditionally enable all PCH interrupt sources here, but then
  2453. * only unmask them as needed with SDEIMR.
  2454. *
  2455. * This function needs to be called before interrupts are enabled.
  2456. */
  2457. static void ibx_irq_pre_postinstall(struct drm_device *dev)
  2458. {
  2459. struct drm_i915_private *dev_priv = to_i915(dev);
  2460. if (HAS_PCH_NOP(dev_priv))
  2461. return;
  2462. WARN_ON(I915_READ(SDEIER) != 0);
  2463. I915_WRITE(SDEIER, 0xffffffff);
  2464. POSTING_READ(SDEIER);
  2465. }
  2466. static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
  2467. {
  2468. GEN3_IRQ_RESET(GT);
  2469. if (INTEL_GEN(dev_priv) >= 6)
  2470. GEN3_IRQ_RESET(GEN6_PM);
  2471. }
  2472. static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
  2473. {
  2474. if (IS_CHERRYVIEW(dev_priv))
  2475. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
  2476. else
  2477. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2478. i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
  2479. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2480. i9xx_pipestat_irq_reset(dev_priv);
  2481. GEN3_IRQ_RESET(VLV_);
  2482. dev_priv->irq_mask = ~0;
  2483. }
  2484. static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
  2485. {
  2486. u32 pipestat_mask;
  2487. u32 enable_mask;
  2488. enum pipe pipe;
  2489. pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
  2490. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  2491. for_each_pipe(dev_priv, pipe)
  2492. i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
  2493. enable_mask = I915_DISPLAY_PORT_INTERRUPT |
  2494. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2495. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2496. I915_LPE_PIPE_A_INTERRUPT |
  2497. I915_LPE_PIPE_B_INTERRUPT;
  2498. if (IS_CHERRYVIEW(dev_priv))
  2499. enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
  2500. I915_LPE_PIPE_C_INTERRUPT;
  2501. WARN_ON(dev_priv->irq_mask != ~0);
  2502. dev_priv->irq_mask = ~enable_mask;
  2503. GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
  2504. }
  2505. /* drm_dma.h hooks
  2506. */
  2507. static void ironlake_irq_reset(struct drm_device *dev)
  2508. {
  2509. struct drm_i915_private *dev_priv = to_i915(dev);
  2510. if (IS_GEN5(dev_priv))
  2511. I915_WRITE(HWSTAM, 0xffffffff);
  2512. GEN3_IRQ_RESET(DE);
  2513. if (IS_GEN7(dev_priv))
  2514. I915_WRITE(GEN7_ERR_INT, 0xffffffff);
  2515. gen5_gt_irq_reset(dev_priv);
  2516. ibx_irq_reset(dev_priv);
  2517. }
  2518. static void valleyview_irq_reset(struct drm_device *dev)
  2519. {
  2520. struct drm_i915_private *dev_priv = to_i915(dev);
  2521. I915_WRITE(VLV_MASTER_IER, 0);
  2522. POSTING_READ(VLV_MASTER_IER);
  2523. gen5_gt_irq_reset(dev_priv);
  2524. spin_lock_irq(&dev_priv->irq_lock);
  2525. if (dev_priv->display_irqs_enabled)
  2526. vlv_display_irq_reset(dev_priv);
  2527. spin_unlock_irq(&dev_priv->irq_lock);
  2528. }
  2529. static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
  2530. {
  2531. GEN8_IRQ_RESET_NDX(GT, 0);
  2532. GEN8_IRQ_RESET_NDX(GT, 1);
  2533. GEN8_IRQ_RESET_NDX(GT, 2);
  2534. GEN8_IRQ_RESET_NDX(GT, 3);
  2535. }
  2536. static void gen8_irq_reset(struct drm_device *dev)
  2537. {
  2538. struct drm_i915_private *dev_priv = to_i915(dev);
  2539. int pipe;
  2540. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2541. POSTING_READ(GEN8_MASTER_IRQ);
  2542. gen8_gt_irq_reset(dev_priv);
  2543. for_each_pipe(dev_priv, pipe)
  2544. if (intel_display_power_is_enabled(dev_priv,
  2545. POWER_DOMAIN_PIPE(pipe)))
  2546. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2547. GEN3_IRQ_RESET(GEN8_DE_PORT_);
  2548. GEN3_IRQ_RESET(GEN8_DE_MISC_);
  2549. GEN3_IRQ_RESET(GEN8_PCU_);
  2550. if (HAS_PCH_SPLIT(dev_priv))
  2551. ibx_irq_reset(dev_priv);
  2552. }
  2553. void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
  2554. u8 pipe_mask)
  2555. {
  2556. uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
  2557. enum pipe pipe;
  2558. spin_lock_irq(&dev_priv->irq_lock);
  2559. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  2560. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  2561. dev_priv->de_irq_mask[pipe],
  2562. ~dev_priv->de_irq_mask[pipe] | extra_ier);
  2563. spin_unlock_irq(&dev_priv->irq_lock);
  2564. }
  2565. void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
  2566. u8 pipe_mask)
  2567. {
  2568. enum pipe pipe;
  2569. spin_lock_irq(&dev_priv->irq_lock);
  2570. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  2571. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2572. spin_unlock_irq(&dev_priv->irq_lock);
  2573. /* make sure we're done processing display irqs */
  2574. synchronize_irq(dev_priv->drm.irq);
  2575. }
  2576. static void cherryview_irq_reset(struct drm_device *dev)
  2577. {
  2578. struct drm_i915_private *dev_priv = to_i915(dev);
  2579. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2580. POSTING_READ(GEN8_MASTER_IRQ);
  2581. gen8_gt_irq_reset(dev_priv);
  2582. GEN3_IRQ_RESET(GEN8_PCU_);
  2583. spin_lock_irq(&dev_priv->irq_lock);
  2584. if (dev_priv->display_irqs_enabled)
  2585. vlv_display_irq_reset(dev_priv);
  2586. spin_unlock_irq(&dev_priv->irq_lock);
  2587. }
  2588. static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
  2589. const u32 hpd[HPD_NUM_PINS])
  2590. {
  2591. struct intel_encoder *encoder;
  2592. u32 enabled_irqs = 0;
  2593. for_each_intel_encoder(&dev_priv->drm, encoder)
  2594. if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
  2595. enabled_irqs |= hpd[encoder->hpd_pin];
  2596. return enabled_irqs;
  2597. }
  2598. static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2599. {
  2600. u32 hotplug;
  2601. /*
  2602. * Enable digital hotplug on the PCH, and configure the DP short pulse
  2603. * duration to 2ms (which is the minimum in the Display Port spec).
  2604. * The pulse duration bits are reserved on LPT+.
  2605. */
  2606. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2607. hotplug &= ~(PORTB_PULSE_DURATION_MASK |
  2608. PORTC_PULSE_DURATION_MASK |
  2609. PORTD_PULSE_DURATION_MASK);
  2610. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  2611. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  2612. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  2613. /*
  2614. * When CPU and PCH are on the same package, port A
  2615. * HPD must be enabled in both north and south.
  2616. */
  2617. if (HAS_PCH_LPT_LP(dev_priv))
  2618. hotplug |= PORTA_HOTPLUG_ENABLE;
  2619. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2620. }
  2621. static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2622. {
  2623. u32 hotplug_irqs, enabled_irqs;
  2624. if (HAS_PCH_IBX(dev_priv)) {
  2625. hotplug_irqs = SDE_HOTPLUG_MASK;
  2626. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
  2627. } else {
  2628. hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
  2629. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
  2630. }
  2631. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2632. ibx_hpd_detection_setup(dev_priv);
  2633. }
  2634. static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2635. {
  2636. u32 val, hotplug;
  2637. /* Display WA #1179 WaHardHangonHotPlug: cnp */
  2638. if (HAS_PCH_CNP(dev_priv)) {
  2639. val = I915_READ(SOUTH_CHICKEN1);
  2640. val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
  2641. val |= CHASSIS_CLK_REQ_DURATION(0xf);
  2642. I915_WRITE(SOUTH_CHICKEN1, val);
  2643. }
  2644. /* Enable digital hotplug on the PCH */
  2645. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2646. hotplug |= PORTA_HOTPLUG_ENABLE |
  2647. PORTB_HOTPLUG_ENABLE |
  2648. PORTC_HOTPLUG_ENABLE |
  2649. PORTD_HOTPLUG_ENABLE;
  2650. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2651. hotplug = I915_READ(PCH_PORT_HOTPLUG2);
  2652. hotplug |= PORTE_HOTPLUG_ENABLE;
  2653. I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
  2654. }
  2655. static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2656. {
  2657. u32 hotplug_irqs, enabled_irqs;
  2658. hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
  2659. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
  2660. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2661. spt_hpd_detection_setup(dev_priv);
  2662. }
  2663. static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2664. {
  2665. u32 hotplug;
  2666. /*
  2667. * Enable digital hotplug on the CPU, and configure the DP short pulse
  2668. * duration to 2ms (which is the minimum in the Display Port spec)
  2669. * The pulse duration bits are reserved on HSW+.
  2670. */
  2671. hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  2672. hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
  2673. hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
  2674. DIGITAL_PORTA_PULSE_DURATION_2ms;
  2675. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
  2676. }
  2677. static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2678. {
  2679. u32 hotplug_irqs, enabled_irqs;
  2680. if (INTEL_GEN(dev_priv) >= 8) {
  2681. hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
  2682. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
  2683. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2684. } else if (INTEL_GEN(dev_priv) >= 7) {
  2685. hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
  2686. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
  2687. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2688. } else {
  2689. hotplug_irqs = DE_DP_A_HOTPLUG;
  2690. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
  2691. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2692. }
  2693. ilk_hpd_detection_setup(dev_priv);
  2694. ibx_hpd_irq_setup(dev_priv);
  2695. }
  2696. static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
  2697. u32 enabled_irqs)
  2698. {
  2699. u32 hotplug;
  2700. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2701. hotplug |= PORTA_HOTPLUG_ENABLE |
  2702. PORTB_HOTPLUG_ENABLE |
  2703. PORTC_HOTPLUG_ENABLE;
  2704. DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
  2705. hotplug, enabled_irqs);
  2706. hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
  2707. /*
  2708. * For BXT invert bit has to be set based on AOB design
  2709. * for HPD detection logic, update it based on VBT fields.
  2710. */
  2711. if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
  2712. intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
  2713. hotplug |= BXT_DDIA_HPD_INVERT;
  2714. if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
  2715. intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
  2716. hotplug |= BXT_DDIB_HPD_INVERT;
  2717. if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
  2718. intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
  2719. hotplug |= BXT_DDIC_HPD_INVERT;
  2720. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2721. }
  2722. static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  2723. {
  2724. __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
  2725. }
  2726. static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2727. {
  2728. u32 hotplug_irqs, enabled_irqs;
  2729. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
  2730. hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
  2731. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2732. __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
  2733. }
  2734. static void ibx_irq_postinstall(struct drm_device *dev)
  2735. {
  2736. struct drm_i915_private *dev_priv = to_i915(dev);
  2737. u32 mask;
  2738. if (HAS_PCH_NOP(dev_priv))
  2739. return;
  2740. if (HAS_PCH_IBX(dev_priv))
  2741. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
  2742. else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
  2743. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
  2744. else
  2745. mask = SDE_GMBUS_CPT;
  2746. gen3_assert_iir_is_zero(dev_priv, SDEIIR);
  2747. I915_WRITE(SDEIMR, ~mask);
  2748. if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
  2749. HAS_PCH_LPT(dev_priv))
  2750. ibx_hpd_detection_setup(dev_priv);
  2751. else
  2752. spt_hpd_detection_setup(dev_priv);
  2753. }
  2754. static void gen5_gt_irq_postinstall(struct drm_device *dev)
  2755. {
  2756. struct drm_i915_private *dev_priv = to_i915(dev);
  2757. u32 pm_irqs, gt_irqs;
  2758. pm_irqs = gt_irqs = 0;
  2759. dev_priv->gt_irq_mask = ~0;
  2760. if (HAS_L3_DPF(dev_priv)) {
  2761. /* L3 parity interrupt is always unmasked. */
  2762. dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
  2763. gt_irqs |= GT_PARITY_ERROR(dev_priv);
  2764. }
  2765. gt_irqs |= GT_RENDER_USER_INTERRUPT;
  2766. if (IS_GEN5(dev_priv)) {
  2767. gt_irqs |= ILK_BSD_USER_INTERRUPT;
  2768. } else {
  2769. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  2770. }
  2771. GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
  2772. if (INTEL_GEN(dev_priv) >= 6) {
  2773. /*
  2774. * RPS interrupts will get enabled/disabled on demand when RPS
  2775. * itself is enabled/disabled.
  2776. */
  2777. if (HAS_VEBOX(dev_priv)) {
  2778. pm_irqs |= PM_VEBOX_USER_INTERRUPT;
  2779. dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
  2780. }
  2781. dev_priv->pm_imr = 0xffffffff;
  2782. GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
  2783. }
  2784. }
  2785. static int ironlake_irq_postinstall(struct drm_device *dev)
  2786. {
  2787. struct drm_i915_private *dev_priv = to_i915(dev);
  2788. u32 display_mask, extra_mask;
  2789. if (INTEL_GEN(dev_priv) >= 7) {
  2790. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  2791. DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
  2792. extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
  2793. DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
  2794. DE_DP_A_HOTPLUG_IVB);
  2795. } else {
  2796. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  2797. DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
  2798. DE_PIPEA_CRC_DONE | DE_POISON);
  2799. extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
  2800. DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
  2801. DE_DP_A_HOTPLUG);
  2802. }
  2803. dev_priv->irq_mask = ~display_mask;
  2804. ibx_irq_pre_postinstall(dev);
  2805. GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
  2806. gen5_gt_irq_postinstall(dev);
  2807. ilk_hpd_detection_setup(dev_priv);
  2808. ibx_irq_postinstall(dev);
  2809. if (IS_IRONLAKE_M(dev_priv)) {
  2810. /* Enable PCU event interrupts
  2811. *
  2812. * spinlocking not required here for correctness since interrupt
  2813. * setup is guaranteed to run in single-threaded context. But we
  2814. * need it to make the assert_spin_locked happy. */
  2815. spin_lock_irq(&dev_priv->irq_lock);
  2816. ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
  2817. spin_unlock_irq(&dev_priv->irq_lock);
  2818. }
  2819. return 0;
  2820. }
  2821. void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
  2822. {
  2823. lockdep_assert_held(&dev_priv->irq_lock);
  2824. if (dev_priv->display_irqs_enabled)
  2825. return;
  2826. dev_priv->display_irqs_enabled = true;
  2827. if (intel_irqs_enabled(dev_priv)) {
  2828. vlv_display_irq_reset(dev_priv);
  2829. vlv_display_irq_postinstall(dev_priv);
  2830. }
  2831. }
  2832. void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
  2833. {
  2834. lockdep_assert_held(&dev_priv->irq_lock);
  2835. if (!dev_priv->display_irqs_enabled)
  2836. return;
  2837. dev_priv->display_irqs_enabled = false;
  2838. if (intel_irqs_enabled(dev_priv))
  2839. vlv_display_irq_reset(dev_priv);
  2840. }
  2841. static int valleyview_irq_postinstall(struct drm_device *dev)
  2842. {
  2843. struct drm_i915_private *dev_priv = to_i915(dev);
  2844. gen5_gt_irq_postinstall(dev);
  2845. spin_lock_irq(&dev_priv->irq_lock);
  2846. if (dev_priv->display_irqs_enabled)
  2847. vlv_display_irq_postinstall(dev_priv);
  2848. spin_unlock_irq(&dev_priv->irq_lock);
  2849. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  2850. POSTING_READ(VLV_MASTER_IER);
  2851. return 0;
  2852. }
  2853. static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
  2854. {
  2855. /* These are interrupts we'll toggle with the ring mask register */
  2856. uint32_t gt_interrupts[] = {
  2857. GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  2858. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  2859. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
  2860. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
  2861. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  2862. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  2863. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
  2864. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
  2865. 0,
  2866. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
  2867. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
  2868. };
  2869. if (HAS_L3_DPF(dev_priv))
  2870. gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2871. dev_priv->pm_ier = 0x0;
  2872. dev_priv->pm_imr = ~dev_priv->pm_ier;
  2873. GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
  2874. GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
  2875. /*
  2876. * RPS interrupts will get enabled/disabled on demand when RPS itself
  2877. * is enabled/disabled. Same wil be the case for GuC interrupts.
  2878. */
  2879. GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
  2880. GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
  2881. }
  2882. static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
  2883. {
  2884. uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
  2885. uint32_t de_pipe_enables;
  2886. u32 de_port_masked = GEN8_AUX_CHANNEL_A;
  2887. u32 de_port_enables;
  2888. u32 de_misc_masked = GEN8_DE_MISC_GSE;
  2889. enum pipe pipe;
  2890. if (INTEL_GEN(dev_priv) >= 9) {
  2891. de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  2892. de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
  2893. GEN9_AUX_CHANNEL_D;
  2894. if (IS_GEN9_LP(dev_priv))
  2895. de_port_masked |= BXT_DE_PORT_GMBUS;
  2896. } else {
  2897. de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  2898. }
  2899. de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
  2900. GEN8_PIPE_FIFO_UNDERRUN;
  2901. de_port_enables = de_port_masked;
  2902. if (IS_GEN9_LP(dev_priv))
  2903. de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
  2904. else if (IS_BROADWELL(dev_priv))
  2905. de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
  2906. dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
  2907. dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
  2908. dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
  2909. for_each_pipe(dev_priv, pipe)
  2910. if (intel_display_power_is_enabled(dev_priv,
  2911. POWER_DOMAIN_PIPE(pipe)))
  2912. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  2913. dev_priv->de_irq_mask[pipe],
  2914. de_pipe_enables);
  2915. GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
  2916. GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
  2917. if (IS_GEN9_LP(dev_priv))
  2918. bxt_hpd_detection_setup(dev_priv);
  2919. else if (IS_BROADWELL(dev_priv))
  2920. ilk_hpd_detection_setup(dev_priv);
  2921. }
  2922. static int gen8_irq_postinstall(struct drm_device *dev)
  2923. {
  2924. struct drm_i915_private *dev_priv = to_i915(dev);
  2925. if (HAS_PCH_SPLIT(dev_priv))
  2926. ibx_irq_pre_postinstall(dev);
  2927. gen8_gt_irq_postinstall(dev_priv);
  2928. gen8_de_irq_postinstall(dev_priv);
  2929. if (HAS_PCH_SPLIT(dev_priv))
  2930. ibx_irq_postinstall(dev);
  2931. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2932. POSTING_READ(GEN8_MASTER_IRQ);
  2933. return 0;
  2934. }
  2935. static int cherryview_irq_postinstall(struct drm_device *dev)
  2936. {
  2937. struct drm_i915_private *dev_priv = to_i915(dev);
  2938. gen8_gt_irq_postinstall(dev_priv);
  2939. spin_lock_irq(&dev_priv->irq_lock);
  2940. if (dev_priv->display_irqs_enabled)
  2941. vlv_display_irq_postinstall(dev_priv);
  2942. spin_unlock_irq(&dev_priv->irq_lock);
  2943. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2944. POSTING_READ(GEN8_MASTER_IRQ);
  2945. return 0;
  2946. }
  2947. static void i8xx_irq_reset(struct drm_device *dev)
  2948. {
  2949. struct drm_i915_private *dev_priv = to_i915(dev);
  2950. i9xx_pipestat_irq_reset(dev_priv);
  2951. I915_WRITE16(HWSTAM, 0xffff);
  2952. GEN2_IRQ_RESET();
  2953. }
  2954. static int i8xx_irq_postinstall(struct drm_device *dev)
  2955. {
  2956. struct drm_i915_private *dev_priv = to_i915(dev);
  2957. u16 enable_mask;
  2958. I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
  2959. I915_ERROR_MEMORY_REFRESH));
  2960. /* Unmask the interrupts that we always want on. */
  2961. dev_priv->irq_mask =
  2962. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2963. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
  2964. enable_mask =
  2965. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2966. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2967. I915_USER_INTERRUPT;
  2968. GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
  2969. /* Interrupt setup is already guaranteed to be single-threaded, this is
  2970. * just to make the assert_spin_locked check happy. */
  2971. spin_lock_irq(&dev_priv->irq_lock);
  2972. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  2973. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  2974. spin_unlock_irq(&dev_priv->irq_lock);
  2975. return 0;
  2976. }
  2977. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2978. {
  2979. struct drm_device *dev = arg;
  2980. struct drm_i915_private *dev_priv = to_i915(dev);
  2981. irqreturn_t ret = IRQ_NONE;
  2982. if (!intel_irqs_enabled(dev_priv))
  2983. return IRQ_NONE;
  2984. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2985. disable_rpm_wakeref_asserts(dev_priv);
  2986. do {
  2987. u32 pipe_stats[I915_MAX_PIPES] = {};
  2988. u16 iir;
  2989. iir = I915_READ16(IIR);
  2990. if (iir == 0)
  2991. break;
  2992. ret = IRQ_HANDLED;
  2993. /* Call regardless, as some status bits might not be
  2994. * signalled in iir */
  2995. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  2996. I915_WRITE16(IIR, iir);
  2997. if (iir & I915_USER_INTERRUPT)
  2998. notify_ring(dev_priv->engine[RCS]);
  2999. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3000. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3001. i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
  3002. } while (0);
  3003. enable_rpm_wakeref_asserts(dev_priv);
  3004. return ret;
  3005. }
  3006. static void i915_irq_reset(struct drm_device *dev)
  3007. {
  3008. struct drm_i915_private *dev_priv = to_i915(dev);
  3009. if (I915_HAS_HOTPLUG(dev_priv)) {
  3010. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3011. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3012. }
  3013. i9xx_pipestat_irq_reset(dev_priv);
  3014. I915_WRITE(HWSTAM, 0xffffffff);
  3015. GEN3_IRQ_RESET();
  3016. }
  3017. static int i915_irq_postinstall(struct drm_device *dev)
  3018. {
  3019. struct drm_i915_private *dev_priv = to_i915(dev);
  3020. u32 enable_mask;
  3021. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
  3022. I915_ERROR_MEMORY_REFRESH));
  3023. /* Unmask the interrupts that we always want on. */
  3024. dev_priv->irq_mask =
  3025. ~(I915_ASLE_INTERRUPT |
  3026. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3027. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
  3028. enable_mask =
  3029. I915_ASLE_INTERRUPT |
  3030. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3031. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3032. I915_USER_INTERRUPT;
  3033. if (I915_HAS_HOTPLUG(dev_priv)) {
  3034. /* Enable in IER... */
  3035. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  3036. /* and unmask in IMR */
  3037. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  3038. }
  3039. GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
  3040. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3041. * just to make the assert_spin_locked check happy. */
  3042. spin_lock_irq(&dev_priv->irq_lock);
  3043. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3044. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3045. spin_unlock_irq(&dev_priv->irq_lock);
  3046. i915_enable_asle_pipestat(dev_priv);
  3047. return 0;
  3048. }
  3049. static irqreturn_t i915_irq_handler(int irq, void *arg)
  3050. {
  3051. struct drm_device *dev = arg;
  3052. struct drm_i915_private *dev_priv = to_i915(dev);
  3053. irqreturn_t ret = IRQ_NONE;
  3054. if (!intel_irqs_enabled(dev_priv))
  3055. return IRQ_NONE;
  3056. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3057. disable_rpm_wakeref_asserts(dev_priv);
  3058. do {
  3059. u32 pipe_stats[I915_MAX_PIPES] = {};
  3060. u32 hotplug_status = 0;
  3061. u32 iir;
  3062. iir = I915_READ(IIR);
  3063. if (iir == 0)
  3064. break;
  3065. ret = IRQ_HANDLED;
  3066. if (I915_HAS_HOTPLUG(dev_priv) &&
  3067. iir & I915_DISPLAY_PORT_INTERRUPT)
  3068. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3069. /* Call regardless, as some status bits might not be
  3070. * signalled in iir */
  3071. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  3072. I915_WRITE(IIR, iir);
  3073. if (iir & I915_USER_INTERRUPT)
  3074. notify_ring(dev_priv->engine[RCS]);
  3075. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3076. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3077. if (hotplug_status)
  3078. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3079. i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
  3080. } while (0);
  3081. enable_rpm_wakeref_asserts(dev_priv);
  3082. return ret;
  3083. }
  3084. static void i965_irq_reset(struct drm_device *dev)
  3085. {
  3086. struct drm_i915_private *dev_priv = to_i915(dev);
  3087. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3088. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3089. i9xx_pipestat_irq_reset(dev_priv);
  3090. I915_WRITE(HWSTAM, 0xffffffff);
  3091. GEN3_IRQ_RESET();
  3092. }
  3093. static int i965_irq_postinstall(struct drm_device *dev)
  3094. {
  3095. struct drm_i915_private *dev_priv = to_i915(dev);
  3096. u32 enable_mask;
  3097. u32 error_mask;
  3098. /*
  3099. * Enable some error detection, note the instruction error mask
  3100. * bit is reserved, so we leave it masked.
  3101. */
  3102. if (IS_G4X(dev_priv)) {
  3103. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  3104. GM45_ERROR_MEM_PRIV |
  3105. GM45_ERROR_CP_PRIV |
  3106. I915_ERROR_MEMORY_REFRESH);
  3107. } else {
  3108. error_mask = ~(I915_ERROR_PAGE_TABLE |
  3109. I915_ERROR_MEMORY_REFRESH);
  3110. }
  3111. I915_WRITE(EMR, error_mask);
  3112. /* Unmask the interrupts that we always want on. */
  3113. dev_priv->irq_mask =
  3114. ~(I915_ASLE_INTERRUPT |
  3115. I915_DISPLAY_PORT_INTERRUPT |
  3116. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3117. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3118. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  3119. enable_mask =
  3120. I915_ASLE_INTERRUPT |
  3121. I915_DISPLAY_PORT_INTERRUPT |
  3122. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3123. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3124. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  3125. I915_USER_INTERRUPT;
  3126. if (IS_G4X(dev_priv))
  3127. enable_mask |= I915_BSD_USER_INTERRUPT;
  3128. GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
  3129. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3130. * just to make the assert_spin_locked check happy. */
  3131. spin_lock_irq(&dev_priv->irq_lock);
  3132. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  3133. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3134. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3135. spin_unlock_irq(&dev_priv->irq_lock);
  3136. i915_enable_asle_pipestat(dev_priv);
  3137. return 0;
  3138. }
  3139. static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3140. {
  3141. u32 hotplug_en;
  3142. lockdep_assert_held(&dev_priv->irq_lock);
  3143. /* Note HDMI and DP share hotplug bits */
  3144. /* enable bits are the same for all generations */
  3145. hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
  3146. /* Programming the CRT detection parameters tends
  3147. to generate a spurious hotplug event about three
  3148. seconds later. So just do it once.
  3149. */
  3150. if (IS_G4X(dev_priv))
  3151. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  3152. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  3153. /* Ignore TV since it's buggy */
  3154. i915_hotplug_interrupt_update_locked(dev_priv,
  3155. HOTPLUG_INT_EN_MASK |
  3156. CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
  3157. CRT_HOTPLUG_ACTIVATION_PERIOD_64,
  3158. hotplug_en);
  3159. }
  3160. static irqreturn_t i965_irq_handler(int irq, void *arg)
  3161. {
  3162. struct drm_device *dev = arg;
  3163. struct drm_i915_private *dev_priv = to_i915(dev);
  3164. irqreturn_t ret = IRQ_NONE;
  3165. if (!intel_irqs_enabled(dev_priv))
  3166. return IRQ_NONE;
  3167. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3168. disable_rpm_wakeref_asserts(dev_priv);
  3169. do {
  3170. u32 pipe_stats[I915_MAX_PIPES] = {};
  3171. u32 hotplug_status = 0;
  3172. u32 iir;
  3173. iir = I915_READ(IIR);
  3174. if (iir == 0)
  3175. break;
  3176. ret = IRQ_HANDLED;
  3177. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  3178. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3179. /* Call regardless, as some status bits might not be
  3180. * signalled in iir */
  3181. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  3182. I915_WRITE(IIR, iir);
  3183. if (iir & I915_USER_INTERRUPT)
  3184. notify_ring(dev_priv->engine[RCS]);
  3185. if (iir & I915_BSD_USER_INTERRUPT)
  3186. notify_ring(dev_priv->engine[VCS]);
  3187. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3188. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3189. if (hotplug_status)
  3190. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3191. i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
  3192. } while (0);
  3193. enable_rpm_wakeref_asserts(dev_priv);
  3194. return ret;
  3195. }
  3196. /**
  3197. * intel_irq_init - initializes irq support
  3198. * @dev_priv: i915 device instance
  3199. *
  3200. * This function initializes all the irq support including work items, timers
  3201. * and all the vtables. It does not setup the interrupt itself though.
  3202. */
  3203. void intel_irq_init(struct drm_i915_private *dev_priv)
  3204. {
  3205. struct drm_device *dev = &dev_priv->drm;
  3206. int i;
  3207. intel_hpd_init_work(dev_priv);
  3208. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  3209. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  3210. for (i = 0; i < MAX_L3_SLICES; ++i)
  3211. dev_priv->l3_parity.remap_info[i] = NULL;
  3212. if (HAS_GUC_SCHED(dev_priv))
  3213. dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
  3214. /* Let's track the enabled rps events */
  3215. if (IS_VALLEYVIEW(dev_priv))
  3216. /* WaGsvRC0ResidencyMethod:vlv */
  3217. dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
  3218. else
  3219. dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
  3220. dev_priv->rps.pm_intrmsk_mbz = 0;
  3221. /*
  3222. * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
  3223. * if GEN6_PM_UP_EI_EXPIRED is masked.
  3224. *
  3225. * TODO: verify if this can be reproduced on VLV,CHV.
  3226. */
  3227. if (INTEL_GEN(dev_priv) <= 7)
  3228. dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
  3229. if (INTEL_GEN(dev_priv) >= 8)
  3230. dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
  3231. if (IS_GEN2(dev_priv)) {
  3232. /* Gen2 doesn't have a hardware frame counter */
  3233. dev->max_vblank_count = 0;
  3234. } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  3235. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  3236. dev->driver->get_vblank_counter = g4x_get_vblank_counter;
  3237. } else {
  3238. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  3239. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  3240. }
  3241. /*
  3242. * Opt out of the vblank disable timer on everything except gen2.
  3243. * Gen2 doesn't have a hardware frame counter and so depends on
  3244. * vblank interrupts to produce sane vblank seuquence numbers.
  3245. */
  3246. if (!IS_GEN2(dev_priv))
  3247. dev->vblank_disable_immediate = true;
  3248. /* Most platforms treat the display irq block as an always-on
  3249. * power domain. vlv/chv can disable it at runtime and need
  3250. * special care to avoid writing any of the display block registers
  3251. * outside of the power domain. We defer setting up the display irqs
  3252. * in this case to the runtime pm.
  3253. */
  3254. dev_priv->display_irqs_enabled = true;
  3255. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  3256. dev_priv->display_irqs_enabled = false;
  3257. dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
  3258. dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
  3259. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  3260. if (IS_CHERRYVIEW(dev_priv)) {
  3261. dev->driver->irq_handler = cherryview_irq_handler;
  3262. dev->driver->irq_preinstall = cherryview_irq_reset;
  3263. dev->driver->irq_postinstall = cherryview_irq_postinstall;
  3264. dev->driver->irq_uninstall = cherryview_irq_reset;
  3265. dev->driver->enable_vblank = i965_enable_vblank;
  3266. dev->driver->disable_vblank = i965_disable_vblank;
  3267. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3268. } else if (IS_VALLEYVIEW(dev_priv)) {
  3269. dev->driver->irq_handler = valleyview_irq_handler;
  3270. dev->driver->irq_preinstall = valleyview_irq_reset;
  3271. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  3272. dev->driver->irq_uninstall = valleyview_irq_reset;
  3273. dev->driver->enable_vblank = i965_enable_vblank;
  3274. dev->driver->disable_vblank = i965_disable_vblank;
  3275. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3276. } else if (INTEL_GEN(dev_priv) >= 8) {
  3277. dev->driver->irq_handler = gen8_irq_handler;
  3278. dev->driver->irq_preinstall = gen8_irq_reset;
  3279. dev->driver->irq_postinstall = gen8_irq_postinstall;
  3280. dev->driver->irq_uninstall = gen8_irq_reset;
  3281. dev->driver->enable_vblank = gen8_enable_vblank;
  3282. dev->driver->disable_vblank = gen8_disable_vblank;
  3283. if (IS_GEN9_LP(dev_priv))
  3284. dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
  3285. else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
  3286. HAS_PCH_CNP(dev_priv))
  3287. dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
  3288. else
  3289. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3290. } else if (HAS_PCH_SPLIT(dev_priv)) {
  3291. dev->driver->irq_handler = ironlake_irq_handler;
  3292. dev->driver->irq_preinstall = ironlake_irq_reset;
  3293. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  3294. dev->driver->irq_uninstall = ironlake_irq_reset;
  3295. dev->driver->enable_vblank = ironlake_enable_vblank;
  3296. dev->driver->disable_vblank = ironlake_disable_vblank;
  3297. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3298. } else {
  3299. if (IS_GEN2(dev_priv)) {
  3300. dev->driver->irq_preinstall = i8xx_irq_reset;
  3301. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  3302. dev->driver->irq_handler = i8xx_irq_handler;
  3303. dev->driver->irq_uninstall = i8xx_irq_reset;
  3304. dev->driver->enable_vblank = i8xx_enable_vblank;
  3305. dev->driver->disable_vblank = i8xx_disable_vblank;
  3306. } else if (IS_GEN3(dev_priv)) {
  3307. dev->driver->irq_preinstall = i915_irq_reset;
  3308. dev->driver->irq_postinstall = i915_irq_postinstall;
  3309. dev->driver->irq_uninstall = i915_irq_reset;
  3310. dev->driver->irq_handler = i915_irq_handler;
  3311. dev->driver->enable_vblank = i8xx_enable_vblank;
  3312. dev->driver->disable_vblank = i8xx_disable_vblank;
  3313. } else {
  3314. dev->driver->irq_preinstall = i965_irq_reset;
  3315. dev->driver->irq_postinstall = i965_irq_postinstall;
  3316. dev->driver->irq_uninstall = i965_irq_reset;
  3317. dev->driver->irq_handler = i965_irq_handler;
  3318. dev->driver->enable_vblank = i965_enable_vblank;
  3319. dev->driver->disable_vblank = i965_disable_vblank;
  3320. }
  3321. if (I915_HAS_HOTPLUG(dev_priv))
  3322. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3323. }
  3324. }
  3325. /**
  3326. * intel_irq_fini - deinitializes IRQ support
  3327. * @i915: i915 device instance
  3328. *
  3329. * This function deinitializes all the IRQ support.
  3330. */
  3331. void intel_irq_fini(struct drm_i915_private *i915)
  3332. {
  3333. int i;
  3334. for (i = 0; i < MAX_L3_SLICES; ++i)
  3335. kfree(i915->l3_parity.remap_info[i]);
  3336. }
  3337. /**
  3338. * intel_irq_install - enables the hardware interrupt
  3339. * @dev_priv: i915 device instance
  3340. *
  3341. * This function enables the hardware interrupt handling, but leaves the hotplug
  3342. * handling still disabled. It is called after intel_irq_init().
  3343. *
  3344. * In the driver load and resume code we need working interrupts in a few places
  3345. * but don't want to deal with the hassle of concurrent probe and hotplug
  3346. * workers. Hence the split into this two-stage approach.
  3347. */
  3348. int intel_irq_install(struct drm_i915_private *dev_priv)
  3349. {
  3350. /*
  3351. * We enable some interrupt sources in our postinstall hooks, so mark
  3352. * interrupts as enabled _before_ actually enabling them to avoid
  3353. * special cases in our ordering checks.
  3354. */
  3355. dev_priv->pm.irqs_enabled = true;
  3356. return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
  3357. }
  3358. /**
  3359. * intel_irq_uninstall - finilizes all irq handling
  3360. * @dev_priv: i915 device instance
  3361. *
  3362. * This stops interrupt and hotplug handling and unregisters and frees all
  3363. * resources acquired in the init functions.
  3364. */
  3365. void intel_irq_uninstall(struct drm_i915_private *dev_priv)
  3366. {
  3367. drm_irq_uninstall(&dev_priv->drm);
  3368. intel_hpd_cancel_work(dev_priv);
  3369. dev_priv->pm.irqs_enabled = false;
  3370. }
  3371. /**
  3372. * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
  3373. * @dev_priv: i915 device instance
  3374. *
  3375. * This function is used to disable interrupts at runtime, both in the runtime
  3376. * pm and the system suspend/resume code.
  3377. */
  3378. void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
  3379. {
  3380. dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
  3381. dev_priv->pm.irqs_enabled = false;
  3382. synchronize_irq(dev_priv->drm.irq);
  3383. }
  3384. /**
  3385. * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
  3386. * @dev_priv: i915 device instance
  3387. *
  3388. * This function is used to enable interrupts at runtime, both in the runtime
  3389. * pm and the system suspend/resume code.
  3390. */
  3391. void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
  3392. {
  3393. dev_priv->pm.irqs_enabled = true;
  3394. dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
  3395. dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
  3396. }