Kconfig 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_CLOCKSOURCE_DATA
  5. select ARCH_HAS_DEBUG_VIRTUAL
  6. select ARCH_HAS_DEVMEM_IS_ALLOWED
  7. select ARCH_HAS_ELF_RANDOMIZE
  8. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  9. select ARCH_HAVE_CUSTOM_GPIO_H
  10. select ARCH_HAS_GCOV_PROFILE_ALL
  11. select ARCH_MIGHT_HAVE_PC_PARPORT
  12. select ARCH_SUPPORTS_ATOMIC_RMW
  13. select ARCH_USE_BUILTIN_BSWAP
  14. select ARCH_USE_CMPXCHG_LOCKREF
  15. select ARCH_WANT_IPC_PARSE_VERSION
  16. select BUILDTIME_EXTABLE_SORT if MMU
  17. select CLONE_BACKWARDS
  18. select CPU_PM if (SUSPEND || CPU_IDLE)
  19. select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
  20. select EDAC_SUPPORT
  21. select EDAC_ATOMIC_SCRUB
  22. select GENERIC_ALLOCATOR
  23. select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
  24. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  25. select GENERIC_EARLY_IOREMAP
  26. select GENERIC_IDLE_POLL_SETUP
  27. select GENERIC_IRQ_PROBE
  28. select GENERIC_IRQ_SHOW
  29. select GENERIC_IRQ_SHOW_LEVEL
  30. select GENERIC_PCI_IOMAP
  31. select GENERIC_SCHED_CLOCK
  32. select GENERIC_SMP_IDLE_THREAD
  33. select GENERIC_STRNCPY_FROM_USER
  34. select GENERIC_STRNLEN_USER
  35. select HANDLE_DOMAIN_IRQ
  36. select HARDIRQS_SW_RESEND
  37. select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
  38. select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
  39. select HAVE_ARCH_HARDENED_USERCOPY
  40. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
  41. select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
  42. select HAVE_ARCH_MMAP_RND_BITS if MMU
  43. select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
  44. select HAVE_ARCH_TRACEHOOK
  45. select HAVE_ARM_SMCCC if CPU_V7
  46. select HAVE_CBPF_JIT
  47. select HAVE_CC_STACKPROTECTOR
  48. select HAVE_CONTEXT_TRACKING
  49. select HAVE_C_RECORDMCOUNT
  50. select HAVE_DEBUG_KMEMLEAK
  51. select HAVE_DMA_API_DEBUG
  52. select HAVE_DMA_CONTIGUOUS if MMU
  53. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
  54. select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
  55. select HAVE_EXIT_THREAD
  56. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  57. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  58. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  59. select HAVE_GCC_PLUGINS
  60. select HAVE_GENERIC_DMA_COHERENT
  61. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  62. select HAVE_IDE if PCI || ISA || PCMCIA
  63. select HAVE_IRQ_TIME_ACCOUNTING
  64. select HAVE_KERNEL_GZIP
  65. select HAVE_KERNEL_LZ4
  66. select HAVE_KERNEL_LZMA
  67. select HAVE_KERNEL_LZO
  68. select HAVE_KERNEL_XZ
  69. select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
  70. select HAVE_KRETPROBES if (HAVE_KPROBES)
  71. select HAVE_MEMBLOCK
  72. select HAVE_MOD_ARCH_SPECIFIC
  73. select HAVE_NMI
  74. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  75. select HAVE_OPTPROBES if !THUMB2_KERNEL
  76. select HAVE_PERF_EVENTS
  77. select HAVE_PERF_REGS
  78. select HAVE_PERF_USER_STACK_DUMP
  79. select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
  80. select HAVE_REGS_AND_STACK_ACCESS_API
  81. select HAVE_SYSCALL_TRACEPOINTS
  82. select HAVE_UID16
  83. select HAVE_VIRT_CPU_ACCOUNTING_GEN
  84. select IRQ_FORCED_THREADING
  85. select MODULES_USE_ELF_REL
  86. select NO_BOOTMEM
  87. select OF_EARLY_FLATTREE if OF
  88. select OF_RESERVED_MEM if OF
  89. select OLD_SIGACTION
  90. select OLD_SIGSUSPEND3
  91. select PERF_USE_VMALLOC
  92. select RTC_LIB
  93. select SYS_SUPPORTS_APM_EMULATION
  94. # Above selects are sorted alphabetically; please add new ones
  95. # according to that. Thanks.
  96. help
  97. The ARM series is a line of low-power-consumption RISC chip designs
  98. licensed by ARM Ltd and targeted at embedded applications and
  99. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  100. manufactured, but legacy ARM-based PC hardware remains popular in
  101. Europe. There is an ARM Linux project with a web page at
  102. <http://www.arm.linux.org.uk/>.
  103. config ARM_HAS_SG_CHAIN
  104. select ARCH_HAS_SG_CHAIN
  105. bool
  106. config NEED_SG_DMA_LENGTH
  107. bool
  108. config ARM_DMA_USE_IOMMU
  109. bool
  110. select ARM_HAS_SG_CHAIN
  111. select NEED_SG_DMA_LENGTH
  112. if ARM_DMA_USE_IOMMU
  113. config ARM_DMA_IOMMU_ALIGNMENT
  114. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  115. range 4 9
  116. default 8
  117. help
  118. DMA mapping framework by default aligns all buffers to the smallest
  119. PAGE_SIZE order which is greater than or equal to the requested buffer
  120. size. This works well for buffers up to a few hundreds kilobytes, but
  121. for larger buffers it just a waste of address space. Drivers which has
  122. relatively small addressing window (like 64Mib) might run out of
  123. virtual space with just a few allocations.
  124. With this parameter you can specify the maximum PAGE_SIZE order for
  125. DMA IOMMU buffers. Larger buffers will be aligned only to this
  126. specified order. The order is expressed as a power of two multiplied
  127. by the PAGE_SIZE.
  128. endif
  129. config MIGHT_HAVE_PCI
  130. bool
  131. config SYS_SUPPORTS_APM_EMULATION
  132. bool
  133. config HAVE_TCM
  134. bool
  135. select GENERIC_ALLOCATOR
  136. config HAVE_PROC_CPU
  137. bool
  138. config NO_IOPORT_MAP
  139. bool
  140. config EISA
  141. bool
  142. ---help---
  143. The Extended Industry Standard Architecture (EISA) bus was
  144. developed as an open alternative to the IBM MicroChannel bus.
  145. The EISA bus provided some of the features of the IBM MicroChannel
  146. bus while maintaining backward compatibility with cards made for
  147. the older ISA bus. The EISA bus saw limited use between 1988 and
  148. 1995 when it was made obsolete by the PCI bus.
  149. Say Y here if you are building a kernel for an EISA-based machine.
  150. Otherwise, say N.
  151. config SBUS
  152. bool
  153. config STACKTRACE_SUPPORT
  154. bool
  155. default y
  156. config LOCKDEP_SUPPORT
  157. bool
  158. default y
  159. config TRACE_IRQFLAGS_SUPPORT
  160. bool
  161. default !CPU_V7M
  162. config RWSEM_XCHGADD_ALGORITHM
  163. bool
  164. default y
  165. config ARCH_HAS_ILOG2_U32
  166. bool
  167. config ARCH_HAS_ILOG2_U64
  168. bool
  169. config ARCH_HAS_BANDGAP
  170. bool
  171. config FIX_EARLYCON_MEM
  172. def_bool y if MMU
  173. config GENERIC_HWEIGHT
  174. bool
  175. default y
  176. config GENERIC_CALIBRATE_DELAY
  177. bool
  178. default y
  179. config ARCH_MAY_HAVE_PC_FDC
  180. bool
  181. config ZONE_DMA
  182. bool
  183. config NEED_DMA_MAP_STATE
  184. def_bool y
  185. config ARCH_SUPPORTS_UPROBES
  186. def_bool y
  187. config ARCH_HAS_DMA_SET_COHERENT_MASK
  188. bool
  189. config GENERIC_ISA_DMA
  190. bool
  191. config FIQ
  192. bool
  193. config NEED_RET_TO_USER
  194. bool
  195. config ARCH_MTD_XIP
  196. bool
  197. config VECTORS_BASE
  198. hex
  199. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  200. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  201. default 0x00000000
  202. help
  203. The base address of exception vectors. This must be two pages
  204. in size.
  205. config ARM_PATCH_PHYS_VIRT
  206. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  207. default y
  208. depends on !XIP_KERNEL && MMU
  209. help
  210. Patch phys-to-virt and virt-to-phys translation functions at
  211. boot and module load time according to the position of the
  212. kernel in system memory.
  213. This can only be used with non-XIP MMU kernels where the base
  214. of physical memory is at a 16MB boundary.
  215. Only disable this option if you know that you do not require
  216. this feature (eg, building a kernel for a single machine) and
  217. you need to shrink the kernel to the minimal size.
  218. config NEED_MACH_IO_H
  219. bool
  220. help
  221. Select this when mach/io.h is required to provide special
  222. definitions for this platform. The need for mach/io.h should
  223. be avoided when possible.
  224. config NEED_MACH_MEMORY_H
  225. bool
  226. help
  227. Select this when mach/memory.h is required to provide special
  228. definitions for this platform. The need for mach/memory.h should
  229. be avoided when possible.
  230. config PHYS_OFFSET
  231. hex "Physical address of main memory" if MMU
  232. depends on !ARM_PATCH_PHYS_VIRT
  233. default DRAM_BASE if !MMU
  234. default 0x00000000 if ARCH_EBSA110 || \
  235. ARCH_FOOTBRIDGE || \
  236. ARCH_INTEGRATOR || \
  237. ARCH_IOP13XX || \
  238. ARCH_KS8695 || \
  239. ARCH_REALVIEW
  240. default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
  241. default 0x20000000 if ARCH_S5PV210
  242. default 0xc0000000 if ARCH_SA1100
  243. help
  244. Please provide the physical address corresponding to the
  245. location of main memory in your system.
  246. config GENERIC_BUG
  247. def_bool y
  248. depends on BUG
  249. config PGTABLE_LEVELS
  250. int
  251. default 3 if ARM_LPAE
  252. default 2
  253. source "init/Kconfig"
  254. source "kernel/Kconfig.freezer"
  255. menu "System Type"
  256. config MMU
  257. bool "MMU-based Paged Memory Management Support"
  258. default y
  259. help
  260. Select if you want MMU-based virtualised addressing space
  261. support by paged memory management. If unsure, say 'Y'.
  262. config ARCH_MMAP_RND_BITS_MIN
  263. default 8
  264. config ARCH_MMAP_RND_BITS_MAX
  265. default 14 if PAGE_OFFSET=0x40000000
  266. default 15 if PAGE_OFFSET=0x80000000
  267. default 16
  268. #
  269. # The "ARM system type" choice list is ordered alphabetically by option
  270. # text. Please add new entries in the option alphabetic order.
  271. #
  272. choice
  273. prompt "ARM system type"
  274. default ARM_SINGLE_ARMV7M if !MMU
  275. default ARCH_MULTIPLATFORM if MMU
  276. config ARCH_MULTIPLATFORM
  277. bool "Allow multiple platforms to be selected"
  278. depends on MMU
  279. select ARM_HAS_SG_CHAIN
  280. select ARM_PATCH_PHYS_VIRT
  281. select AUTO_ZRELADDR
  282. select CLKSRC_OF
  283. select COMMON_CLK
  284. select GENERIC_CLOCKEVENTS
  285. select MIGHT_HAVE_PCI
  286. select MULTI_IRQ_HANDLER
  287. select PCI_DOMAINS if PCI
  288. select SPARSE_IRQ
  289. select USE_OF
  290. config ARM_SINGLE_ARMV7M
  291. bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
  292. depends on !MMU
  293. select ARM_NVIC
  294. select AUTO_ZRELADDR
  295. select CLKSRC_OF
  296. select COMMON_CLK
  297. select CPU_V7M
  298. select GENERIC_CLOCKEVENTS
  299. select NO_IOPORT_MAP
  300. select SPARSE_IRQ
  301. select USE_OF
  302. config ARCH_GEMINI
  303. bool "Cortina Systems Gemini"
  304. select CLKSRC_MMIO
  305. select CPU_FA526
  306. select GENERIC_CLOCKEVENTS
  307. select GPIOLIB
  308. help
  309. Support for the Cortina Systems Gemini family SoCs
  310. config ARCH_EBSA110
  311. bool "EBSA-110"
  312. select ARCH_USES_GETTIMEOFFSET
  313. select CPU_SA110
  314. select ISA
  315. select NEED_MACH_IO_H
  316. select NEED_MACH_MEMORY_H
  317. select NO_IOPORT_MAP
  318. help
  319. This is an evaluation board for the StrongARM processor available
  320. from Digital. It has limited hardware on-board, including an
  321. Ethernet interface, two PCMCIA sockets, two serial ports and a
  322. parallel port.
  323. config ARCH_EP93XX
  324. bool "EP93xx-based"
  325. select ARCH_HAS_HOLES_MEMORYMODEL
  326. select ARM_AMBA
  327. select ARM_PATCH_PHYS_VIRT
  328. select ARM_VIC
  329. select AUTO_ZRELADDR
  330. select CLKDEV_LOOKUP
  331. select CLKSRC_MMIO
  332. select CPU_ARM920T
  333. select GENERIC_CLOCKEVENTS
  334. select GPIOLIB
  335. help
  336. This enables support for the Cirrus EP93xx series of CPUs.
  337. config ARCH_FOOTBRIDGE
  338. bool "FootBridge"
  339. select CPU_SA110
  340. select FOOTBRIDGE
  341. select GENERIC_CLOCKEVENTS
  342. select HAVE_IDE
  343. select NEED_MACH_IO_H if !MMU
  344. select NEED_MACH_MEMORY_H
  345. help
  346. Support for systems based on the DC21285 companion chip
  347. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  348. config ARCH_NETX
  349. bool "Hilscher NetX based"
  350. select ARM_VIC
  351. select CLKSRC_MMIO
  352. select CPU_ARM926T
  353. select GENERIC_CLOCKEVENTS
  354. help
  355. This enables support for systems based on the Hilscher NetX Soc
  356. config ARCH_IOP13XX
  357. bool "IOP13xx-based"
  358. depends on MMU
  359. select CPU_XSC3
  360. select NEED_MACH_MEMORY_H
  361. select NEED_RET_TO_USER
  362. select PCI
  363. select PLAT_IOP
  364. select VMSPLIT_1G
  365. select SPARSE_IRQ
  366. help
  367. Support for Intel's IOP13XX (XScale) family of processors.
  368. config ARCH_IOP32X
  369. bool "IOP32x-based"
  370. depends on MMU
  371. select CPU_XSCALE
  372. select GPIO_IOP
  373. select GPIOLIB
  374. select NEED_RET_TO_USER
  375. select PCI
  376. select PLAT_IOP
  377. help
  378. Support for Intel's 80219 and IOP32X (XScale) family of
  379. processors.
  380. config ARCH_IOP33X
  381. bool "IOP33x-based"
  382. depends on MMU
  383. select CPU_XSCALE
  384. select GPIO_IOP
  385. select GPIOLIB
  386. select NEED_RET_TO_USER
  387. select PCI
  388. select PLAT_IOP
  389. help
  390. Support for Intel's IOP33X (XScale) family of processors.
  391. config ARCH_IXP4XX
  392. bool "IXP4xx-based"
  393. depends on MMU
  394. select ARCH_HAS_DMA_SET_COHERENT_MASK
  395. select ARCH_SUPPORTS_BIG_ENDIAN
  396. select CLKSRC_MMIO
  397. select CPU_XSCALE
  398. select DMABOUNCE if PCI
  399. select GENERIC_CLOCKEVENTS
  400. select GPIOLIB
  401. select MIGHT_HAVE_PCI
  402. select NEED_MACH_IO_H
  403. select USB_EHCI_BIG_ENDIAN_DESC
  404. select USB_EHCI_BIG_ENDIAN_MMIO
  405. help
  406. Support for Intel's IXP4XX (XScale) family of processors.
  407. config ARCH_DOVE
  408. bool "Marvell Dove"
  409. select CPU_PJ4
  410. select GENERIC_CLOCKEVENTS
  411. select GPIOLIB
  412. select MIGHT_HAVE_PCI
  413. select MULTI_IRQ_HANDLER
  414. select MVEBU_MBUS
  415. select PINCTRL
  416. select PINCTRL_DOVE
  417. select PLAT_ORION_LEGACY
  418. select SPARSE_IRQ
  419. select PM_GENERIC_DOMAINS if PM
  420. help
  421. Support for the Marvell Dove SoC 88AP510
  422. config ARCH_KS8695
  423. bool "Micrel/Kendin KS8695"
  424. select CLKSRC_MMIO
  425. select CPU_ARM922T
  426. select GENERIC_CLOCKEVENTS
  427. select GPIOLIB
  428. select NEED_MACH_MEMORY_H
  429. help
  430. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  431. System-on-Chip devices.
  432. config ARCH_W90X900
  433. bool "Nuvoton W90X900 CPU"
  434. select CLKDEV_LOOKUP
  435. select CLKSRC_MMIO
  436. select CPU_ARM926T
  437. select GENERIC_CLOCKEVENTS
  438. select GPIOLIB
  439. help
  440. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  441. At present, the w90x900 has been renamed nuc900, regarding
  442. the ARM series product line, you can login the following
  443. link address to know more.
  444. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  445. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  446. config ARCH_LPC32XX
  447. bool "NXP LPC32XX"
  448. select ARM_AMBA
  449. select CLKDEV_LOOKUP
  450. select CLKSRC_LPC32XX
  451. select COMMON_CLK
  452. select CPU_ARM926T
  453. select GENERIC_CLOCKEVENTS
  454. select GPIOLIB
  455. select MULTI_IRQ_HANDLER
  456. select SPARSE_IRQ
  457. select USE_OF
  458. help
  459. Support for the NXP LPC32XX family of processors
  460. config ARCH_PXA
  461. bool "PXA2xx/PXA3xx-based"
  462. depends on MMU
  463. select ARCH_MTD_XIP
  464. select ARM_CPU_SUSPEND if PM
  465. select AUTO_ZRELADDR
  466. select COMMON_CLK
  467. select CLKDEV_LOOKUP
  468. select CLKSRC_PXA
  469. select CLKSRC_MMIO
  470. select CLKSRC_OF
  471. select CPU_XSCALE if !CPU_XSC3
  472. select GENERIC_CLOCKEVENTS
  473. select GPIO_PXA
  474. select GPIOLIB
  475. select HAVE_IDE
  476. select IRQ_DOMAIN
  477. select MULTI_IRQ_HANDLER
  478. select PLAT_PXA
  479. select SPARSE_IRQ
  480. help
  481. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  482. config ARCH_RPC
  483. bool "RiscPC"
  484. depends on MMU
  485. select ARCH_ACORN
  486. select ARCH_MAY_HAVE_PC_FDC
  487. select ARCH_SPARSEMEM_ENABLE
  488. select ARCH_USES_GETTIMEOFFSET
  489. select CPU_SA110
  490. select FIQ
  491. select HAVE_IDE
  492. select HAVE_PATA_PLATFORM
  493. select ISA_DMA_API
  494. select NEED_MACH_IO_H
  495. select NEED_MACH_MEMORY_H
  496. select NO_IOPORT_MAP
  497. help
  498. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  499. CD-ROM interface, serial and parallel port, and the floppy drive.
  500. config ARCH_SA1100
  501. bool "SA1100-based"
  502. select ARCH_MTD_XIP
  503. select ARCH_SPARSEMEM_ENABLE
  504. select CLKDEV_LOOKUP
  505. select CLKSRC_MMIO
  506. select CLKSRC_PXA
  507. select CLKSRC_OF if OF
  508. select CPU_FREQ
  509. select CPU_SA1100
  510. select GENERIC_CLOCKEVENTS
  511. select GPIOLIB
  512. select HAVE_IDE
  513. select IRQ_DOMAIN
  514. select ISA
  515. select MULTI_IRQ_HANDLER
  516. select NEED_MACH_MEMORY_H
  517. select SPARSE_IRQ
  518. help
  519. Support for StrongARM 11x0 based boards.
  520. config ARCH_S3C24XX
  521. bool "Samsung S3C24XX SoCs"
  522. select ATAGS
  523. select CLKDEV_LOOKUP
  524. select CLKSRC_SAMSUNG_PWM
  525. select GENERIC_CLOCKEVENTS
  526. select GPIO_SAMSUNG
  527. select GPIOLIB
  528. select HAVE_S3C2410_I2C if I2C
  529. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  530. select HAVE_S3C_RTC if RTC_CLASS
  531. select MULTI_IRQ_HANDLER
  532. select NEED_MACH_IO_H
  533. select SAMSUNG_ATAGS
  534. help
  535. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  536. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  537. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  538. Samsung SMDK2410 development board (and derivatives).
  539. config ARCH_DAVINCI
  540. bool "TI DaVinci"
  541. select ARCH_HAS_HOLES_MEMORYMODEL
  542. select CLKDEV_LOOKUP
  543. select CPU_ARM926T
  544. select GENERIC_ALLOCATOR
  545. select GENERIC_CLOCKEVENTS
  546. select GENERIC_IRQ_CHIP
  547. select GPIOLIB
  548. select HAVE_IDE
  549. select USE_OF
  550. select ZONE_DMA
  551. help
  552. Support for TI's DaVinci platform.
  553. config ARCH_OMAP1
  554. bool "TI OMAP1"
  555. depends on MMU
  556. select ARCH_HAS_HOLES_MEMORYMODEL
  557. select ARCH_OMAP
  558. select CLKDEV_LOOKUP
  559. select CLKSRC_MMIO
  560. select GENERIC_CLOCKEVENTS
  561. select GENERIC_IRQ_CHIP
  562. select GPIOLIB
  563. select HAVE_IDE
  564. select IRQ_DOMAIN
  565. select MULTI_IRQ_HANDLER
  566. select NEED_MACH_IO_H if PCCARD
  567. select NEED_MACH_MEMORY_H
  568. select SPARSE_IRQ
  569. help
  570. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  571. endchoice
  572. menu "Multiple platform selection"
  573. depends on ARCH_MULTIPLATFORM
  574. comment "CPU Core family selection"
  575. config ARCH_MULTI_V4
  576. bool "ARMv4 based platforms (FA526)"
  577. depends on !ARCH_MULTI_V6_V7
  578. select ARCH_MULTI_V4_V5
  579. select CPU_FA526
  580. config ARCH_MULTI_V4T
  581. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  582. depends on !ARCH_MULTI_V6_V7
  583. select ARCH_MULTI_V4_V5
  584. select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
  585. CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
  586. CPU_ARM925T || CPU_ARM940T)
  587. config ARCH_MULTI_V5
  588. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  589. depends on !ARCH_MULTI_V6_V7
  590. select ARCH_MULTI_V4_V5
  591. select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
  592. CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
  593. CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
  594. config ARCH_MULTI_V4_V5
  595. bool
  596. config ARCH_MULTI_V6
  597. bool "ARMv6 based platforms (ARM11)"
  598. select ARCH_MULTI_V6_V7
  599. select CPU_V6K
  600. config ARCH_MULTI_V7
  601. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  602. default y
  603. select ARCH_MULTI_V6_V7
  604. select CPU_V7
  605. select HAVE_SMP
  606. config ARCH_MULTI_V6_V7
  607. bool
  608. select MIGHT_HAVE_CACHE_L2X0
  609. config ARCH_MULTI_CPU_AUTO
  610. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  611. select ARCH_MULTI_V5
  612. endmenu
  613. config ARCH_VIRT
  614. bool "Dummy Virtual Machine"
  615. depends on ARCH_MULTI_V7
  616. select ARM_AMBA
  617. select ARM_GIC
  618. select ARM_GIC_V2M if PCI
  619. select ARM_GIC_V3
  620. select ARM_GIC_V3_ITS if PCI
  621. select ARM_PSCI
  622. select HAVE_ARM_ARCH_TIMER
  623. #
  624. # This is sorted alphabetically by mach-* pathname. However, plat-*
  625. # Kconfigs may be included either alphabetically (according to the
  626. # plat- suffix) or along side the corresponding mach-* source.
  627. #
  628. source "arch/arm/mach-mvebu/Kconfig"
  629. source "arch/arm/mach-alpine/Kconfig"
  630. source "arch/arm/mach-artpec/Kconfig"
  631. source "arch/arm/mach-asm9260/Kconfig"
  632. source "arch/arm/mach-at91/Kconfig"
  633. source "arch/arm/mach-axxia/Kconfig"
  634. source "arch/arm/mach-bcm/Kconfig"
  635. source "arch/arm/mach-berlin/Kconfig"
  636. source "arch/arm/mach-clps711x/Kconfig"
  637. source "arch/arm/mach-cns3xxx/Kconfig"
  638. source "arch/arm/mach-davinci/Kconfig"
  639. source "arch/arm/mach-digicolor/Kconfig"
  640. source "arch/arm/mach-dove/Kconfig"
  641. source "arch/arm/mach-ep93xx/Kconfig"
  642. source "arch/arm/mach-footbridge/Kconfig"
  643. source "arch/arm/mach-gemini/Kconfig"
  644. source "arch/arm/mach-highbank/Kconfig"
  645. source "arch/arm/mach-hisi/Kconfig"
  646. source "arch/arm/mach-integrator/Kconfig"
  647. source "arch/arm/mach-iop32x/Kconfig"
  648. source "arch/arm/mach-iop33x/Kconfig"
  649. source "arch/arm/mach-iop13xx/Kconfig"
  650. source "arch/arm/mach-ixp4xx/Kconfig"
  651. source "arch/arm/mach-keystone/Kconfig"
  652. source "arch/arm/mach-ks8695/Kconfig"
  653. source "arch/arm/mach-meson/Kconfig"
  654. source "arch/arm/mach-moxart/Kconfig"
  655. source "arch/arm/mach-aspeed/Kconfig"
  656. source "arch/arm/mach-mv78xx0/Kconfig"
  657. source "arch/arm/mach-imx/Kconfig"
  658. source "arch/arm/mach-mediatek/Kconfig"
  659. source "arch/arm/mach-mxs/Kconfig"
  660. source "arch/arm/mach-netx/Kconfig"
  661. source "arch/arm/mach-nomadik/Kconfig"
  662. source "arch/arm/mach-nspire/Kconfig"
  663. source "arch/arm/plat-omap/Kconfig"
  664. source "arch/arm/mach-omap1/Kconfig"
  665. source "arch/arm/mach-omap2/Kconfig"
  666. source "arch/arm/mach-orion5x/Kconfig"
  667. source "arch/arm/mach-picoxcell/Kconfig"
  668. source "arch/arm/mach-pxa/Kconfig"
  669. source "arch/arm/plat-pxa/Kconfig"
  670. source "arch/arm/mach-mmp/Kconfig"
  671. source "arch/arm/mach-oxnas/Kconfig"
  672. source "arch/arm/mach-qcom/Kconfig"
  673. source "arch/arm/mach-realview/Kconfig"
  674. source "arch/arm/mach-rockchip/Kconfig"
  675. source "arch/arm/mach-sa1100/Kconfig"
  676. source "arch/arm/mach-socfpga/Kconfig"
  677. source "arch/arm/mach-spear/Kconfig"
  678. source "arch/arm/mach-sti/Kconfig"
  679. source "arch/arm/mach-s3c24xx/Kconfig"
  680. source "arch/arm/mach-s3c64xx/Kconfig"
  681. source "arch/arm/mach-s5pv210/Kconfig"
  682. source "arch/arm/mach-exynos/Kconfig"
  683. source "arch/arm/plat-samsung/Kconfig"
  684. source "arch/arm/mach-shmobile/Kconfig"
  685. source "arch/arm/mach-sunxi/Kconfig"
  686. source "arch/arm/mach-prima2/Kconfig"
  687. source "arch/arm/mach-tango/Kconfig"
  688. source "arch/arm/mach-tegra/Kconfig"
  689. source "arch/arm/mach-u300/Kconfig"
  690. source "arch/arm/mach-uniphier/Kconfig"
  691. source "arch/arm/mach-ux500/Kconfig"
  692. source "arch/arm/mach-versatile/Kconfig"
  693. source "arch/arm/mach-vexpress/Kconfig"
  694. source "arch/arm/plat-versatile/Kconfig"
  695. source "arch/arm/mach-vt8500/Kconfig"
  696. source "arch/arm/mach-w90x900/Kconfig"
  697. source "arch/arm/mach-zx/Kconfig"
  698. source "arch/arm/mach-zynq/Kconfig"
  699. # ARMv7-M architecture
  700. config ARCH_EFM32
  701. bool "Energy Micro efm32"
  702. depends on ARM_SINGLE_ARMV7M
  703. select GPIOLIB
  704. help
  705. Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
  706. processors.
  707. config ARCH_LPC18XX
  708. bool "NXP LPC18xx/LPC43xx"
  709. depends on ARM_SINGLE_ARMV7M
  710. select ARCH_HAS_RESET_CONTROLLER
  711. select ARM_AMBA
  712. select CLKSRC_LPC32XX
  713. select PINCTRL
  714. help
  715. Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
  716. high performance microcontrollers.
  717. config ARCH_STM32
  718. bool "STMicrolectronics STM32"
  719. depends on ARM_SINGLE_ARMV7M
  720. select ARCH_HAS_RESET_CONTROLLER
  721. select ARMV7M_SYSTICK
  722. select CLKSRC_STM32
  723. select PINCTRL
  724. select RESET_CONTROLLER
  725. select STM32_EXTI
  726. help
  727. Support for STMicroelectronics STM32 processors.
  728. config MACH_STM32F429
  729. bool "STMicrolectronics STM32F429"
  730. depends on ARCH_STM32
  731. default y
  732. config MACH_STM32F746
  733. bool "STMicrolectronics STM32F746"
  734. depends on ARCH_STM32
  735. default y
  736. config ARCH_MPS2
  737. bool "ARM MPS2 platform"
  738. depends on ARM_SINGLE_ARMV7M
  739. select ARM_AMBA
  740. select CLKSRC_MPS2
  741. help
  742. Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
  743. with a range of available cores like Cortex-M3/M4/M7.
  744. Please, note that depends which Application Note is used memory map
  745. for the platform may vary, so adjustment of RAM base might be needed.
  746. # Definitions to make life easier
  747. config ARCH_ACORN
  748. bool
  749. config PLAT_IOP
  750. bool
  751. select GENERIC_CLOCKEVENTS
  752. config PLAT_ORION
  753. bool
  754. select CLKSRC_MMIO
  755. select COMMON_CLK
  756. select GENERIC_IRQ_CHIP
  757. select IRQ_DOMAIN
  758. config PLAT_ORION_LEGACY
  759. bool
  760. select PLAT_ORION
  761. config PLAT_PXA
  762. bool
  763. config PLAT_VERSATILE
  764. bool
  765. source "arch/arm/firmware/Kconfig"
  766. source arch/arm/mm/Kconfig
  767. config IWMMXT
  768. bool "Enable iWMMXt support"
  769. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
  770. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
  771. help
  772. Enable support for iWMMXt context switching at run time if
  773. running on a CPU that supports it.
  774. config MULTI_IRQ_HANDLER
  775. bool
  776. help
  777. Allow each machine to specify it's own IRQ handler at run time.
  778. if !MMU
  779. source "arch/arm/Kconfig-nommu"
  780. endif
  781. config PJ4B_ERRATA_4742
  782. bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
  783. depends on CPU_PJ4B && MACH_ARMADA_370
  784. default y
  785. help
  786. When coming out of either a Wait for Interrupt (WFI) or a Wait for
  787. Event (WFE) IDLE states, a specific timing sensitivity exists between
  788. the retiring WFI/WFE instructions and the newly issued subsequent
  789. instructions. This sensitivity can result in a CPU hang scenario.
  790. Workaround:
  791. The software must insert either a Data Synchronization Barrier (DSB)
  792. or Data Memory Barrier (DMB) command immediately after the WFI/WFE
  793. instruction
  794. config ARM_ERRATA_326103
  795. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  796. depends on CPU_V6
  797. help
  798. Executing a SWP instruction to read-only memory does not set bit 11
  799. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  800. treat the access as a read, preventing a COW from occurring and
  801. causing the faulting task to livelock.
  802. config ARM_ERRATA_411920
  803. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  804. depends on CPU_V6 || CPU_V6K
  805. help
  806. Invalidation of the Instruction Cache operation can
  807. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  808. It does not affect the MPCore. This option enables the ARM Ltd.
  809. recommended workaround.
  810. config ARM_ERRATA_430973
  811. bool "ARM errata: Stale prediction on replaced interworking branch"
  812. depends on CPU_V7
  813. help
  814. This option enables the workaround for the 430973 Cortex-A8
  815. r1p* erratum. If a code sequence containing an ARM/Thumb
  816. interworking branch is replaced with another code sequence at the
  817. same virtual address, whether due to self-modifying code or virtual
  818. to physical address re-mapping, Cortex-A8 does not recover from the
  819. stale interworking branch prediction. This results in Cortex-A8
  820. executing the new code sequence in the incorrect ARM or Thumb state.
  821. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  822. and also flushes the branch target cache at every context switch.
  823. Note that setting specific bits in the ACTLR register may not be
  824. available in non-secure mode.
  825. config ARM_ERRATA_458693
  826. bool "ARM errata: Processor deadlock when a false hazard is created"
  827. depends on CPU_V7
  828. depends on !ARCH_MULTIPLATFORM
  829. help
  830. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  831. erratum. For very specific sequences of memory operations, it is
  832. possible for a hazard condition intended for a cache line to instead
  833. be incorrectly associated with a different cache line. This false
  834. hazard might then cause a processor deadlock. The workaround enables
  835. the L1 caching of the NEON accesses and disables the PLD instruction
  836. in the ACTLR register. Note that setting specific bits in the ACTLR
  837. register may not be available in non-secure mode.
  838. config ARM_ERRATA_460075
  839. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  840. depends on CPU_V7
  841. depends on !ARCH_MULTIPLATFORM
  842. help
  843. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  844. erratum. Any asynchronous access to the L2 cache may encounter a
  845. situation in which recent store transactions to the L2 cache are lost
  846. and overwritten with stale memory contents from external memory. The
  847. workaround disables the write-allocate mode for the L2 cache via the
  848. ACTLR register. Note that setting specific bits in the ACTLR register
  849. may not be available in non-secure mode.
  850. config ARM_ERRATA_742230
  851. bool "ARM errata: DMB operation may be faulty"
  852. depends on CPU_V7 && SMP
  853. depends on !ARCH_MULTIPLATFORM
  854. help
  855. This option enables the workaround for the 742230 Cortex-A9
  856. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  857. between two write operations may not ensure the correct visibility
  858. ordering of the two writes. This workaround sets a specific bit in
  859. the diagnostic register of the Cortex-A9 which causes the DMB
  860. instruction to behave as a DSB, ensuring the correct behaviour of
  861. the two writes.
  862. config ARM_ERRATA_742231
  863. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  864. depends on CPU_V7 && SMP
  865. depends on !ARCH_MULTIPLATFORM
  866. help
  867. This option enables the workaround for the 742231 Cortex-A9
  868. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  869. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  870. accessing some data located in the same cache line, may get corrupted
  871. data due to bad handling of the address hazard when the line gets
  872. replaced from one of the CPUs at the same time as another CPU is
  873. accessing it. This workaround sets specific bits in the diagnostic
  874. register of the Cortex-A9 which reduces the linefill issuing
  875. capabilities of the processor.
  876. config ARM_ERRATA_643719
  877. bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
  878. depends on CPU_V7 && SMP
  879. default y
  880. help
  881. This option enables the workaround for the 643719 Cortex-A9 (prior to
  882. r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
  883. register returns zero when it should return one. The workaround
  884. corrects this value, ensuring cache maintenance operations which use
  885. it behave as intended and avoiding data corruption.
  886. config ARM_ERRATA_720789
  887. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  888. depends on CPU_V7
  889. help
  890. This option enables the workaround for the 720789 Cortex-A9 (prior to
  891. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  892. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  893. As a consequence of this erratum, some TLB entries which should be
  894. invalidated are not, resulting in an incoherency in the system page
  895. tables. The workaround changes the TLB flushing routines to invalidate
  896. entries regardless of the ASID.
  897. config ARM_ERRATA_743622
  898. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  899. depends on CPU_V7
  900. depends on !ARCH_MULTIPLATFORM
  901. help
  902. This option enables the workaround for the 743622 Cortex-A9
  903. (r2p*) erratum. Under very rare conditions, a faulty
  904. optimisation in the Cortex-A9 Store Buffer may lead to data
  905. corruption. This workaround sets a specific bit in the diagnostic
  906. register of the Cortex-A9 which disables the Store Buffer
  907. optimisation, preventing the defect from occurring. This has no
  908. visible impact on the overall performance or power consumption of the
  909. processor.
  910. config ARM_ERRATA_751472
  911. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  912. depends on CPU_V7
  913. depends on !ARCH_MULTIPLATFORM
  914. help
  915. This option enables the workaround for the 751472 Cortex-A9 (prior
  916. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  917. completion of a following broadcasted operation if the second
  918. operation is received by a CPU before the ICIALLUIS has completed,
  919. potentially leading to corrupted entries in the cache or TLB.
  920. config ARM_ERRATA_754322
  921. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  922. depends on CPU_V7
  923. help
  924. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  925. r3p*) erratum. A speculative memory access may cause a page table walk
  926. which starts prior to an ASID switch but completes afterwards. This
  927. can populate the micro-TLB with a stale entry which may be hit with
  928. the new ASID. This workaround places two dsb instructions in the mm
  929. switching code so that no page table walks can cross the ASID switch.
  930. config ARM_ERRATA_754327
  931. bool "ARM errata: no automatic Store Buffer drain"
  932. depends on CPU_V7 && SMP
  933. help
  934. This option enables the workaround for the 754327 Cortex-A9 (prior to
  935. r2p0) erratum. The Store Buffer does not have any automatic draining
  936. mechanism and therefore a livelock may occur if an external agent
  937. continuously polls a memory location waiting to observe an update.
  938. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  939. written polling loops from denying visibility of updates to memory.
  940. config ARM_ERRATA_364296
  941. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  942. depends on CPU_V6
  943. help
  944. This options enables the workaround for the 364296 ARM1136
  945. r0p2 erratum (possible cache data corruption with
  946. hit-under-miss enabled). It sets the undocumented bit 31 in
  947. the auxiliary control register and the FI bit in the control
  948. register, thus disabling hit-under-miss without putting the
  949. processor into full low interrupt latency mode. ARM11MPCore
  950. is not affected.
  951. config ARM_ERRATA_764369
  952. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  953. depends on CPU_V7 && SMP
  954. help
  955. This option enables the workaround for erratum 764369
  956. affecting Cortex-A9 MPCore with two or more processors (all
  957. current revisions). Under certain timing circumstances, a data
  958. cache line maintenance operation by MVA targeting an Inner
  959. Shareable memory region may fail to proceed up to either the
  960. Point of Coherency or to the Point of Unification of the
  961. system. This workaround adds a DSB instruction before the
  962. relevant cache maintenance functions and sets a specific bit
  963. in the diagnostic control register of the SCU.
  964. config ARM_ERRATA_775420
  965. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  966. depends on CPU_V7
  967. help
  968. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  969. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  970. operation aborts with MMU exception, it might cause the processor
  971. to deadlock. This workaround puts DSB before executing ISB if
  972. an abort may occur on cache maintenance.
  973. config ARM_ERRATA_798181
  974. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  975. depends on CPU_V7 && SMP
  976. help
  977. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  978. adequately shooting down all use of the old entries. This
  979. option enables the Linux kernel workaround for this erratum
  980. which sends an IPI to the CPUs that are running the same ASID
  981. as the one being invalidated.
  982. config ARM_ERRATA_773022
  983. bool "ARM errata: incorrect instructions may be executed from loop buffer"
  984. depends on CPU_V7
  985. help
  986. This option enables the workaround for the 773022 Cortex-A15
  987. (up to r0p4) erratum. In certain rare sequences of code, the
  988. loop buffer may deliver incorrect instructions. This
  989. workaround disables the loop buffer to avoid the erratum.
  990. config ARM_ERRATA_818325_852422
  991. bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
  992. depends on CPU_V7
  993. help
  994. This option enables the workaround for:
  995. - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
  996. instruction might deadlock. Fixed in r0p1.
  997. - Cortex-A12 852422: Execution of a sequence of instructions might
  998. lead to either a data corruption or a CPU deadlock. Not fixed in
  999. any Cortex-A12 cores yet.
  1000. This workaround for all both errata involves setting bit[12] of the
  1001. Feature Register. This bit disables an optimisation applied to a
  1002. sequence of 2 instructions that use opposing condition codes.
  1003. config ARM_ERRATA_821420
  1004. bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
  1005. depends on CPU_V7
  1006. help
  1007. This option enables the workaround for the 821420 Cortex-A12
  1008. (all revs) erratum. In very rare timing conditions, a sequence
  1009. of VMOV to Core registers instructions, for which the second
  1010. one is in the shadow of a branch or abort, can lead to a
  1011. deadlock when the VMOV instructions are issued out-of-order.
  1012. config ARM_ERRATA_825619
  1013. bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
  1014. depends on CPU_V7
  1015. help
  1016. This option enables the workaround for the 825619 Cortex-A12
  1017. (all revs) erratum. Within rare timing constraints, executing a
  1018. DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
  1019. and Device/Strongly-Ordered loads and stores might cause deadlock
  1020. config ARM_ERRATA_852421
  1021. bool "ARM errata: A17: DMB ST might fail to create order between stores"
  1022. depends on CPU_V7
  1023. help
  1024. This option enables the workaround for the 852421 Cortex-A17
  1025. (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
  1026. execution of a DMB ST instruction might fail to properly order
  1027. stores from GroupA and stores from GroupB.
  1028. config ARM_ERRATA_852423
  1029. bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
  1030. depends on CPU_V7
  1031. help
  1032. This option enables the workaround for:
  1033. - Cortex-A17 852423: Execution of a sequence of instructions might
  1034. lead to either a data corruption or a CPU deadlock. Not fixed in
  1035. any Cortex-A17 cores yet.
  1036. This is identical to Cortex-A12 erratum 852422. It is a separate
  1037. config option from the A12 erratum due to the way errata are checked
  1038. for and handled.
  1039. endmenu
  1040. source "arch/arm/common/Kconfig"
  1041. menu "Bus support"
  1042. config ISA
  1043. bool
  1044. help
  1045. Find out whether you have ISA slots on your motherboard. ISA is the
  1046. name of a bus system, i.e. the way the CPU talks to the other stuff
  1047. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1048. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1049. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1050. # Select ISA DMA controller support
  1051. config ISA_DMA
  1052. bool
  1053. select ISA_DMA_API
  1054. # Select ISA DMA interface
  1055. config ISA_DMA_API
  1056. bool
  1057. config PCI
  1058. bool "PCI support" if MIGHT_HAVE_PCI
  1059. help
  1060. Find out whether you have a PCI motherboard. PCI is the name of a
  1061. bus system, i.e. the way the CPU talks to the other stuff inside
  1062. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1063. VESA. If you have PCI, say Y, otherwise N.
  1064. config PCI_DOMAINS
  1065. bool
  1066. depends on PCI
  1067. config PCI_DOMAINS_GENERIC
  1068. def_bool PCI_DOMAINS
  1069. config PCI_NANOENGINE
  1070. bool "BSE nanoEngine PCI support"
  1071. depends on SA1100_NANOENGINE
  1072. help
  1073. Enable PCI on the BSE nanoEngine board.
  1074. config PCI_SYSCALL
  1075. def_bool PCI
  1076. config PCI_HOST_ITE8152
  1077. bool
  1078. depends on PCI && MACH_ARMCORE
  1079. default y
  1080. select DMABOUNCE
  1081. source "drivers/pci/Kconfig"
  1082. source "drivers/pcmcia/Kconfig"
  1083. endmenu
  1084. menu "Kernel Features"
  1085. config HAVE_SMP
  1086. bool
  1087. help
  1088. This option should be selected by machines which have an SMP-
  1089. capable CPU.
  1090. The only effect of this option is to make the SMP-related
  1091. options available to the user for configuration.
  1092. config SMP
  1093. bool "Symmetric Multi-Processing"
  1094. depends on CPU_V6K || CPU_V7
  1095. depends on GENERIC_CLOCKEVENTS
  1096. depends on HAVE_SMP
  1097. depends on MMU || ARM_MPU
  1098. select IRQ_WORK
  1099. help
  1100. This enables support for systems with more than one CPU. If you have
  1101. a system with only one CPU, say N. If you have a system with more
  1102. than one CPU, say Y.
  1103. If you say N here, the kernel will run on uni- and multiprocessor
  1104. machines, but will use only one CPU of a multiprocessor machine. If
  1105. you say Y here, the kernel will run on many, but not all,
  1106. uniprocessor machines. On a uniprocessor machine, the kernel
  1107. will run faster if you say N here.
  1108. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1109. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1110. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1111. If you don't know what to do here, say N.
  1112. config SMP_ON_UP
  1113. bool "Allow booting SMP kernel on uniprocessor systems"
  1114. depends on SMP && !XIP_KERNEL && MMU
  1115. default y
  1116. help
  1117. SMP kernels contain instructions which fail on non-SMP processors.
  1118. Enabling this option allows the kernel to modify itself to make
  1119. these instructions safe. Disabling it allows about 1K of space
  1120. savings.
  1121. If you don't know what to do here, say Y.
  1122. config ARM_CPU_TOPOLOGY
  1123. bool "Support cpu topology definition"
  1124. depends on SMP && CPU_V7
  1125. default y
  1126. help
  1127. Support ARM cpu topology definition. The MPIDR register defines
  1128. affinity between processors which is then used to describe the cpu
  1129. topology of an ARM System.
  1130. config SCHED_MC
  1131. bool "Multi-core scheduler support"
  1132. depends on ARM_CPU_TOPOLOGY
  1133. help
  1134. Multi-core scheduler support improves the CPU scheduler's decision
  1135. making when dealing with multi-core CPU chips at a cost of slightly
  1136. increased overhead in some places. If unsure say N here.
  1137. config SCHED_SMT
  1138. bool "SMT scheduler support"
  1139. depends on ARM_CPU_TOPOLOGY
  1140. help
  1141. Improves the CPU scheduler's decision making when dealing with
  1142. MultiThreading at a cost of slightly increased overhead in some
  1143. places. If unsure say N here.
  1144. config HAVE_ARM_SCU
  1145. bool
  1146. help
  1147. This option enables support for the ARM system coherency unit
  1148. config HAVE_ARM_ARCH_TIMER
  1149. bool "Architected timer support"
  1150. depends on CPU_V7
  1151. select ARM_ARCH_TIMER
  1152. select GENERIC_CLOCKEVENTS
  1153. help
  1154. This option enables support for the ARM architected timer
  1155. config HAVE_ARM_TWD
  1156. bool
  1157. select CLKSRC_OF if OF
  1158. help
  1159. This options enables support for the ARM timer and watchdog unit
  1160. config MCPM
  1161. bool "Multi-Cluster Power Management"
  1162. depends on CPU_V7 && SMP
  1163. help
  1164. This option provides the common power management infrastructure
  1165. for (multi-)cluster based systems, such as big.LITTLE based
  1166. systems.
  1167. config MCPM_QUAD_CLUSTER
  1168. bool
  1169. depends on MCPM
  1170. help
  1171. To avoid wasting resources unnecessarily, MCPM only supports up
  1172. to 2 clusters by default.
  1173. Platforms with 3 or 4 clusters that use MCPM must select this
  1174. option to allow the additional clusters to be managed.
  1175. config BIG_LITTLE
  1176. bool "big.LITTLE support (Experimental)"
  1177. depends on CPU_V7 && SMP
  1178. select MCPM
  1179. help
  1180. This option enables support selections for the big.LITTLE
  1181. system architecture.
  1182. config BL_SWITCHER
  1183. bool "big.LITTLE switcher support"
  1184. depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
  1185. select CPU_PM
  1186. help
  1187. The big.LITTLE "switcher" provides the core functionality to
  1188. transparently handle transition between a cluster of A15's
  1189. and a cluster of A7's in a big.LITTLE system.
  1190. config BL_SWITCHER_DUMMY_IF
  1191. tristate "Simple big.LITTLE switcher user interface"
  1192. depends on BL_SWITCHER && DEBUG_KERNEL
  1193. help
  1194. This is a simple and dummy char dev interface to control
  1195. the big.LITTLE switcher core code. It is meant for
  1196. debugging purposes only.
  1197. choice
  1198. prompt "Memory split"
  1199. depends on MMU
  1200. default VMSPLIT_3G
  1201. help
  1202. Select the desired split between kernel and user memory.
  1203. If you are not absolutely sure what you are doing, leave this
  1204. option alone!
  1205. config VMSPLIT_3G
  1206. bool "3G/1G user/kernel split"
  1207. config VMSPLIT_3G_OPT
  1208. bool "3G/1G user/kernel split (for full 1G low memory)"
  1209. config VMSPLIT_2G
  1210. bool "2G/2G user/kernel split"
  1211. config VMSPLIT_1G
  1212. bool "1G/3G user/kernel split"
  1213. endchoice
  1214. config PAGE_OFFSET
  1215. hex
  1216. default PHYS_OFFSET if !MMU
  1217. default 0x40000000 if VMSPLIT_1G
  1218. default 0x80000000 if VMSPLIT_2G
  1219. default 0xB0000000 if VMSPLIT_3G_OPT
  1220. default 0xC0000000
  1221. config NR_CPUS
  1222. int "Maximum number of CPUs (2-32)"
  1223. range 2 32
  1224. depends on SMP
  1225. default "4"
  1226. config HOTPLUG_CPU
  1227. bool "Support for hot-pluggable CPUs"
  1228. depends on SMP
  1229. help
  1230. Say Y here to experiment with turning CPUs off and on. CPUs
  1231. can be controlled through /sys/devices/system/cpu.
  1232. config ARM_PSCI
  1233. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1234. depends on HAVE_ARM_SMCCC
  1235. select ARM_PSCI_FW
  1236. help
  1237. Say Y here if you want Linux to communicate with system firmware
  1238. implementing the PSCI specification for CPU-centric power
  1239. management operations described in ARM document number ARM DEN
  1240. 0022A ("Power State Coordination Interface System Software on
  1241. ARM processors").
  1242. # The GPIO number here must be sorted by descending number. In case of
  1243. # a multiplatform kernel, we just want the highest value required by the
  1244. # selected platforms.
  1245. config ARCH_NR_GPIO
  1246. int
  1247. default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
  1248. ARCH_ZYNQ
  1249. default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
  1250. SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
  1251. default 416 if ARCH_SUNXI
  1252. default 392 if ARCH_U8500
  1253. default 352 if ARCH_VT8500
  1254. default 288 if ARCH_ROCKCHIP
  1255. default 264 if MACH_H4700
  1256. default 0
  1257. help
  1258. Maximum number of GPIOs in the system.
  1259. If unsure, leave the default value.
  1260. source kernel/Kconfig.preempt
  1261. config HZ_FIXED
  1262. int
  1263. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
  1264. ARCH_S5PV210 || ARCH_EXYNOS4
  1265. default 128 if SOC_AT91RM9200
  1266. default 0
  1267. choice
  1268. depends on HZ_FIXED = 0
  1269. prompt "Timer frequency"
  1270. config HZ_100
  1271. bool "100 Hz"
  1272. config HZ_200
  1273. bool "200 Hz"
  1274. config HZ_250
  1275. bool "250 Hz"
  1276. config HZ_300
  1277. bool "300 Hz"
  1278. config HZ_500
  1279. bool "500 Hz"
  1280. config HZ_1000
  1281. bool "1000 Hz"
  1282. endchoice
  1283. config HZ
  1284. int
  1285. default HZ_FIXED if HZ_FIXED != 0
  1286. default 100 if HZ_100
  1287. default 200 if HZ_200
  1288. default 250 if HZ_250
  1289. default 300 if HZ_300
  1290. default 500 if HZ_500
  1291. default 1000
  1292. config SCHED_HRTICK
  1293. def_bool HIGH_RES_TIMERS
  1294. config THUMB2_KERNEL
  1295. bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
  1296. depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
  1297. default y if CPU_THUMBONLY
  1298. select AEABI
  1299. select ARM_ASM_UNIFIED
  1300. select ARM_UNWIND
  1301. help
  1302. By enabling this option, the kernel will be compiled in
  1303. Thumb-2 mode. A compiler/assembler that understand the unified
  1304. ARM-Thumb syntax is needed.
  1305. If unsure, say N.
  1306. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1307. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1308. depends on THUMB2_KERNEL && MODULES
  1309. default y
  1310. help
  1311. Various binutils versions can resolve Thumb-2 branches to
  1312. locally-defined, preemptible global symbols as short-range "b.n"
  1313. branch instructions.
  1314. This is a problem, because there's no guarantee the final
  1315. destination of the symbol, or any candidate locations for a
  1316. trampoline, are within range of the branch. For this reason, the
  1317. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1318. relocation in modules at all, and it makes little sense to add
  1319. support.
  1320. The symptom is that the kernel fails with an "unsupported
  1321. relocation" error when loading some modules.
  1322. Until fixed tools are available, passing
  1323. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1324. code which hits this problem, at the cost of a bit of extra runtime
  1325. stack usage in some cases.
  1326. The problem is described in more detail at:
  1327. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1328. Only Thumb-2 kernels are affected.
  1329. Unless you are sure your tools don't have this problem, say Y.
  1330. config ARM_ASM_UNIFIED
  1331. bool
  1332. config ARM_PATCH_IDIV
  1333. bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
  1334. depends on CPU_32v7 && !XIP_KERNEL
  1335. default y
  1336. help
  1337. The ARM compiler inserts calls to __aeabi_idiv() and
  1338. __aeabi_uidiv() when it needs to perform division on signed
  1339. and unsigned integers. Some v7 CPUs have support for the sdiv
  1340. and udiv instructions that can be used to implement those
  1341. functions.
  1342. Enabling this option allows the kernel to modify itself to
  1343. replace the first two instructions of these library functions
  1344. with the sdiv or udiv plus "bx lr" instructions when the CPU
  1345. it is running on supports them. Typically this will be faster
  1346. and less power intensive than running the original library
  1347. code to do integer division.
  1348. config AEABI
  1349. bool "Use the ARM EABI to compile the kernel"
  1350. help
  1351. This option allows for the kernel to be compiled using the latest
  1352. ARM ABI (aka EABI). This is only useful if you are using a user
  1353. space environment that is also compiled with EABI.
  1354. Since there are major incompatibilities between the legacy ABI and
  1355. EABI, especially with regard to structure member alignment, this
  1356. option also changes the kernel syscall calling convention to
  1357. disambiguate both ABIs and allow for backward compatibility support
  1358. (selected with CONFIG_OABI_COMPAT).
  1359. To use this you need GCC version 4.0.0 or later.
  1360. config OABI_COMPAT
  1361. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1362. depends on AEABI && !THUMB2_KERNEL
  1363. help
  1364. This option preserves the old syscall interface along with the
  1365. new (ARM EABI) one. It also provides a compatibility layer to
  1366. intercept syscalls that have structure arguments which layout
  1367. in memory differs between the legacy ABI and the new ARM EABI
  1368. (only for non "thumb" binaries). This option adds a tiny
  1369. overhead to all syscalls and produces a slightly larger kernel.
  1370. The seccomp filter system will not be available when this is
  1371. selected, since there is no way yet to sensibly distinguish
  1372. between calling conventions during filtering.
  1373. If you know you'll be using only pure EABI user space then you
  1374. can say N here. If this option is not selected and you attempt
  1375. to execute a legacy ABI binary then the result will be
  1376. UNPREDICTABLE (in fact it can be predicted that it won't work
  1377. at all). If in doubt say N.
  1378. config ARCH_HAS_HOLES_MEMORYMODEL
  1379. bool
  1380. config ARCH_SPARSEMEM_ENABLE
  1381. bool
  1382. config ARCH_SPARSEMEM_DEFAULT
  1383. def_bool ARCH_SPARSEMEM_ENABLE
  1384. config ARCH_SELECT_MEMORY_MODEL
  1385. def_bool ARCH_SPARSEMEM_ENABLE
  1386. config HAVE_ARCH_PFN_VALID
  1387. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1388. config HAVE_GENERIC_RCU_GUP
  1389. def_bool y
  1390. depends on ARM_LPAE
  1391. config HIGHMEM
  1392. bool "High Memory Support"
  1393. depends on MMU
  1394. help
  1395. The address space of ARM processors is only 4 Gigabytes large
  1396. and it has to accommodate user address space, kernel address
  1397. space as well as some memory mapped IO. That means that, if you
  1398. have a large amount of physical memory and/or IO, not all of the
  1399. memory can be "permanently mapped" by the kernel. The physical
  1400. memory that is not permanently mapped is called "high memory".
  1401. Depending on the selected kernel/user memory split, minimum
  1402. vmalloc space and actual amount of RAM, you may not need this
  1403. option which should result in a slightly faster kernel.
  1404. If unsure, say n.
  1405. config HIGHPTE
  1406. bool "Allocate 2nd-level pagetables from highmem" if EXPERT
  1407. depends on HIGHMEM
  1408. default y
  1409. help
  1410. The VM uses one page of physical memory for each page table.
  1411. For systems with a lot of processes, this can use a lot of
  1412. precious low memory, eventually leading to low memory being
  1413. consumed by page tables. Setting this option will allow
  1414. user-space 2nd level page tables to reside in high memory.
  1415. config CPU_SW_DOMAIN_PAN
  1416. bool "Enable use of CPU domains to implement privileged no-access"
  1417. depends on MMU && !ARM_LPAE
  1418. default y
  1419. help
  1420. Increase kernel security by ensuring that normal kernel accesses
  1421. are unable to access userspace addresses. This can help prevent
  1422. use-after-free bugs becoming an exploitable privilege escalation
  1423. by ensuring that magic values (such as LIST_POISON) will always
  1424. fault when dereferenced.
  1425. CPUs with low-vector mappings use a best-efforts implementation.
  1426. Their lower 1MB needs to remain accessible for the vectors, but
  1427. the remainder of userspace will become appropriately inaccessible.
  1428. config HW_PERF_EVENTS
  1429. def_bool y
  1430. depends on ARM_PMU
  1431. config SYS_SUPPORTS_HUGETLBFS
  1432. def_bool y
  1433. depends on ARM_LPAE
  1434. config HAVE_ARCH_TRANSPARENT_HUGEPAGE
  1435. def_bool y
  1436. depends on ARM_LPAE
  1437. config ARCH_WANT_GENERAL_HUGETLB
  1438. def_bool y
  1439. config ARM_MODULE_PLTS
  1440. bool "Use PLTs to allow module memory to spill over into vmalloc area"
  1441. depends on MODULES
  1442. help
  1443. Allocate PLTs when loading modules so that jumps and calls whose
  1444. targets are too far away for their relative offsets to be encoded
  1445. in the instructions themselves can be bounced via veneers in the
  1446. module's PLT. This allows modules to be allocated in the generic
  1447. vmalloc area after the dedicated module memory area has been
  1448. exhausted. The modules will use slightly more memory, but after
  1449. rounding up to page size, the actual memory footprint is usually
  1450. the same.
  1451. Say y if you are getting out of memory errors while loading modules
  1452. source "mm/Kconfig"
  1453. config FORCE_MAX_ZONEORDER
  1454. int "Maximum zone order"
  1455. default "12" if SOC_AM33XX
  1456. default "9" if SA1111 || ARCH_EFM32
  1457. default "11"
  1458. help
  1459. The kernel memory allocator divides physically contiguous memory
  1460. blocks into "zones", where each zone is a power of two number of
  1461. pages. This option selects the largest power of two that the kernel
  1462. keeps in the memory allocator. If you need to allocate very large
  1463. blocks of physically contiguous memory, then you may need to
  1464. increase this value.
  1465. This config option is actually maximum order plus one. For example,
  1466. a value of 11 means that the largest free memory block is 2^10 pages.
  1467. config ALIGNMENT_TRAP
  1468. bool
  1469. depends on CPU_CP15_MMU
  1470. default y if !ARCH_EBSA110
  1471. select HAVE_PROC_CPU if PROC_FS
  1472. help
  1473. ARM processors cannot fetch/store information which is not
  1474. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1475. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1476. fetch/store instructions will be emulated in software if you say
  1477. here, which has a severe performance impact. This is necessary for
  1478. correct operation of some network protocols. With an IP-only
  1479. configuration it is safe to say N, otherwise say Y.
  1480. config UACCESS_WITH_MEMCPY
  1481. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1482. depends on MMU
  1483. default y if CPU_FEROCEON
  1484. help
  1485. Implement faster copy_to_user and clear_user methods for CPU
  1486. cores where a 8-word STM instruction give significantly higher
  1487. memory write throughput than a sequence of individual 32bit stores.
  1488. A possible side effect is a slight increase in scheduling latency
  1489. between threads sharing the same address space if they invoke
  1490. such copy operations with large buffers.
  1491. However, if the CPU data cache is using a write-allocate mode,
  1492. this option is unlikely to provide any performance gain.
  1493. config SECCOMP
  1494. bool
  1495. prompt "Enable seccomp to safely compute untrusted bytecode"
  1496. ---help---
  1497. This kernel feature is useful for number crunching applications
  1498. that may need to compute untrusted bytecode during their
  1499. execution. By using pipes or other transports made available to
  1500. the process as file descriptors supporting the read/write
  1501. syscalls, it's possible to isolate those applications in
  1502. their own address space using seccomp. Once seccomp is
  1503. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1504. and the task is only allowed to execute a few safe syscalls
  1505. defined by each seccomp mode.
  1506. config SWIOTLB
  1507. def_bool y
  1508. config IOMMU_HELPER
  1509. def_bool SWIOTLB
  1510. config PARAVIRT
  1511. bool "Enable paravirtualization code"
  1512. help
  1513. This changes the kernel so it can modify itself when it is run
  1514. under a hypervisor, potentially improving performance significantly
  1515. over full virtualization.
  1516. config PARAVIRT_TIME_ACCOUNTING
  1517. bool "Paravirtual steal time accounting"
  1518. select PARAVIRT
  1519. default n
  1520. help
  1521. Select this option to enable fine granularity task steal time
  1522. accounting. Time spent executing other tasks in parallel with
  1523. the current vCPU is discounted from the vCPU power. To account for
  1524. that, there can be a small performance impact.
  1525. If in doubt, say N here.
  1526. config XEN_DOM0
  1527. def_bool y
  1528. depends on XEN
  1529. config XEN
  1530. bool "Xen guest support on ARM"
  1531. depends on ARM && AEABI && OF
  1532. depends on CPU_V7 && !CPU_V6
  1533. depends on !GENERIC_ATOMIC64
  1534. depends on MMU
  1535. select ARCH_DMA_ADDR_T_64BIT
  1536. select ARM_PSCI
  1537. select SWIOTLB_XEN
  1538. select PARAVIRT
  1539. help
  1540. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1541. endmenu
  1542. menu "Boot options"
  1543. config USE_OF
  1544. bool "Flattened Device Tree support"
  1545. select IRQ_DOMAIN
  1546. select OF
  1547. help
  1548. Include support for flattened device tree machine descriptions.
  1549. config ATAGS
  1550. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1551. default y
  1552. help
  1553. This is the traditional way of passing data to the kernel at boot
  1554. time. If you are solely relying on the flattened device tree (or
  1555. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1556. to remove ATAGS support from your kernel binary. If unsure,
  1557. leave this to y.
  1558. config DEPRECATED_PARAM_STRUCT
  1559. bool "Provide old way to pass kernel parameters"
  1560. depends on ATAGS
  1561. help
  1562. This was deprecated in 2001 and announced to live on for 5 years.
  1563. Some old boot loaders still use this way.
  1564. # Compressed boot loader in ROM. Yes, we really want to ask about
  1565. # TEXT and BSS so we preserve their values in the config files.
  1566. config ZBOOT_ROM_TEXT
  1567. hex "Compressed ROM boot loader base address"
  1568. default "0"
  1569. help
  1570. The physical address at which the ROM-able zImage is to be
  1571. placed in the target. Platforms which normally make use of
  1572. ROM-able zImage formats normally set this to a suitable
  1573. value in their defconfig file.
  1574. If ZBOOT_ROM is not enabled, this has no effect.
  1575. config ZBOOT_ROM_BSS
  1576. hex "Compressed ROM boot loader BSS address"
  1577. default "0"
  1578. help
  1579. The base address of an area of read/write memory in the target
  1580. for the ROM-able zImage which must be available while the
  1581. decompressor is running. It must be large enough to hold the
  1582. entire decompressed kernel plus an additional 128 KiB.
  1583. Platforms which normally make use of ROM-able zImage formats
  1584. normally set this to a suitable value in their defconfig file.
  1585. If ZBOOT_ROM is not enabled, this has no effect.
  1586. config ZBOOT_ROM
  1587. bool "Compressed boot loader in ROM/flash"
  1588. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1589. depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
  1590. help
  1591. Say Y here if you intend to execute your compressed kernel image
  1592. (zImage) directly from ROM or flash. If unsure, say N.
  1593. config ARM_APPENDED_DTB
  1594. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1595. depends on OF
  1596. help
  1597. With this option, the boot code will look for a device tree binary
  1598. (DTB) appended to zImage
  1599. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1600. This is meant as a backward compatibility convenience for those
  1601. systems with a bootloader that can't be upgraded to accommodate
  1602. the documented boot protocol using a device tree.
  1603. Beware that there is very little in terms of protection against
  1604. this option being confused by leftover garbage in memory that might
  1605. look like a DTB header after a reboot if no actual DTB is appended
  1606. to zImage. Do not leave this option active in a production kernel
  1607. if you don't intend to always append a DTB. Proper passing of the
  1608. location into r2 of a bootloader provided DTB is always preferable
  1609. to this option.
  1610. config ARM_ATAG_DTB_COMPAT
  1611. bool "Supplement the appended DTB with traditional ATAG information"
  1612. depends on ARM_APPENDED_DTB
  1613. help
  1614. Some old bootloaders can't be updated to a DTB capable one, yet
  1615. they provide ATAGs with memory configuration, the ramdisk address,
  1616. the kernel cmdline string, etc. Such information is dynamically
  1617. provided by the bootloader and can't always be stored in a static
  1618. DTB. To allow a device tree enabled kernel to be used with such
  1619. bootloaders, this option allows zImage to extract the information
  1620. from the ATAG list and store it at run time into the appended DTB.
  1621. choice
  1622. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1623. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1624. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1625. bool "Use bootloader kernel arguments if available"
  1626. help
  1627. Uses the command-line options passed by the boot loader instead of
  1628. the device tree bootargs property. If the boot loader doesn't provide
  1629. any, the device tree bootargs property will be used.
  1630. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1631. bool "Extend with bootloader kernel arguments"
  1632. help
  1633. The command-line arguments provided by the boot loader will be
  1634. appended to the the device tree bootargs property.
  1635. endchoice
  1636. config CMDLINE
  1637. string "Default kernel command string"
  1638. default ""
  1639. help
  1640. On some architectures (EBSA110 and CATS), there is currently no way
  1641. for the boot loader to pass arguments to the kernel. For these
  1642. architectures, you should supply some command-line options at build
  1643. time by entering them here. As a minimum, you should specify the
  1644. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1645. choice
  1646. prompt "Kernel command line type" if CMDLINE != ""
  1647. default CMDLINE_FROM_BOOTLOADER
  1648. depends on ATAGS
  1649. config CMDLINE_FROM_BOOTLOADER
  1650. bool "Use bootloader kernel arguments if available"
  1651. help
  1652. Uses the command-line options passed by the boot loader. If
  1653. the boot loader doesn't provide any, the default kernel command
  1654. string provided in CMDLINE will be used.
  1655. config CMDLINE_EXTEND
  1656. bool "Extend bootloader kernel arguments"
  1657. help
  1658. The command-line arguments provided by the boot loader will be
  1659. appended to the default kernel command string.
  1660. config CMDLINE_FORCE
  1661. bool "Always use the default kernel command string"
  1662. help
  1663. Always use the default kernel command string, even if the boot
  1664. loader passes other arguments to the kernel.
  1665. This is useful if you cannot or don't want to change the
  1666. command-line options your boot loader passes to the kernel.
  1667. endchoice
  1668. config XIP_KERNEL
  1669. bool "Kernel Execute-In-Place from ROM"
  1670. depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
  1671. help
  1672. Execute-In-Place allows the kernel to run from non-volatile storage
  1673. directly addressable by the CPU, such as NOR flash. This saves RAM
  1674. space since the text section of the kernel is not loaded from flash
  1675. to RAM. Read-write sections, such as the data section and stack,
  1676. are still copied to RAM. The XIP kernel is not compressed since
  1677. it has to run directly from flash, so it will take more space to
  1678. store it. The flash address used to link the kernel object files,
  1679. and for storing it, is configuration dependent. Therefore, if you
  1680. say Y here, you must know the proper physical address where to
  1681. store the kernel image depending on your own flash memory usage.
  1682. Also note that the make target becomes "make xipImage" rather than
  1683. "make zImage" or "make Image". The final kernel binary to put in
  1684. ROM memory will be arch/arm/boot/xipImage.
  1685. If unsure, say N.
  1686. config XIP_PHYS_ADDR
  1687. hex "XIP Kernel Physical Location"
  1688. depends on XIP_KERNEL
  1689. default "0x00080000"
  1690. help
  1691. This is the physical address in your flash memory the kernel will
  1692. be linked for and stored to. This address is dependent on your
  1693. own flash usage.
  1694. config KEXEC
  1695. bool "Kexec system call (EXPERIMENTAL)"
  1696. depends on (!SMP || PM_SLEEP_SMP)
  1697. depends on !CPU_V7M
  1698. select KEXEC_CORE
  1699. help
  1700. kexec is a system call that implements the ability to shutdown your
  1701. current kernel, and to start another kernel. It is like a reboot
  1702. but it is independent of the system firmware. And like a reboot
  1703. you can start any kernel with it, not just Linux.
  1704. It is an ongoing process to be certain the hardware in a machine
  1705. is properly shutdown, so do not be surprised if this code does not
  1706. initially work for you.
  1707. config ATAGS_PROC
  1708. bool "Export atags in procfs"
  1709. depends on ATAGS && KEXEC
  1710. default y
  1711. help
  1712. Should the atags used to boot the kernel be exported in an "atags"
  1713. file in procfs. Useful with kexec.
  1714. config CRASH_DUMP
  1715. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1716. help
  1717. Generate crash dump after being started by kexec. This should
  1718. be normally only set in special crash dump kernels which are
  1719. loaded in the main kernel with kexec-tools into a specially
  1720. reserved region and then later executed after a crash by
  1721. kdump/kexec. The crash dump kernel must be compiled to a
  1722. memory address not used by the main kernel
  1723. For more details see Documentation/kdump/kdump.txt
  1724. config AUTO_ZRELADDR
  1725. bool "Auto calculation of the decompressed kernel image address"
  1726. help
  1727. ZRELADDR is the physical address where the decompressed kernel
  1728. image will be placed. If AUTO_ZRELADDR is selected, the address
  1729. will be determined at run-time by masking the current IP with
  1730. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1731. from start of memory.
  1732. config EFI_STUB
  1733. bool
  1734. config EFI
  1735. bool "UEFI runtime support"
  1736. depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
  1737. select UCS2_STRING
  1738. select EFI_PARAMS_FROM_FDT
  1739. select EFI_STUB
  1740. select EFI_ARMSTUB
  1741. select EFI_RUNTIME_WRAPPERS
  1742. ---help---
  1743. This option provides support for runtime services provided
  1744. by UEFI firmware (such as non-volatile variables, realtime
  1745. clock, and platform reset). A UEFI stub is also provided to
  1746. allow the kernel to be booted as an EFI application. This
  1747. is only useful for kernels that may run on systems that have
  1748. UEFI firmware.
  1749. endmenu
  1750. menu "CPU Power Management"
  1751. source "drivers/cpufreq/Kconfig"
  1752. source "drivers/cpuidle/Kconfig"
  1753. endmenu
  1754. menu "Floating point emulation"
  1755. comment "At least one emulation must be selected"
  1756. config FPE_NWFPE
  1757. bool "NWFPE math emulation"
  1758. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1759. ---help---
  1760. Say Y to include the NWFPE floating point emulator in the kernel.
  1761. This is necessary to run most binaries. Linux does not currently
  1762. support floating point hardware so you need to say Y here even if
  1763. your machine has an FPA or floating point co-processor podule.
  1764. You may say N here if you are going to load the Acorn FPEmulator
  1765. early in the bootup.
  1766. config FPE_NWFPE_XP
  1767. bool "Support extended precision"
  1768. depends on FPE_NWFPE
  1769. help
  1770. Say Y to include 80-bit support in the kernel floating-point
  1771. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1772. Note that gcc does not generate 80-bit operations by default,
  1773. so in most cases this option only enlarges the size of the
  1774. floating point emulator without any good reason.
  1775. You almost surely want to say N here.
  1776. config FPE_FASTFPE
  1777. bool "FastFPE math emulation (EXPERIMENTAL)"
  1778. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1779. ---help---
  1780. Say Y here to include the FAST floating point emulator in the kernel.
  1781. This is an experimental much faster emulator which now also has full
  1782. precision for the mantissa. It does not support any exceptions.
  1783. It is very simple, and approximately 3-6 times faster than NWFPE.
  1784. It should be sufficient for most programs. It may be not suitable
  1785. for scientific calculations, but you have to check this for yourself.
  1786. If you do not feel you need a faster FP emulation you should better
  1787. choose NWFPE.
  1788. config VFP
  1789. bool "VFP-format floating point maths"
  1790. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1791. help
  1792. Say Y to include VFP support code in the kernel. This is needed
  1793. if your hardware includes a VFP unit.
  1794. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1795. release notes and additional status information.
  1796. Say N if your target does not have VFP hardware.
  1797. config VFPv3
  1798. bool
  1799. depends on VFP
  1800. default y if CPU_V7
  1801. config NEON
  1802. bool "Advanced SIMD (NEON) Extension support"
  1803. depends on VFPv3 && CPU_V7
  1804. help
  1805. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1806. Extension.
  1807. config KERNEL_MODE_NEON
  1808. bool "Support for NEON in kernel mode"
  1809. depends on NEON && AEABI
  1810. help
  1811. Say Y to include support for NEON in kernel mode.
  1812. endmenu
  1813. menu "Userspace binary formats"
  1814. source "fs/Kconfig.binfmt"
  1815. endmenu
  1816. menu "Power management options"
  1817. source "kernel/power/Kconfig"
  1818. config ARCH_SUSPEND_POSSIBLE
  1819. depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
  1820. CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1821. def_bool y
  1822. config ARM_CPU_SUSPEND
  1823. def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
  1824. depends on ARCH_SUSPEND_POSSIBLE
  1825. config ARCH_HIBERNATION_POSSIBLE
  1826. bool
  1827. depends on MMU
  1828. default y if ARCH_SUSPEND_POSSIBLE
  1829. endmenu
  1830. source "net/Kconfig"
  1831. source "drivers/Kconfig"
  1832. source "drivers/firmware/Kconfig"
  1833. source "fs/Kconfig"
  1834. source "arch/arm/Kconfig.debug"
  1835. source "security/Kconfig"
  1836. source "crypto/Kconfig"
  1837. if CRYPTO
  1838. source "arch/arm/crypto/Kconfig"
  1839. endif
  1840. source "lib/Kconfig"
  1841. source "arch/arm/kvm/Kconfig"