prm44xx.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770
  1. /*
  2. * OMAP4 PRM module functions
  3. *
  4. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2010 Nokia Corporation
  6. * Benoît Cousson
  7. * Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/delay.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include <linux/of_irq.h>
  20. #include "soc.h"
  21. #include "iomap.h"
  22. #include "common.h"
  23. #include "vp.h"
  24. #include "prm44xx.h"
  25. #include "prm-regbits-44xx.h"
  26. #include "prcm44xx.h"
  27. #include "prminst44xx.h"
  28. #include "powerdomain.h"
  29. /* Static data */
  30. static void omap44xx_prm_read_pending_irqs(unsigned long *events);
  31. static void omap44xx_prm_ocp_barrier(void);
  32. static void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask);
  33. static void omap44xx_prm_restore_irqen(u32 *saved_mask);
  34. static void omap44xx_prm_reconfigure_io_chain(void);
  35. static const struct omap_prcm_irq omap4_prcm_irqs[] = {
  36. OMAP_PRCM_IRQ("io", 9, 1),
  37. };
  38. static struct omap_prcm_irq_setup omap4_prcm_irq_setup = {
  39. .ack = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  40. .mask = OMAP4_PRM_IRQENABLE_MPU_OFFSET,
  41. .nr_regs = 2,
  42. .irqs = omap4_prcm_irqs,
  43. .nr_irqs = ARRAY_SIZE(omap4_prcm_irqs),
  44. .irq = 11 + OMAP44XX_IRQ_GIC_START,
  45. .xlate_irq = omap4_xlate_irq,
  46. .read_pending_irqs = &omap44xx_prm_read_pending_irqs,
  47. .ocp_barrier = &omap44xx_prm_ocp_barrier,
  48. .save_and_clear_irqen = &omap44xx_prm_save_and_clear_irqen,
  49. .restore_irqen = &omap44xx_prm_restore_irqen,
  50. .reconfigure_io_chain = &omap44xx_prm_reconfigure_io_chain,
  51. };
  52. /*
  53. * omap44xx_prm_reset_src_map - map from bits in the PRM_RSTST
  54. * hardware register (which are specific to OMAP44xx SoCs) to reset
  55. * source ID bit shifts (which is an OMAP SoC-independent
  56. * enumeration)
  57. */
  58. static struct prm_reset_src_map omap44xx_prm_reset_src_map[] = {
  59. { OMAP4430_GLOBAL_WARM_SW_RST_SHIFT,
  60. OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
  61. { OMAP4430_GLOBAL_COLD_RST_SHIFT,
  62. OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
  63. { OMAP4430_MPU_SECURITY_VIOL_RST_SHIFT,
  64. OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
  65. { OMAP4430_MPU_WDT_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
  66. { OMAP4430_SECURE_WDT_RST_SHIFT, OMAP_SECU_WD_RST_SRC_ID_SHIFT },
  67. { OMAP4430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
  68. { OMAP4430_VDD_MPU_VOLT_MGR_RST_SHIFT,
  69. OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
  70. { OMAP4430_VDD_IVA_VOLT_MGR_RST_SHIFT,
  71. OMAP_VDD_IVA_VM_RST_SRC_ID_SHIFT },
  72. { OMAP4430_VDD_CORE_VOLT_MGR_RST_SHIFT,
  73. OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
  74. { OMAP4430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
  75. { OMAP4430_C2C_RST_SHIFT, OMAP_C2C_RST_SRC_ID_SHIFT },
  76. { -1, -1 },
  77. };
  78. /* PRM low-level functions */
  79. /* Read a register in a CM/PRM instance in the PRM module */
  80. static u32 omap4_prm_read_inst_reg(s16 inst, u16 reg)
  81. {
  82. return readl_relaxed(prm_base + inst + reg);
  83. }
  84. /* Write into a register in a CM/PRM instance in the PRM module */
  85. static void omap4_prm_write_inst_reg(u32 val, s16 inst, u16 reg)
  86. {
  87. writel_relaxed(val, prm_base + inst + reg);
  88. }
  89. /* Read-modify-write a register in a PRM module. Caller must lock */
  90. static u32 omap4_prm_rmw_inst_reg_bits(u32 mask, u32 bits, s16 inst, s16 reg)
  91. {
  92. u32 v;
  93. v = omap4_prm_read_inst_reg(inst, reg);
  94. v &= ~mask;
  95. v |= bits;
  96. omap4_prm_write_inst_reg(v, inst, reg);
  97. return v;
  98. }
  99. /* PRM VP */
  100. /*
  101. * struct omap4_vp - OMAP4 VP register access description.
  102. * @irqstatus_mpu: offset to IRQSTATUS_MPU register for VP
  103. * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
  104. */
  105. struct omap4_vp {
  106. u32 irqstatus_mpu;
  107. u32 tranxdone_status;
  108. };
  109. static struct omap4_vp omap4_vp[] = {
  110. [OMAP4_VP_VDD_MPU_ID] = {
  111. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET,
  112. .tranxdone_status = OMAP4430_VP_MPU_TRANXDONE_ST_MASK,
  113. },
  114. [OMAP4_VP_VDD_IVA_ID] = {
  115. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  116. .tranxdone_status = OMAP4430_VP_IVA_TRANXDONE_ST_MASK,
  117. },
  118. [OMAP4_VP_VDD_CORE_ID] = {
  119. .irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
  120. .tranxdone_status = OMAP4430_VP_CORE_TRANXDONE_ST_MASK,
  121. },
  122. };
  123. u32 omap4_prm_vp_check_txdone(u8 vp_id)
  124. {
  125. struct omap4_vp *vp = &omap4_vp[vp_id];
  126. u32 irqstatus;
  127. irqstatus = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  128. OMAP4430_PRM_OCP_SOCKET_INST,
  129. vp->irqstatus_mpu);
  130. return irqstatus & vp->tranxdone_status;
  131. }
  132. void omap4_prm_vp_clear_txdone(u8 vp_id)
  133. {
  134. struct omap4_vp *vp = &omap4_vp[vp_id];
  135. omap4_prminst_write_inst_reg(vp->tranxdone_status,
  136. OMAP4430_PRM_PARTITION,
  137. OMAP4430_PRM_OCP_SOCKET_INST,
  138. vp->irqstatus_mpu);
  139. };
  140. u32 omap4_prm_vcvp_read(u8 offset)
  141. {
  142. s32 inst = omap4_prmst_get_prm_dev_inst();
  143. if (inst == PRM_INSTANCE_UNKNOWN)
  144. return 0;
  145. return omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  146. inst, offset);
  147. }
  148. void omap4_prm_vcvp_write(u32 val, u8 offset)
  149. {
  150. s32 inst = omap4_prmst_get_prm_dev_inst();
  151. if (inst == PRM_INSTANCE_UNKNOWN)
  152. return;
  153. omap4_prminst_write_inst_reg(val, OMAP4430_PRM_PARTITION,
  154. inst, offset);
  155. }
  156. u32 omap4_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
  157. {
  158. s32 inst = omap4_prmst_get_prm_dev_inst();
  159. if (inst == PRM_INSTANCE_UNKNOWN)
  160. return 0;
  161. return omap4_prminst_rmw_inst_reg_bits(mask, bits,
  162. OMAP4430_PRM_PARTITION,
  163. inst,
  164. offset);
  165. }
  166. static inline u32 _read_pending_irq_reg(u16 irqen_offs, u16 irqst_offs)
  167. {
  168. u32 mask, st;
  169. /* XXX read mask from RAM? */
  170. mask = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  171. irqen_offs);
  172. st = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST, irqst_offs);
  173. return mask & st;
  174. }
  175. /**
  176. * omap44xx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
  177. * @events: ptr to two consecutive u32s, preallocated by caller
  178. *
  179. * Read PRM_IRQSTATUS_MPU* bits, AND'ed with the currently-enabled PRM
  180. * MPU IRQs, and store the result into the two u32s pointed to by @events.
  181. * No return value.
  182. */
  183. static void omap44xx_prm_read_pending_irqs(unsigned long *events)
  184. {
  185. events[0] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_OFFSET,
  186. OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
  187. events[1] = _read_pending_irq_reg(OMAP4_PRM_IRQENABLE_MPU_2_OFFSET,
  188. OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
  189. }
  190. /**
  191. * omap44xx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
  192. *
  193. * Force any buffered writes to the PRM IP block to complete. Needed
  194. * by the PRM IRQ handler, which reads and writes directly to the IP
  195. * block, to avoid race conditions after acknowledging or clearing IRQ
  196. * bits. No return value.
  197. */
  198. static void omap44xx_prm_ocp_barrier(void)
  199. {
  200. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  201. OMAP4_REVISION_PRM_OFFSET);
  202. }
  203. /**
  204. * omap44xx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU* regs
  205. * @saved_mask: ptr to a u32 array to save IRQENABLE bits
  206. *
  207. * Save the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers to
  208. * @saved_mask. @saved_mask must be allocated by the caller.
  209. * Intended to be used in the PRM interrupt handler suspend callback.
  210. * The OCP barrier is needed to ensure the write to disable PRM
  211. * interrupts reaches the PRM before returning; otherwise, spurious
  212. * interrupts might occur. No return value.
  213. */
  214. static void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask)
  215. {
  216. saved_mask[0] =
  217. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  218. OMAP4_PRM_IRQSTATUS_MPU_OFFSET);
  219. saved_mask[1] =
  220. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  221. OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET);
  222. omap4_prm_write_inst_reg(0, OMAP4430_PRM_OCP_SOCKET_INST,
  223. OMAP4_PRM_IRQENABLE_MPU_OFFSET);
  224. omap4_prm_write_inst_reg(0, OMAP4430_PRM_OCP_SOCKET_INST,
  225. OMAP4_PRM_IRQENABLE_MPU_2_OFFSET);
  226. /* OCP barrier */
  227. omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
  228. OMAP4_REVISION_PRM_OFFSET);
  229. }
  230. /**
  231. * omap44xx_prm_restore_irqen - set PRM_IRQENABLE_MPU* registers from args
  232. * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
  233. *
  234. * Restore the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers from
  235. * @saved_mask. Intended to be used in the PRM interrupt handler resume
  236. * callback to restore values saved by omap44xx_prm_save_and_clear_irqen().
  237. * No OCP barrier should be needed here; any pending PRM interrupts will fire
  238. * once the writes reach the PRM. No return value.
  239. */
  240. static void omap44xx_prm_restore_irqen(u32 *saved_mask)
  241. {
  242. omap4_prm_write_inst_reg(saved_mask[0], OMAP4430_PRM_OCP_SOCKET_INST,
  243. OMAP4_PRM_IRQENABLE_MPU_OFFSET);
  244. omap4_prm_write_inst_reg(saved_mask[1], OMAP4430_PRM_OCP_SOCKET_INST,
  245. OMAP4_PRM_IRQENABLE_MPU_2_OFFSET);
  246. }
  247. /**
  248. * omap44xx_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
  249. *
  250. * Clear any previously-latched I/O wakeup events and ensure that the
  251. * I/O wakeup gates are aligned with the current mux settings. Works
  252. * by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
  253. * deasserting WUCLKIN and waiting for WUCLKOUT to be deasserted.
  254. * No return value. XXX Are the final two steps necessary?
  255. */
  256. static void omap44xx_prm_reconfigure_io_chain(void)
  257. {
  258. int i = 0;
  259. s32 inst = omap4_prmst_get_prm_dev_inst();
  260. if (inst == PRM_INSTANCE_UNKNOWN)
  261. return;
  262. /* Trigger WUCLKIN enable */
  263. omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK,
  264. OMAP4430_WUCLK_CTRL_MASK,
  265. inst,
  266. OMAP4_PRM_IO_PMCTRL_OFFSET);
  267. omap_test_timeout(
  268. (((omap4_prm_read_inst_reg(inst,
  269. OMAP4_PRM_IO_PMCTRL_OFFSET) &
  270. OMAP4430_WUCLK_STATUS_MASK) >>
  271. OMAP4430_WUCLK_STATUS_SHIFT) == 1),
  272. MAX_IOPAD_LATCH_TIME, i);
  273. if (i == MAX_IOPAD_LATCH_TIME)
  274. pr_warn("PRM: I/O chain clock line assertion timed out\n");
  275. /* Trigger WUCLKIN disable */
  276. omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK, 0x0,
  277. inst,
  278. OMAP4_PRM_IO_PMCTRL_OFFSET);
  279. omap_test_timeout(
  280. (((omap4_prm_read_inst_reg(inst,
  281. OMAP4_PRM_IO_PMCTRL_OFFSET) &
  282. OMAP4430_WUCLK_STATUS_MASK) >>
  283. OMAP4430_WUCLK_STATUS_SHIFT) == 0),
  284. MAX_IOPAD_LATCH_TIME, i);
  285. if (i == MAX_IOPAD_LATCH_TIME)
  286. pr_warn("PRM: I/O chain clock line deassertion timed out\n");
  287. return;
  288. }
  289. /**
  290. * omap44xx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
  291. *
  292. * Activates the I/O wakeup event latches and allows events logged by
  293. * those latches to signal a wakeup event to the PRCM. For I/O wakeups
  294. * to occur, WAKEUPENABLE bits must be set in the pad mux registers, and
  295. * omap44xx_prm_reconfigure_io_chain() must be called. No return value.
  296. */
  297. static void __init omap44xx_prm_enable_io_wakeup(void)
  298. {
  299. s32 inst = omap4_prmst_get_prm_dev_inst();
  300. if (inst == PRM_INSTANCE_UNKNOWN)
  301. return;
  302. omap4_prm_rmw_inst_reg_bits(OMAP4430_GLOBAL_WUEN_MASK,
  303. OMAP4430_GLOBAL_WUEN_MASK,
  304. inst,
  305. OMAP4_PRM_IO_PMCTRL_OFFSET);
  306. }
  307. /**
  308. * omap44xx_prm_read_reset_sources - return the last SoC reset source
  309. *
  310. * Return a u32 representing the last reset sources of the SoC. The
  311. * returned reset source bits are standardized across OMAP SoCs.
  312. */
  313. static u32 omap44xx_prm_read_reset_sources(void)
  314. {
  315. struct prm_reset_src_map *p;
  316. u32 r = 0;
  317. u32 v;
  318. s32 inst = omap4_prmst_get_prm_dev_inst();
  319. if (inst == PRM_INSTANCE_UNKNOWN)
  320. return 0;
  321. v = omap4_prm_read_inst_reg(inst,
  322. OMAP4_RM_RSTST);
  323. p = omap44xx_prm_reset_src_map;
  324. while (p->reg_shift >= 0 && p->std_shift >= 0) {
  325. if (v & (1 << p->reg_shift))
  326. r |= 1 << p->std_shift;
  327. p++;
  328. }
  329. return r;
  330. }
  331. /**
  332. * omap44xx_prm_was_any_context_lost_old - was module hardware context lost?
  333. * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
  334. * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
  335. * @idx: CONTEXT register offset
  336. *
  337. * Return 1 if any bits were set in the *_CONTEXT_* register
  338. * identified by (@part, @inst, @idx), which means that some context
  339. * was lost for that module; otherwise, return 0.
  340. */
  341. static bool omap44xx_prm_was_any_context_lost_old(u8 part, s16 inst, u16 idx)
  342. {
  343. return (omap4_prminst_read_inst_reg(part, inst, idx)) ? 1 : 0;
  344. }
  345. /**
  346. * omap44xx_prm_clear_context_lost_flags_old - clear context loss flags
  347. * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
  348. * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
  349. * @idx: CONTEXT register offset
  350. *
  351. * Clear hardware context loss bits for the module identified by
  352. * (@part, @inst, @idx). No return value. XXX Writes to reserved bits;
  353. * is there a way to avoid this?
  354. */
  355. static void omap44xx_prm_clear_context_loss_flags_old(u8 part, s16 inst,
  356. u16 idx)
  357. {
  358. omap4_prminst_write_inst_reg(0xffffffff, part, inst, idx);
  359. }
  360. /* Powerdomain low-level functions */
  361. static int omap4_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
  362. {
  363. omap4_prminst_rmw_inst_reg_bits(OMAP_POWERSTATE_MASK,
  364. (pwrst << OMAP_POWERSTATE_SHIFT),
  365. pwrdm->prcm_partition,
  366. pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
  367. return 0;
  368. }
  369. static int omap4_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
  370. {
  371. u32 v;
  372. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  373. OMAP4_PM_PWSTCTRL);
  374. v &= OMAP_POWERSTATE_MASK;
  375. v >>= OMAP_POWERSTATE_SHIFT;
  376. return v;
  377. }
  378. static int omap4_pwrdm_read_pwrst(struct powerdomain *pwrdm)
  379. {
  380. u32 v;
  381. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  382. OMAP4_PM_PWSTST);
  383. v &= OMAP_POWERSTATEST_MASK;
  384. v >>= OMAP_POWERSTATEST_SHIFT;
  385. return v;
  386. }
  387. static int omap4_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
  388. {
  389. u32 v;
  390. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  391. OMAP4_PM_PWSTST);
  392. v &= OMAP4430_LASTPOWERSTATEENTERED_MASK;
  393. v >>= OMAP4430_LASTPOWERSTATEENTERED_SHIFT;
  394. return v;
  395. }
  396. static int omap4_pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm)
  397. {
  398. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOWPOWERSTATECHANGE_MASK,
  399. (1 << OMAP4430_LOWPOWERSTATECHANGE_SHIFT),
  400. pwrdm->prcm_partition,
  401. pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
  402. return 0;
  403. }
  404. static int omap4_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
  405. {
  406. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LASTPOWERSTATEENTERED_MASK,
  407. OMAP4430_LASTPOWERSTATEENTERED_MASK,
  408. pwrdm->prcm_partition,
  409. pwrdm->prcm_offs, OMAP4_PM_PWSTST);
  410. return 0;
  411. }
  412. static int omap4_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst)
  413. {
  414. u32 v;
  415. v = pwrst << __ffs(OMAP4430_LOGICRETSTATE_MASK);
  416. omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOGICRETSTATE_MASK, v,
  417. pwrdm->prcm_partition, pwrdm->prcm_offs,
  418. OMAP4_PM_PWSTCTRL);
  419. return 0;
  420. }
  421. static int omap4_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
  422. u8 pwrst)
  423. {
  424. u32 m;
  425. m = omap2_pwrdm_get_mem_bank_onstate_mask(bank);
  426. omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
  427. pwrdm->prcm_partition, pwrdm->prcm_offs,
  428. OMAP4_PM_PWSTCTRL);
  429. return 0;
  430. }
  431. static int omap4_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
  432. u8 pwrst)
  433. {
  434. u32 m;
  435. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  436. omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
  437. pwrdm->prcm_partition, pwrdm->prcm_offs,
  438. OMAP4_PM_PWSTCTRL);
  439. return 0;
  440. }
  441. static int omap4_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
  442. {
  443. u32 v;
  444. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  445. OMAP4_PM_PWSTST);
  446. v &= OMAP4430_LOGICSTATEST_MASK;
  447. v >>= OMAP4430_LOGICSTATEST_SHIFT;
  448. return v;
  449. }
  450. static int omap4_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
  451. {
  452. u32 v;
  453. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  454. OMAP4_PM_PWSTCTRL);
  455. v &= OMAP4430_LOGICRETSTATE_MASK;
  456. v >>= OMAP4430_LOGICRETSTATE_SHIFT;
  457. return v;
  458. }
  459. /**
  460. * omap4_pwrdm_read_prev_logic_pwrst - read the previous logic powerstate
  461. * @pwrdm: struct powerdomain * to read the state for
  462. *
  463. * Reads the previous logic powerstate for a powerdomain. This
  464. * function must determine the previous logic powerstate by first
  465. * checking the previous powerstate for the domain. If that was OFF,
  466. * then logic has been lost. If previous state was RETENTION, the
  467. * function reads the setting for the next retention logic state to
  468. * see the actual value. In every other case, the logic is
  469. * retained. Returns either PWRDM_POWER_OFF or PWRDM_POWER_RET
  470. * depending whether the logic was retained or not.
  471. */
  472. static int omap4_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
  473. {
  474. int state;
  475. state = omap4_pwrdm_read_prev_pwrst(pwrdm);
  476. if (state == PWRDM_POWER_OFF)
  477. return PWRDM_POWER_OFF;
  478. if (state != PWRDM_POWER_RET)
  479. return PWRDM_POWER_RET;
  480. return omap4_pwrdm_read_logic_retst(pwrdm);
  481. }
  482. static int omap4_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  483. {
  484. u32 m, v;
  485. m = omap2_pwrdm_get_mem_bank_stst_mask(bank);
  486. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  487. OMAP4_PM_PWSTST);
  488. v &= m;
  489. v >>= __ffs(m);
  490. return v;
  491. }
  492. static int omap4_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank)
  493. {
  494. u32 m, v;
  495. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  496. v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
  497. OMAP4_PM_PWSTCTRL);
  498. v &= m;
  499. v >>= __ffs(m);
  500. return v;
  501. }
  502. /**
  503. * omap4_pwrdm_read_prev_mem_pwrst - reads the previous memory powerstate
  504. * @pwrdm: struct powerdomain * to read mem powerstate for
  505. * @bank: memory bank index
  506. *
  507. * Reads the previous memory powerstate for a powerdomain. This
  508. * function must determine the previous memory powerstate by first
  509. * checking the previous powerstate for the domain. If that was OFF,
  510. * then logic has been lost. If previous state was RETENTION, the
  511. * function reads the setting for the next memory retention state to
  512. * see the actual value. In every other case, the logic is
  513. * retained. Returns either PWRDM_POWER_OFF or PWRDM_POWER_RET
  514. * depending whether logic was retained or not.
  515. */
  516. static int omap4_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  517. {
  518. int state;
  519. state = omap4_pwrdm_read_prev_pwrst(pwrdm);
  520. if (state == PWRDM_POWER_OFF)
  521. return PWRDM_POWER_OFF;
  522. if (state != PWRDM_POWER_RET)
  523. return PWRDM_POWER_RET;
  524. return omap4_pwrdm_read_mem_retst(pwrdm, bank);
  525. }
  526. static int omap4_pwrdm_wait_transition(struct powerdomain *pwrdm)
  527. {
  528. u32 c = 0;
  529. /*
  530. * REVISIT: pwrdm_wait_transition() may be better implemented
  531. * via a callback and a periodic timer check -- how long do we expect
  532. * powerdomain transitions to take?
  533. */
  534. /* XXX Is this udelay() value meaningful? */
  535. while ((omap4_prminst_read_inst_reg(pwrdm->prcm_partition,
  536. pwrdm->prcm_offs,
  537. OMAP4_PM_PWSTST) &
  538. OMAP_INTRANSITION_MASK) &&
  539. (c++ < PWRDM_TRANSITION_BAILOUT))
  540. udelay(1);
  541. if (c > PWRDM_TRANSITION_BAILOUT) {
  542. pr_err("powerdomain: %s: waited too long to complete transition\n",
  543. pwrdm->name);
  544. return -EAGAIN;
  545. }
  546. pr_debug("powerdomain: completed transition in %d loops\n", c);
  547. return 0;
  548. }
  549. static int omap4_check_vcvp(void)
  550. {
  551. if (prm_features & PRM_HAS_VOLTAGE)
  552. return 1;
  553. return 0;
  554. }
  555. struct pwrdm_ops omap4_pwrdm_operations = {
  556. .pwrdm_set_next_pwrst = omap4_pwrdm_set_next_pwrst,
  557. .pwrdm_read_next_pwrst = omap4_pwrdm_read_next_pwrst,
  558. .pwrdm_read_pwrst = omap4_pwrdm_read_pwrst,
  559. .pwrdm_read_prev_pwrst = omap4_pwrdm_read_prev_pwrst,
  560. .pwrdm_set_lowpwrstchange = omap4_pwrdm_set_lowpwrstchange,
  561. .pwrdm_clear_all_prev_pwrst = omap4_pwrdm_clear_all_prev_pwrst,
  562. .pwrdm_set_logic_retst = omap4_pwrdm_set_logic_retst,
  563. .pwrdm_read_logic_pwrst = omap4_pwrdm_read_logic_pwrst,
  564. .pwrdm_read_prev_logic_pwrst = omap4_pwrdm_read_prev_logic_pwrst,
  565. .pwrdm_read_logic_retst = omap4_pwrdm_read_logic_retst,
  566. .pwrdm_read_mem_pwrst = omap4_pwrdm_read_mem_pwrst,
  567. .pwrdm_read_mem_retst = omap4_pwrdm_read_mem_retst,
  568. .pwrdm_read_prev_mem_pwrst = omap4_pwrdm_read_prev_mem_pwrst,
  569. .pwrdm_set_mem_onst = omap4_pwrdm_set_mem_onst,
  570. .pwrdm_set_mem_retst = omap4_pwrdm_set_mem_retst,
  571. .pwrdm_wait_transition = omap4_pwrdm_wait_transition,
  572. .pwrdm_has_voltdm = omap4_check_vcvp,
  573. };
  574. static int omap44xx_prm_late_init(void);
  575. /*
  576. * XXX document
  577. */
  578. static struct prm_ll_data omap44xx_prm_ll_data = {
  579. .read_reset_sources = &omap44xx_prm_read_reset_sources,
  580. .was_any_context_lost_old = &omap44xx_prm_was_any_context_lost_old,
  581. .clear_context_loss_flags_old = &omap44xx_prm_clear_context_loss_flags_old,
  582. .late_init = &omap44xx_prm_late_init,
  583. .assert_hardreset = omap4_prminst_assert_hardreset,
  584. .deassert_hardreset = omap4_prminst_deassert_hardreset,
  585. .is_hardreset_asserted = omap4_prminst_is_hardreset_asserted,
  586. .reset_system = omap4_prminst_global_warm_sw_reset,
  587. };
  588. int __init omap44xx_prm_init(void)
  589. {
  590. if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx())
  591. prm_features |= PRM_HAS_IO_WAKEUP;
  592. if (!soc_is_dra7xx())
  593. prm_features |= PRM_HAS_VOLTAGE;
  594. return prm_register(&omap44xx_prm_ll_data);
  595. }
  596. static struct of_device_id omap_prm_dt_match_table[] = {
  597. { .compatible = "ti,omap4-prm" },
  598. { .compatible = "ti,omap5-prm" },
  599. { .compatible = "ti,dra7-prm" },
  600. { }
  601. };
  602. static int omap44xx_prm_late_init(void)
  603. {
  604. struct device_node *np;
  605. int irq_num;
  606. if (!(prm_features & PRM_HAS_IO_WAKEUP))
  607. return 0;
  608. /* OMAP4+ is DT only now */
  609. if (!of_have_populated_dt())
  610. return 0;
  611. np = of_find_matching_node(NULL, omap_prm_dt_match_table);
  612. if (!np) {
  613. /* Default loaded up with OMAP4 values */
  614. if (!cpu_is_omap44xx())
  615. return 0;
  616. } else {
  617. irq_num = of_irq_get(np, 0);
  618. /*
  619. * Already have OMAP4 IRQ num. For all other platforms, we need
  620. * IRQ numbers from DT
  621. */
  622. if (irq_num < 0 && !cpu_is_omap44xx()) {
  623. if (irq_num == -EPROBE_DEFER)
  624. return irq_num;
  625. /* Have nothing to do */
  626. return 0;
  627. }
  628. /* Once OMAP4 DT is filled as well */
  629. if (irq_num >= 0) {
  630. omap4_prcm_irq_setup.irq = irq_num;
  631. omap4_prcm_irq_setup.xlate_irq = NULL;
  632. }
  633. }
  634. omap44xx_prm_enable_io_wakeup();
  635. return omap_prcm_register_chain_handler(&omap4_prcm_irq_setup);
  636. }
  637. static void __exit omap44xx_prm_exit(void)
  638. {
  639. prm_unregister(&omap44xx_prm_ll_data);
  640. }
  641. __exitcall(omap44xx_prm_exit);