exception-64s.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756
  1. #ifndef _ASM_POWERPC_EXCEPTION_H
  2. #define _ASM_POWERPC_EXCEPTION_H
  3. /*
  4. * Extracted from head_64.S
  5. *
  6. * PowerPC version
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. *
  9. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  10. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  11. * Adapted for Power Macintosh by Paul Mackerras.
  12. * Low-level exception handlers and MMU support
  13. * rewritten by Paul Mackerras.
  14. * Copyright (C) 1996 Paul Mackerras.
  15. *
  16. * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
  17. * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
  18. *
  19. * This file contains the low-level support and setup for the
  20. * PowerPC-64 platform, including trap and interrupt dispatch.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License
  24. * as published by the Free Software Foundation; either version
  25. * 2 of the License, or (at your option) any later version.
  26. */
  27. /*
  28. * The following macros define the code that appears as
  29. * the prologue to each of the exception handlers. They
  30. * are split into two parts to allow a single kernel binary
  31. * to be used for pSeries and iSeries.
  32. *
  33. * We make as much of the exception code common between native
  34. * exception handlers (including pSeries LPAR) and iSeries LPAR
  35. * implementations as possible.
  36. */
  37. #include <asm/head-64.h>
  38. /* PACA save area offsets (exgen, exmc, etc) */
  39. #define EX_R9 0
  40. #define EX_R10 8
  41. #define EX_R11 16
  42. #define EX_R12 24
  43. #define EX_R13 32
  44. #define EX_DAR 40
  45. #define EX_DSISR 48
  46. #define EX_CCR 52
  47. #define EX_CFAR 56
  48. #define EX_PPR 64
  49. #if defined(CONFIG_RELOCATABLE)
  50. #define EX_CTR 72
  51. #define EX_SIZE 10 /* size in u64 units */
  52. #else
  53. #define EX_SIZE 9 /* size in u64 units */
  54. #endif
  55. /*
  56. * maximum recursive depth of MCE exceptions
  57. */
  58. #define MAX_MCE_DEPTH 4
  59. /*
  60. * EX_LR is only used in EXSLB and where it does not overlap with EX_DAR
  61. * EX_CCR similarly with DSISR, but being 4 byte registers there is a hole
  62. * in the save area so it's not necessary to overlap them. Could be used
  63. * for future savings though if another 4 byte register was to be saved.
  64. */
  65. #define EX_LR EX_DAR
  66. /*
  67. * EX_R3 is only used by the bad_stack handler. bad_stack reloads and
  68. * saves DAR from SPRN_DAR, and EX_DAR is not used. So EX_R3 can overlap
  69. * with EX_DAR.
  70. */
  71. #define EX_R3 EX_DAR
  72. #define STF_ENTRY_BARRIER_SLOT \
  73. STF_ENTRY_BARRIER_FIXUP_SECTION; \
  74. nop; \
  75. nop; \
  76. nop
  77. #define STF_EXIT_BARRIER_SLOT \
  78. STF_EXIT_BARRIER_FIXUP_SECTION; \
  79. nop; \
  80. nop; \
  81. nop; \
  82. nop; \
  83. nop; \
  84. nop
  85. /*
  86. * r10 must be free to use, r13 must be paca
  87. */
  88. #define INTERRUPT_TO_KERNEL \
  89. STF_ENTRY_BARRIER_SLOT
  90. /*
  91. * Macros for annotating the expected destination of (h)rfid
  92. *
  93. * The nop instructions allow us to insert one or more instructions to flush the
  94. * L1-D cache when returning to userspace or a guest.
  95. */
  96. #define RFI_FLUSH_SLOT \
  97. RFI_FLUSH_FIXUP_SECTION; \
  98. nop; \
  99. nop; \
  100. nop
  101. #define RFI_TO_KERNEL \
  102. rfid
  103. #define RFI_TO_USER \
  104. STF_EXIT_BARRIER_SLOT; \
  105. RFI_FLUSH_SLOT; \
  106. rfid; \
  107. b rfi_flush_fallback
  108. #define RFI_TO_USER_OR_KERNEL \
  109. STF_EXIT_BARRIER_SLOT; \
  110. RFI_FLUSH_SLOT; \
  111. rfid; \
  112. b rfi_flush_fallback
  113. #define RFI_TO_GUEST \
  114. STF_EXIT_BARRIER_SLOT; \
  115. RFI_FLUSH_SLOT; \
  116. rfid; \
  117. b rfi_flush_fallback
  118. #define HRFI_TO_KERNEL \
  119. hrfid
  120. #define HRFI_TO_USER \
  121. STF_EXIT_BARRIER_SLOT; \
  122. RFI_FLUSH_SLOT; \
  123. hrfid; \
  124. b hrfi_flush_fallback
  125. #define HRFI_TO_USER_OR_KERNEL \
  126. STF_EXIT_BARRIER_SLOT; \
  127. RFI_FLUSH_SLOT; \
  128. hrfid; \
  129. b hrfi_flush_fallback
  130. #define HRFI_TO_GUEST \
  131. STF_EXIT_BARRIER_SLOT; \
  132. RFI_FLUSH_SLOT; \
  133. hrfid; \
  134. b hrfi_flush_fallback
  135. #define HRFI_TO_UNKNOWN \
  136. STF_EXIT_BARRIER_SLOT; \
  137. RFI_FLUSH_SLOT; \
  138. hrfid; \
  139. b hrfi_flush_fallback
  140. #ifdef CONFIG_RELOCATABLE
  141. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  142. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  143. LOAD_HANDLER(r12,label); \
  144. mtctr r12; \
  145. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  146. li r10,MSR_RI; \
  147. mtmsrd r10,1; /* Set RI (EE=0) */ \
  148. bctr;
  149. #else
  150. /* If not relocatable, we can jump directly -- and save messing with LR */
  151. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  152. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  153. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  154. li r10,MSR_RI; \
  155. mtmsrd r10,1; /* Set RI (EE=0) */ \
  156. b label;
  157. #endif
  158. #define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  159. __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  160. /*
  161. * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
  162. * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which
  163. * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
  164. */
  165. #define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \
  166. EXCEPTION_PROLOG_0(area); \
  167. EXCEPTION_PROLOG_1(area, extra, vec); \
  168. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  169. /*
  170. * We're short on space and time in the exception prolog, so we can't
  171. * use the normal LOAD_REG_IMMEDIATE macro to load the address of label.
  172. * Instead we get the base of the kernel from paca->kernelbase and or in the low
  173. * part of label. This requires that the label be within 64KB of kernelbase, and
  174. * that kernelbase be 64K aligned.
  175. */
  176. #define LOAD_HANDLER(reg, label) \
  177. ld reg,PACAKBASE(r13); /* get high part of &label */ \
  178. ori reg,reg,FIXED_SYMBOL_ABS_ADDR(label);
  179. #define __LOAD_HANDLER(reg, label) \
  180. ld reg,PACAKBASE(r13); \
  181. ori reg,reg,(ABS_ADDR(label))@l;
  182. /*
  183. * Branches from unrelocated code (e.g., interrupts) to labels outside
  184. * head-y require >64K offsets.
  185. */
  186. #define __LOAD_FAR_HANDLER(reg, label) \
  187. ld reg,PACAKBASE(r13); \
  188. ori reg,reg,(ABS_ADDR(label))@l; \
  189. addis reg,reg,(ABS_ADDR(label))@h;
  190. /* Exception register prefixes */
  191. #define EXC_HV H
  192. #define EXC_STD
  193. #if defined(CONFIG_RELOCATABLE)
  194. /*
  195. * If we support interrupts with relocation on AND we're a relocatable kernel,
  196. * we need to use CTR to get to the 2nd level handler. So, save/restore it
  197. * when required.
  198. */
  199. #define SAVE_CTR(reg, area) mfctr reg ; std reg,area+EX_CTR(r13)
  200. #define GET_CTR(reg, area) ld reg,area+EX_CTR(r13)
  201. #define RESTORE_CTR(reg, area) ld reg,area+EX_CTR(r13) ; mtctr reg
  202. #else
  203. /* ...else CTR is unused and in register. */
  204. #define SAVE_CTR(reg, area)
  205. #define GET_CTR(reg, area) mfctr reg
  206. #define RESTORE_CTR(reg, area)
  207. #endif
  208. /*
  209. * PPR save/restore macros used in exceptions_64s.S
  210. * Used for P7 or later processors
  211. */
  212. #define SAVE_PPR(area, ra, rb) \
  213. BEGIN_FTR_SECTION_NESTED(940) \
  214. ld ra,PACACURRENT(r13); \
  215. ld rb,area+EX_PPR(r13); /* Read PPR from paca */ \
  216. std rb,TASKTHREADPPR(ra); \
  217. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940)
  218. #define RESTORE_PPR_PACA(area, ra) \
  219. BEGIN_FTR_SECTION_NESTED(941) \
  220. ld ra,area+EX_PPR(r13); \
  221. mtspr SPRN_PPR,ra; \
  222. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941)
  223. /*
  224. * Get an SPR into a register if the CPU has the given feature
  225. */
  226. #define OPT_GET_SPR(ra, spr, ftr) \
  227. BEGIN_FTR_SECTION_NESTED(943) \
  228. mfspr ra,spr; \
  229. END_FTR_SECTION_NESTED(ftr,ftr,943)
  230. /*
  231. * Set an SPR from a register if the CPU has the given feature
  232. */
  233. #define OPT_SET_SPR(ra, spr, ftr) \
  234. BEGIN_FTR_SECTION_NESTED(943) \
  235. mtspr spr,ra; \
  236. END_FTR_SECTION_NESTED(ftr,ftr,943)
  237. /*
  238. * Save a register to the PACA if the CPU has the given feature
  239. */
  240. #define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \
  241. BEGIN_FTR_SECTION_NESTED(943) \
  242. std ra,offset(r13); \
  243. END_FTR_SECTION_NESTED(ftr,ftr,943)
  244. #define EXCEPTION_PROLOG_0(area) \
  245. GET_PACA(r13); \
  246. std r9,area+EX_R9(r13); /* save r9 */ \
  247. OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \
  248. HMT_MEDIUM; \
  249. std r10,area+EX_R10(r13); /* save r10 - r12 */ \
  250. OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR)
  251. #define __EXCEPTION_PROLOG_1_PRE(area) \
  252. OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \
  253. OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \
  254. INTERRUPT_TO_KERNEL; \
  255. SAVE_CTR(r10, area); \
  256. mfcr r9;
  257. #define __EXCEPTION_PROLOG_1_POST(area) \
  258. std r11,area+EX_R11(r13); \
  259. std r12,area+EX_R12(r13); \
  260. GET_SCRATCH0(r10); \
  261. std r10,area+EX_R13(r13)
  262. /*
  263. * This version of the EXCEPTION_PROLOG_1 will carry
  264. * addition parameter called "bitmask" to support
  265. * checking of the interrupt maskable level in the SOFTEN_TEST.
  266. * Intended to be used in MASKABLE_EXCPETION_* macros.
  267. */
  268. #define MASKABLE_EXCEPTION_PROLOG_1(area, extra, vec, bitmask) \
  269. __EXCEPTION_PROLOG_1_PRE(area); \
  270. extra(vec, bitmask); \
  271. __EXCEPTION_PROLOG_1_POST(area);
  272. /*
  273. * This version of the EXCEPTION_PROLOG_1 is intended
  274. * to be used in STD_EXCEPTION* macros
  275. */
  276. #define _EXCEPTION_PROLOG_1(area, extra, vec) \
  277. __EXCEPTION_PROLOG_1_PRE(area); \
  278. extra(vec); \
  279. __EXCEPTION_PROLOG_1_POST(area);
  280. #define EXCEPTION_PROLOG_1(area, extra, vec) \
  281. _EXCEPTION_PROLOG_1(area, extra, vec)
  282. #define __EXCEPTION_PROLOG_PSERIES_1(label, h) \
  283. ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
  284. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  285. LOAD_HANDLER(r12,label) \
  286. mtspr SPRN_##h##SRR0,r12; \
  287. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  288. mtspr SPRN_##h##SRR1,r10; \
  289. h##RFI_TO_KERNEL; \
  290. b . /* prevent speculative execution */
  291. #define EXCEPTION_PROLOG_PSERIES_1(label, h) \
  292. __EXCEPTION_PROLOG_PSERIES_1(label, h)
  293. /* _NORI variant keeps MSR_RI clear */
  294. #define __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
  295. ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
  296. xori r10,r10,MSR_RI; /* Clear MSR_RI */ \
  297. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  298. LOAD_HANDLER(r12,label) \
  299. mtspr SPRN_##h##SRR0,r12; \
  300. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  301. mtspr SPRN_##h##SRR1,r10; \
  302. h##RFI_TO_KERNEL; \
  303. b . /* prevent speculative execution */
  304. #define EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
  305. __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h)
  306. #define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \
  307. EXCEPTION_PROLOG_0(area); \
  308. EXCEPTION_PROLOG_1(area, extra, vec); \
  309. EXCEPTION_PROLOG_PSERIES_1(label, h);
  310. #define __KVMTEST(h, n) \
  311. lbz r10,HSTATE_IN_GUEST(r13); \
  312. cmpwi r10,0; \
  313. bne do_kvm_##h##n
  314. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  315. /*
  316. * If hv is possible, interrupts come into to the hv version
  317. * of the kvmppc_interrupt code, which then jumps to the PR handler,
  318. * kvmppc_interrupt_pr, if the guest is a PR guest.
  319. */
  320. #define kvmppc_interrupt kvmppc_interrupt_hv
  321. #else
  322. #define kvmppc_interrupt kvmppc_interrupt_pr
  323. #endif
  324. /*
  325. * Branch to label using its 0xC000 address. This results in instruction
  326. * address suitable for MSR[IR]=0 or 1, which allows relocation to be turned
  327. * on using mtmsr rather than rfid.
  328. *
  329. * This could set the 0xc bits for !RELOCATABLE as an immediate, rather than
  330. * load KBASE for a slight optimisation.
  331. */
  332. #define BRANCH_TO_C000(reg, label) \
  333. __LOAD_HANDLER(reg, label); \
  334. mtctr reg; \
  335. bctr
  336. #ifdef CONFIG_RELOCATABLE
  337. #define BRANCH_TO_COMMON(reg, label) \
  338. __LOAD_HANDLER(reg, label); \
  339. mtctr reg; \
  340. bctr
  341. #define BRANCH_LINK_TO_FAR(label) \
  342. __LOAD_FAR_HANDLER(r12, label); \
  343. mtctr r12; \
  344. bctrl
  345. /*
  346. * KVM requires __LOAD_FAR_HANDLER.
  347. *
  348. * __BRANCH_TO_KVM_EXIT branches are also a special case because they
  349. * explicitly use r9 then reload it from PACA before branching. Hence
  350. * the double-underscore.
  351. */
  352. #define __BRANCH_TO_KVM_EXIT(area, label) \
  353. mfctr r9; \
  354. std r9,HSTATE_SCRATCH1(r13); \
  355. __LOAD_FAR_HANDLER(r9, label); \
  356. mtctr r9; \
  357. ld r9,area+EX_R9(r13); \
  358. bctr
  359. #else
  360. #define BRANCH_TO_COMMON(reg, label) \
  361. b label
  362. #define BRANCH_LINK_TO_FAR(label) \
  363. bl label
  364. #define __BRANCH_TO_KVM_EXIT(area, label) \
  365. ld r9,area+EX_R9(r13); \
  366. b label
  367. #endif
  368. /* Do not enable RI */
  369. #define EXCEPTION_PROLOG_PSERIES_NORI(area, label, h, extra, vec) \
  370. EXCEPTION_PROLOG_0(area); \
  371. EXCEPTION_PROLOG_1(area, extra, vec); \
  372. EXCEPTION_PROLOG_PSERIES_1_NORI(label, h);
  373. #define __KVM_HANDLER(area, h, n) \
  374. BEGIN_FTR_SECTION_NESTED(947) \
  375. ld r10,area+EX_CFAR(r13); \
  376. std r10,HSTATE_CFAR(r13); \
  377. END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947); \
  378. BEGIN_FTR_SECTION_NESTED(948) \
  379. ld r10,area+EX_PPR(r13); \
  380. std r10,HSTATE_PPR(r13); \
  381. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
  382. ld r10,area+EX_R10(r13); \
  383. std r12,HSTATE_SCRATCH0(r13); \
  384. sldi r12,r9,32; \
  385. ori r12,r12,(n); \
  386. /* This reloads r9 before branching to kvmppc_interrupt */ \
  387. __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt)
  388. #define __KVM_HANDLER_SKIP(area, h, n) \
  389. cmpwi r10,KVM_GUEST_MODE_SKIP; \
  390. beq 89f; \
  391. BEGIN_FTR_SECTION_NESTED(948) \
  392. ld r10,area+EX_PPR(r13); \
  393. std r10,HSTATE_PPR(r13); \
  394. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
  395. ld r10,area+EX_R10(r13); \
  396. std r12,HSTATE_SCRATCH0(r13); \
  397. sldi r12,r9,32; \
  398. ori r12,r12,(n); \
  399. /* This reloads r9 before branching to kvmppc_interrupt */ \
  400. __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt); \
  401. 89: mtocrf 0x80,r9; \
  402. ld r9,area+EX_R9(r13); \
  403. ld r10,area+EX_R10(r13); \
  404. b kvmppc_skip_##h##interrupt
  405. #ifdef CONFIG_KVM_BOOK3S_64_HANDLER
  406. #define KVMTEST(h, n) __KVMTEST(h, n)
  407. #define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n)
  408. #define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
  409. #else
  410. #define KVMTEST(h, n)
  411. #define KVM_HANDLER(area, h, n)
  412. #define KVM_HANDLER_SKIP(area, h, n)
  413. #endif
  414. #define NOTEST(n)
  415. #define EXCEPTION_PROLOG_COMMON_1() \
  416. std r9,_CCR(r1); /* save CR in stackframe */ \
  417. std r11,_NIP(r1); /* save SRR0 in stackframe */ \
  418. std r12,_MSR(r1); /* save SRR1 in stackframe */ \
  419. std r10,0(r1); /* make stack chain pointer */ \
  420. std r0,GPR0(r1); /* save r0 in stackframe */ \
  421. std r10,GPR1(r1); /* save r1 in stackframe */ \
  422. /*
  423. * The common exception prolog is used for all except a few exceptions
  424. * such as a segment miss on a kernel address. We have to be prepared
  425. * to take another exception from the point where we first touch the
  426. * kernel stack onwards.
  427. *
  428. * On entry r13 points to the paca, r9-r13 are saved in the paca,
  429. * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
  430. * SRR1, and relocation is on.
  431. */
  432. #define EXCEPTION_PROLOG_COMMON(n, area) \
  433. andi. r10,r12,MSR_PR; /* See if coming from user */ \
  434. mr r10,r1; /* Save r1 */ \
  435. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
  436. beq- 1f; \
  437. ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
  438. 1: cmpdi cr1,r1,-INT_FRAME_SIZE; /* check if r1 is in userspace */ \
  439. blt+ cr1,3f; /* abort if it is */ \
  440. li r1,(n); /* will be reloaded later */ \
  441. sth r1,PACA_TRAP_SAVE(r13); \
  442. std r3,area+EX_R3(r13); \
  443. addi r3,r13,area; /* r3 -> where regs are saved*/ \
  444. RESTORE_CTR(r1, area); \
  445. b bad_stack; \
  446. 3: EXCEPTION_PROLOG_COMMON_1(); \
  447. beq 4f; /* if from kernel mode */ \
  448. ACCOUNT_CPU_USER_ENTRY(r13, r9, r10); \
  449. SAVE_PPR(area, r9, r10); \
  450. 4: EXCEPTION_PROLOG_COMMON_2(area) \
  451. EXCEPTION_PROLOG_COMMON_3(n) \
  452. ACCOUNT_STOLEN_TIME
  453. /* Save original regs values from save area to stack frame. */
  454. #define EXCEPTION_PROLOG_COMMON_2(area) \
  455. ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
  456. ld r10,area+EX_R10(r13); \
  457. std r9,GPR9(r1); \
  458. std r10,GPR10(r1); \
  459. ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
  460. ld r10,area+EX_R12(r13); \
  461. ld r11,area+EX_R13(r13); \
  462. std r9,GPR11(r1); \
  463. std r10,GPR12(r1); \
  464. std r11,GPR13(r1); \
  465. BEGIN_FTR_SECTION_NESTED(66); \
  466. ld r10,area+EX_CFAR(r13); \
  467. std r10,ORIG_GPR3(r1); \
  468. END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
  469. GET_CTR(r10, area); \
  470. std r10,_CTR(r1);
  471. #define EXCEPTION_PROLOG_COMMON_3(n) \
  472. std r2,GPR2(r1); /* save r2 in stackframe */ \
  473. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  474. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  475. mflr r9; /* Get LR, later save to stack */ \
  476. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  477. std r9,_LINK(r1); \
  478. lbz r10,PACAIRQSOFTMASK(r13); \
  479. mfspr r11,SPRN_XER; /* save XER in stackframe */ \
  480. std r10,SOFTE(r1); \
  481. std r11,_XER(r1); \
  482. li r9,(n)+1; \
  483. std r9,_TRAP(r1); /* set trap number */ \
  484. li r10,0; \
  485. ld r11,exception_marker@toc(r2); \
  486. std r10,RESULT(r1); /* clear regs->result */ \
  487. std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */
  488. /*
  489. * Exception vectors.
  490. */
  491. #define STD_EXCEPTION_PSERIES(vec, label) \
  492. SET_SCRATCH0(r13); /* save r13 */ \
  493. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
  494. EXC_STD, KVMTEST_PR, vec); \
  495. /* Version of above for when we have to branch out-of-line */
  496. #define __OOL_EXCEPTION(vec, label, hdlr) \
  497. SET_SCRATCH0(r13) \
  498. EXCEPTION_PROLOG_0(PACA_EXGEN) \
  499. b hdlr;
  500. #define STD_EXCEPTION_PSERIES_OOL(vec, label) \
  501. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \
  502. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
  503. #define STD_EXCEPTION_HV(loc, vec, label) \
  504. SET_SCRATCH0(r13); /* save r13 */ \
  505. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
  506. EXC_HV, KVMTEST_HV, vec);
  507. #define STD_EXCEPTION_HV_OOL(vec, label) \
  508. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
  509. EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
  510. #define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  511. /* No guest interrupts come through here */ \
  512. SET_SCRATCH0(r13); /* save r13 */ \
  513. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_STD, NOTEST, vec);
  514. #define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label) \
  515. EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \
  516. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_STD)
  517. #define STD_RELON_EXCEPTION_HV(loc, vec, label) \
  518. SET_SCRATCH0(r13); /* save r13 */ \
  519. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, \
  520. EXC_HV, KVMTEST_HV, vec);
  521. #define STD_RELON_EXCEPTION_HV_OOL(vec, label) \
  522. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
  523. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
  524. /* This associate vector numbers with bits in paca->irq_happened */
  525. #define SOFTEN_VALUE_0x500 PACA_IRQ_EE
  526. #define SOFTEN_VALUE_0x900 PACA_IRQ_DEC
  527. #define SOFTEN_VALUE_0x980 PACA_IRQ_DEC
  528. #define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL
  529. #define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL
  530. #define SOFTEN_VALUE_0xe60 PACA_IRQ_HMI
  531. #define SOFTEN_VALUE_0xea0 PACA_IRQ_EE
  532. #define SOFTEN_VALUE_0xf00 PACA_IRQ_PMI
  533. #define __SOFTEN_TEST(h, vec, bitmask) \
  534. lbz r10,PACAIRQSOFTMASK(r13); \
  535. andi. r10,r10,bitmask; \
  536. li r10,SOFTEN_VALUE_##vec; \
  537. bne masked_##h##interrupt
  538. #define _SOFTEN_TEST(h, vec, bitmask) __SOFTEN_TEST(h, vec, bitmask)
  539. #define SOFTEN_TEST_PR(vec, bitmask) \
  540. KVMTEST(EXC_STD, vec); \
  541. _SOFTEN_TEST(EXC_STD, vec, bitmask)
  542. #define SOFTEN_TEST_HV(vec, bitmask) \
  543. KVMTEST(EXC_HV, vec); \
  544. _SOFTEN_TEST(EXC_HV, vec, bitmask)
  545. #define KVMTEST_PR(vec) \
  546. KVMTEST(EXC_STD, vec)
  547. #define KVMTEST_HV(vec) \
  548. KVMTEST(EXC_HV, vec)
  549. #define SOFTEN_NOTEST_PR(vec, bitmask) _SOFTEN_TEST(EXC_STD, vec, bitmask)
  550. #define SOFTEN_NOTEST_HV(vec, bitmask) _SOFTEN_TEST(EXC_HV, vec, bitmask)
  551. #define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra, bitmask) \
  552. SET_SCRATCH0(r13); /* save r13 */ \
  553. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  554. MASKABLE_EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec, bitmask); \
  555. EXCEPTION_PROLOG_PSERIES_1(label, h);
  556. #define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra, bitmask) \
  557. __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra, bitmask)
  558. #define MASKABLE_EXCEPTION_PSERIES(loc, vec, label, bitmask) \
  559. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  560. EXC_STD, SOFTEN_TEST_PR, bitmask)
  561. #define MASKABLE_EXCEPTION_PSERIES_OOL(vec, label, bitmask) \
  562. MASKABLE_EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_PR, vec, bitmask);\
  563. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
  564. #define MASKABLE_EXCEPTION_HV(loc, vec, label, bitmask) \
  565. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  566. EXC_HV, SOFTEN_TEST_HV, bitmask)
  567. #define MASKABLE_EXCEPTION_HV_OOL(vec, label, bitmask) \
  568. MASKABLE_EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec, bitmask);\
  569. EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
  570. #define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra, bitmask) \
  571. SET_SCRATCH0(r13); /* save r13 */ \
  572. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  573. MASKABLE_EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec, bitmask); \
  574. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  575. #define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra, bitmask)\
  576. __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra, bitmask)
  577. #define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label, bitmask) \
  578. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  579. EXC_STD, SOFTEN_NOTEST_PR, bitmask)
  580. #define MASKABLE_RELON_EXCEPTION_PSERIES_OOL(vec, label, bitmask) \
  581. MASKABLE_EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_NOTEST_PR, vec, bitmask);\
  582. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD);
  583. #define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label, bitmask) \
  584. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  585. EXC_HV, SOFTEN_TEST_HV, bitmask)
  586. #define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label, bitmask) \
  587. MASKABLE_EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec, bitmask);\
  588. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
  589. /*
  590. * Our exception common code can be passed various "additions"
  591. * to specify the behaviour of interrupts, whether to kick the
  592. * runlatch, etc...
  593. */
  594. /*
  595. * This addition reconciles our actual IRQ state with the various software
  596. * flags that track it. This may call C code.
  597. */
  598. #define ADD_RECONCILE RECONCILE_IRQ_STATE(r10,r11)
  599. #define ADD_NVGPRS \
  600. bl save_nvgprs
  601. #define RUNLATCH_ON \
  602. BEGIN_FTR_SECTION \
  603. CURRENT_THREAD_INFO(r3, r1); \
  604. ld r4,TI_LOCAL_FLAGS(r3); \
  605. andi. r0,r4,_TLF_RUNLATCH; \
  606. beql ppc64_runlatch_on_trampoline; \
  607. END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
  608. #define EXCEPTION_COMMON(area, trap, label, hdlr, ret, additions) \
  609. EXCEPTION_PROLOG_COMMON(trap, area); \
  610. /* Volatile regs are potentially clobbered here */ \
  611. additions; \
  612. addi r3,r1,STACK_FRAME_OVERHEAD; \
  613. bl hdlr; \
  614. b ret
  615. /*
  616. * Exception where stack is already set in r1, r1 is saved in r10, and it
  617. * continues rather than returns.
  618. */
  619. #define EXCEPTION_COMMON_NORET_STACK(area, trap, label, hdlr, additions) \
  620. EXCEPTION_PROLOG_COMMON_1(); \
  621. EXCEPTION_PROLOG_COMMON_2(area); \
  622. EXCEPTION_PROLOG_COMMON_3(trap); \
  623. /* Volatile regs are potentially clobbered here */ \
  624. additions; \
  625. addi r3,r1,STACK_FRAME_OVERHEAD; \
  626. bl hdlr
  627. #define STD_EXCEPTION_COMMON(trap, label, hdlr) \
  628. EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
  629. ret_from_except, ADD_NVGPRS;ADD_RECONCILE)
  630. /*
  631. * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
  632. * in the idle task and therefore need the special idle handling
  633. * (finish nap and runlatch)
  634. */
  635. #define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
  636. EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
  637. ret_from_except_lite, FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON)
  638. /*
  639. * When the idle code in power4_idle puts the CPU into NAP mode,
  640. * it has to do so in a loop, and relies on the external interrupt
  641. * and decrementer interrupt entry code to get it out of the loop.
  642. * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
  643. * to signal that it is in the loop and needs help to get out.
  644. */
  645. #ifdef CONFIG_PPC_970_NAP
  646. #define FINISH_NAP \
  647. BEGIN_FTR_SECTION \
  648. CURRENT_THREAD_INFO(r11, r1); \
  649. ld r9,TI_LOCAL_FLAGS(r11); \
  650. andi. r10,r9,_TLF_NAPPING; \
  651. bnel power4_fixup_nap; \
  652. END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
  653. #else
  654. #define FINISH_NAP
  655. #endif
  656. #endif /* _ASM_POWERPC_EXCEPTION_H */