spi-sh-msiof.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227
  1. /*
  2. * SuperH MSIOF SPI Master Interface
  3. *
  4. * Copyright (c) 2009 Magnus Damm
  5. * Copyright (C) 2014 Glider bvba
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. */
  12. #include <linux/bitmap.h>
  13. #include <linux/clk.h>
  14. #include <linux/completion.h>
  15. #include <linux/delay.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/dmaengine.h>
  18. #include <linux/err.h>
  19. #include <linux/gpio.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/io.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/sh_dma.h>
  29. #include <linux/spi/sh_msiof.h>
  30. #include <linux/spi/spi.h>
  31. #include <asm/unaligned.h>
  32. struct sh_msiof_chipdata {
  33. u16 tx_fifo_size;
  34. u16 rx_fifo_size;
  35. u16 master_flags;
  36. };
  37. struct sh_msiof_spi_priv {
  38. struct spi_master *master;
  39. void __iomem *mapbase;
  40. struct clk *clk;
  41. struct platform_device *pdev;
  42. const struct sh_msiof_chipdata *chipdata;
  43. struct sh_msiof_spi_info *info;
  44. struct completion done;
  45. int tx_fifo_size;
  46. int rx_fifo_size;
  47. void *tx_dma_page;
  48. void *rx_dma_page;
  49. dma_addr_t tx_dma_addr;
  50. dma_addr_t rx_dma_addr;
  51. };
  52. #define TMDR1 0x00 /* Transmit Mode Register 1 */
  53. #define TMDR2 0x04 /* Transmit Mode Register 2 */
  54. #define TMDR3 0x08 /* Transmit Mode Register 3 */
  55. #define RMDR1 0x10 /* Receive Mode Register 1 */
  56. #define RMDR2 0x14 /* Receive Mode Register 2 */
  57. #define RMDR3 0x18 /* Receive Mode Register 3 */
  58. #define TSCR 0x20 /* Transmit Clock Select Register */
  59. #define RSCR 0x22 /* Receive Clock Select Register (SH, A1, APE6) */
  60. #define CTR 0x28 /* Control Register */
  61. #define FCTR 0x30 /* FIFO Control Register */
  62. #define STR 0x40 /* Status Register */
  63. #define IER 0x44 /* Interrupt Enable Register */
  64. #define TDR1 0x48 /* Transmit Control Data Register 1 (SH, A1) */
  65. #define TDR2 0x4c /* Transmit Control Data Register 2 (SH, A1) */
  66. #define TFDR 0x50 /* Transmit FIFO Data Register */
  67. #define RDR1 0x58 /* Receive Control Data Register 1 (SH, A1) */
  68. #define RDR2 0x5c /* Receive Control Data Register 2 (SH, A1) */
  69. #define RFDR 0x60 /* Receive FIFO Data Register */
  70. /* TMDR1 and RMDR1 */
  71. #define MDR1_TRMD 0x80000000 /* Transfer Mode (1 = Master mode) */
  72. #define MDR1_SYNCMD_MASK 0x30000000 /* SYNC Mode */
  73. #define MDR1_SYNCMD_SPI 0x20000000 /* Level mode/SPI */
  74. #define MDR1_SYNCMD_LR 0x30000000 /* L/R mode */
  75. #define MDR1_SYNCAC_SHIFT 25 /* Sync Polarity (1 = Active-low) */
  76. #define MDR1_BITLSB_SHIFT 24 /* MSB/LSB First (1 = LSB first) */
  77. #define MDR1_FLD_MASK 0x000000c0 /* Frame Sync Signal Interval (0-3) */
  78. #define MDR1_FLD_SHIFT 2
  79. #define MDR1_XXSTP 0x00000001 /* Transmission/Reception Stop on FIFO */
  80. /* TMDR1 */
  81. #define TMDR1_PCON 0x40000000 /* Transfer Signal Connection */
  82. /* TMDR2 and RMDR2 */
  83. #define MDR2_BITLEN1(i) (((i) - 1) << 24) /* Data Size (8-32 bits) */
  84. #define MDR2_WDLEN1(i) (((i) - 1) << 16) /* Word Count (1-64/256 (SH, A1))) */
  85. #define MDR2_GRPMASK1 0x00000001 /* Group Output Mask 1 (SH, A1) */
  86. #define MAX_WDLEN 256U
  87. /* TSCR and RSCR */
  88. #define SCR_BRPS_MASK 0x1f00 /* Prescaler Setting (1-32) */
  89. #define SCR_BRPS(i) (((i) - 1) << 8)
  90. #define SCR_BRDV_MASK 0x0007 /* Baud Rate Generator's Division Ratio */
  91. #define SCR_BRDV_DIV_2 0x0000
  92. #define SCR_BRDV_DIV_4 0x0001
  93. #define SCR_BRDV_DIV_8 0x0002
  94. #define SCR_BRDV_DIV_16 0x0003
  95. #define SCR_BRDV_DIV_32 0x0004
  96. #define SCR_BRDV_DIV_1 0x0007
  97. /* CTR */
  98. #define CTR_TSCKIZ_MASK 0xc0000000 /* Transmit Clock I/O Polarity Select */
  99. #define CTR_TSCKIZ_SCK 0x80000000 /* Disable SCK when TX disabled */
  100. #define CTR_TSCKIZ_POL_SHIFT 30 /* Transmit Clock Polarity */
  101. #define CTR_RSCKIZ_MASK 0x30000000 /* Receive Clock Polarity Select */
  102. #define CTR_RSCKIZ_SCK 0x20000000 /* Must match CTR_TSCKIZ_SCK */
  103. #define CTR_RSCKIZ_POL_SHIFT 28 /* Receive Clock Polarity */
  104. #define CTR_TEDG_SHIFT 27 /* Transmit Timing (1 = falling edge) */
  105. #define CTR_REDG_SHIFT 26 /* Receive Timing (1 = falling edge) */
  106. #define CTR_TXDIZ_MASK 0x00c00000 /* Pin Output When TX is Disabled */
  107. #define CTR_TXDIZ_LOW 0x00000000 /* 0 */
  108. #define CTR_TXDIZ_HIGH 0x00400000 /* 1 */
  109. #define CTR_TXDIZ_HIZ 0x00800000 /* High-impedance */
  110. #define CTR_TSCKE 0x00008000 /* Transmit Serial Clock Output Enable */
  111. #define CTR_TFSE 0x00004000 /* Transmit Frame Sync Signal Output Enable */
  112. #define CTR_TXE 0x00000200 /* Transmit Enable */
  113. #define CTR_RXE 0x00000100 /* Receive Enable */
  114. /* FCTR */
  115. #define FCTR_TFWM_MASK 0xe0000000 /* Transmit FIFO Watermark */
  116. #define FCTR_TFWM_64 0x00000000 /* Transfer Request when 64 empty stages */
  117. #define FCTR_TFWM_32 0x20000000 /* Transfer Request when 32 empty stages */
  118. #define FCTR_TFWM_24 0x40000000 /* Transfer Request when 24 empty stages */
  119. #define FCTR_TFWM_16 0x60000000 /* Transfer Request when 16 empty stages */
  120. #define FCTR_TFWM_12 0x80000000 /* Transfer Request when 12 empty stages */
  121. #define FCTR_TFWM_8 0xa0000000 /* Transfer Request when 8 empty stages */
  122. #define FCTR_TFWM_4 0xc0000000 /* Transfer Request when 4 empty stages */
  123. #define FCTR_TFWM_1 0xe0000000 /* Transfer Request when 1 empty stage */
  124. #define FCTR_TFUA_MASK 0x07f00000 /* Transmit FIFO Usable Area */
  125. #define FCTR_TFUA_SHIFT 20
  126. #define FCTR_TFUA(i) ((i) << FCTR_TFUA_SHIFT)
  127. #define FCTR_RFWM_MASK 0x0000e000 /* Receive FIFO Watermark */
  128. #define FCTR_RFWM_1 0x00000000 /* Transfer Request when 1 valid stages */
  129. #define FCTR_RFWM_4 0x00002000 /* Transfer Request when 4 valid stages */
  130. #define FCTR_RFWM_8 0x00004000 /* Transfer Request when 8 valid stages */
  131. #define FCTR_RFWM_16 0x00006000 /* Transfer Request when 16 valid stages */
  132. #define FCTR_RFWM_32 0x00008000 /* Transfer Request when 32 valid stages */
  133. #define FCTR_RFWM_64 0x0000a000 /* Transfer Request when 64 valid stages */
  134. #define FCTR_RFWM_128 0x0000c000 /* Transfer Request when 128 valid stages */
  135. #define FCTR_RFWM_256 0x0000e000 /* Transfer Request when 256 valid stages */
  136. #define FCTR_RFUA_MASK 0x00001ff0 /* Receive FIFO Usable Area (0x40 = full) */
  137. #define FCTR_RFUA_SHIFT 4
  138. #define FCTR_RFUA(i) ((i) << FCTR_RFUA_SHIFT)
  139. /* STR */
  140. #define STR_TFEMP 0x20000000 /* Transmit FIFO Empty */
  141. #define STR_TDREQ 0x10000000 /* Transmit Data Transfer Request */
  142. #define STR_TEOF 0x00800000 /* Frame Transmission End */
  143. #define STR_TFSERR 0x00200000 /* Transmit Frame Synchronization Error */
  144. #define STR_TFOVF 0x00100000 /* Transmit FIFO Overflow */
  145. #define STR_TFUDF 0x00080000 /* Transmit FIFO Underflow */
  146. #define STR_RFFUL 0x00002000 /* Receive FIFO Full */
  147. #define STR_RDREQ 0x00001000 /* Receive Data Transfer Request */
  148. #define STR_REOF 0x00000080 /* Frame Reception End */
  149. #define STR_RFSERR 0x00000020 /* Receive Frame Synchronization Error */
  150. #define STR_RFUDF 0x00000010 /* Receive FIFO Underflow */
  151. #define STR_RFOVF 0x00000008 /* Receive FIFO Overflow */
  152. /* IER */
  153. #define IER_TDMAE 0x80000000 /* Transmit Data DMA Transfer Req. Enable */
  154. #define IER_TFEMPE 0x20000000 /* Transmit FIFO Empty Enable */
  155. #define IER_TDREQE 0x10000000 /* Transmit Data Transfer Request Enable */
  156. #define IER_TEOFE 0x00800000 /* Frame Transmission End Enable */
  157. #define IER_TFSERRE 0x00200000 /* Transmit Frame Sync Error Enable */
  158. #define IER_TFOVFE 0x00100000 /* Transmit FIFO Overflow Enable */
  159. #define IER_TFUDFE 0x00080000 /* Transmit FIFO Underflow Enable */
  160. #define IER_RDMAE 0x00008000 /* Receive Data DMA Transfer Req. Enable */
  161. #define IER_RFFULE 0x00002000 /* Receive FIFO Full Enable */
  162. #define IER_RDREQE 0x00001000 /* Receive Data Transfer Request Enable */
  163. #define IER_REOFE 0x00000080 /* Frame Reception End Enable */
  164. #define IER_RFSERRE 0x00000020 /* Receive Frame Sync Error Enable */
  165. #define IER_RFUDFE 0x00000010 /* Receive FIFO Underflow Enable */
  166. #define IER_RFOVFE 0x00000008 /* Receive FIFO Overflow Enable */
  167. static u32 sh_msiof_read(struct sh_msiof_spi_priv *p, int reg_offs)
  168. {
  169. switch (reg_offs) {
  170. case TSCR:
  171. case RSCR:
  172. return ioread16(p->mapbase + reg_offs);
  173. default:
  174. return ioread32(p->mapbase + reg_offs);
  175. }
  176. }
  177. static void sh_msiof_write(struct sh_msiof_spi_priv *p, int reg_offs,
  178. u32 value)
  179. {
  180. switch (reg_offs) {
  181. case TSCR:
  182. case RSCR:
  183. iowrite16(value, p->mapbase + reg_offs);
  184. break;
  185. default:
  186. iowrite32(value, p->mapbase + reg_offs);
  187. break;
  188. }
  189. }
  190. static int sh_msiof_modify_ctr_wait(struct sh_msiof_spi_priv *p,
  191. u32 clr, u32 set)
  192. {
  193. u32 mask = clr | set;
  194. u32 data;
  195. int k;
  196. data = sh_msiof_read(p, CTR);
  197. data &= ~clr;
  198. data |= set;
  199. sh_msiof_write(p, CTR, data);
  200. for (k = 100; k > 0; k--) {
  201. if ((sh_msiof_read(p, CTR) & mask) == set)
  202. break;
  203. udelay(10);
  204. }
  205. return k > 0 ? 0 : -ETIMEDOUT;
  206. }
  207. static irqreturn_t sh_msiof_spi_irq(int irq, void *data)
  208. {
  209. struct sh_msiof_spi_priv *p = data;
  210. /* just disable the interrupt and wake up */
  211. sh_msiof_write(p, IER, 0);
  212. complete(&p->done);
  213. return IRQ_HANDLED;
  214. }
  215. static struct {
  216. unsigned short div;
  217. unsigned short scr;
  218. } const sh_msiof_spi_clk_table[] = {
  219. { 1, SCR_BRPS( 1) | SCR_BRDV_DIV_1 },
  220. { 2, SCR_BRPS( 1) | SCR_BRDV_DIV_2 },
  221. { 4, SCR_BRPS( 1) | SCR_BRDV_DIV_4 },
  222. { 8, SCR_BRPS( 1) | SCR_BRDV_DIV_8 },
  223. { 16, SCR_BRPS( 1) | SCR_BRDV_DIV_16 },
  224. { 32, SCR_BRPS( 1) | SCR_BRDV_DIV_32 },
  225. { 64, SCR_BRPS(32) | SCR_BRDV_DIV_2 },
  226. { 128, SCR_BRPS(32) | SCR_BRDV_DIV_4 },
  227. { 256, SCR_BRPS(32) | SCR_BRDV_DIV_8 },
  228. { 512, SCR_BRPS(32) | SCR_BRDV_DIV_16 },
  229. { 1024, SCR_BRPS(32) | SCR_BRDV_DIV_32 },
  230. };
  231. static void sh_msiof_spi_set_clk_regs(struct sh_msiof_spi_priv *p,
  232. unsigned long parent_rate, u32 spi_hz)
  233. {
  234. unsigned long div = 1024;
  235. size_t k;
  236. if (!WARN_ON(!spi_hz || !parent_rate))
  237. div = DIV_ROUND_UP(parent_rate, spi_hz);
  238. /* TODO: make more fine grained */
  239. for (k = 0; k < ARRAY_SIZE(sh_msiof_spi_clk_table); k++) {
  240. if (sh_msiof_spi_clk_table[k].div >= div)
  241. break;
  242. }
  243. k = min_t(int, k, ARRAY_SIZE(sh_msiof_spi_clk_table) - 1);
  244. sh_msiof_write(p, TSCR, sh_msiof_spi_clk_table[k].scr);
  245. if (!(p->chipdata->master_flags & SPI_MASTER_MUST_TX))
  246. sh_msiof_write(p, RSCR, sh_msiof_spi_clk_table[k].scr);
  247. }
  248. static void sh_msiof_spi_set_pin_regs(struct sh_msiof_spi_priv *p,
  249. u32 cpol, u32 cpha,
  250. u32 tx_hi_z, u32 lsb_first, u32 cs_high)
  251. {
  252. u32 tmp;
  253. int edge;
  254. /*
  255. * CPOL CPHA TSCKIZ RSCKIZ TEDG REDG
  256. * 0 0 10 10 1 1
  257. * 0 1 10 10 0 0
  258. * 1 0 11 11 0 0
  259. * 1 1 11 11 1 1
  260. */
  261. tmp = MDR1_SYNCMD_SPI | 1 << MDR1_FLD_SHIFT | MDR1_XXSTP;
  262. tmp |= !cs_high << MDR1_SYNCAC_SHIFT;
  263. tmp |= lsb_first << MDR1_BITLSB_SHIFT;
  264. sh_msiof_write(p, TMDR1, tmp | MDR1_TRMD | TMDR1_PCON);
  265. if (p->chipdata->master_flags & SPI_MASTER_MUST_TX) {
  266. /* These bits are reserved if RX needs TX */
  267. tmp &= ~0x0000ffff;
  268. }
  269. sh_msiof_write(p, RMDR1, tmp);
  270. tmp = 0;
  271. tmp |= CTR_TSCKIZ_SCK | cpol << CTR_TSCKIZ_POL_SHIFT;
  272. tmp |= CTR_RSCKIZ_SCK | cpol << CTR_RSCKIZ_POL_SHIFT;
  273. edge = cpol ^ !cpha;
  274. tmp |= edge << CTR_TEDG_SHIFT;
  275. tmp |= edge << CTR_REDG_SHIFT;
  276. tmp |= tx_hi_z ? CTR_TXDIZ_HIZ : CTR_TXDIZ_LOW;
  277. sh_msiof_write(p, CTR, tmp);
  278. }
  279. static void sh_msiof_spi_set_mode_regs(struct sh_msiof_spi_priv *p,
  280. const void *tx_buf, void *rx_buf,
  281. u32 bits, u32 words)
  282. {
  283. u32 dr2 = MDR2_BITLEN1(bits) | MDR2_WDLEN1(words);
  284. if (tx_buf || (p->chipdata->master_flags & SPI_MASTER_MUST_TX))
  285. sh_msiof_write(p, TMDR2, dr2);
  286. else
  287. sh_msiof_write(p, TMDR2, dr2 | MDR2_GRPMASK1);
  288. if (rx_buf)
  289. sh_msiof_write(p, RMDR2, dr2);
  290. }
  291. static void sh_msiof_reset_str(struct sh_msiof_spi_priv *p)
  292. {
  293. sh_msiof_write(p, STR, sh_msiof_read(p, STR));
  294. }
  295. static void sh_msiof_spi_write_fifo_8(struct sh_msiof_spi_priv *p,
  296. const void *tx_buf, int words, int fs)
  297. {
  298. const u8 *buf_8 = tx_buf;
  299. int k;
  300. for (k = 0; k < words; k++)
  301. sh_msiof_write(p, TFDR, buf_8[k] << fs);
  302. }
  303. static void sh_msiof_spi_write_fifo_16(struct sh_msiof_spi_priv *p,
  304. const void *tx_buf, int words, int fs)
  305. {
  306. const u16 *buf_16 = tx_buf;
  307. int k;
  308. for (k = 0; k < words; k++)
  309. sh_msiof_write(p, TFDR, buf_16[k] << fs);
  310. }
  311. static void sh_msiof_spi_write_fifo_16u(struct sh_msiof_spi_priv *p,
  312. const void *tx_buf, int words, int fs)
  313. {
  314. const u16 *buf_16 = tx_buf;
  315. int k;
  316. for (k = 0; k < words; k++)
  317. sh_msiof_write(p, TFDR, get_unaligned(&buf_16[k]) << fs);
  318. }
  319. static void sh_msiof_spi_write_fifo_32(struct sh_msiof_spi_priv *p,
  320. const void *tx_buf, int words, int fs)
  321. {
  322. const u32 *buf_32 = tx_buf;
  323. int k;
  324. for (k = 0; k < words; k++)
  325. sh_msiof_write(p, TFDR, buf_32[k] << fs);
  326. }
  327. static void sh_msiof_spi_write_fifo_32u(struct sh_msiof_spi_priv *p,
  328. const void *tx_buf, int words, int fs)
  329. {
  330. const u32 *buf_32 = tx_buf;
  331. int k;
  332. for (k = 0; k < words; k++)
  333. sh_msiof_write(p, TFDR, get_unaligned(&buf_32[k]) << fs);
  334. }
  335. static void sh_msiof_spi_write_fifo_s32(struct sh_msiof_spi_priv *p,
  336. const void *tx_buf, int words, int fs)
  337. {
  338. const u32 *buf_32 = tx_buf;
  339. int k;
  340. for (k = 0; k < words; k++)
  341. sh_msiof_write(p, TFDR, swab32(buf_32[k] << fs));
  342. }
  343. static void sh_msiof_spi_write_fifo_s32u(struct sh_msiof_spi_priv *p,
  344. const void *tx_buf, int words, int fs)
  345. {
  346. const u32 *buf_32 = tx_buf;
  347. int k;
  348. for (k = 0; k < words; k++)
  349. sh_msiof_write(p, TFDR, swab32(get_unaligned(&buf_32[k]) << fs));
  350. }
  351. static void sh_msiof_spi_read_fifo_8(struct sh_msiof_spi_priv *p,
  352. void *rx_buf, int words, int fs)
  353. {
  354. u8 *buf_8 = rx_buf;
  355. int k;
  356. for (k = 0; k < words; k++)
  357. buf_8[k] = sh_msiof_read(p, RFDR) >> fs;
  358. }
  359. static void sh_msiof_spi_read_fifo_16(struct sh_msiof_spi_priv *p,
  360. void *rx_buf, int words, int fs)
  361. {
  362. u16 *buf_16 = rx_buf;
  363. int k;
  364. for (k = 0; k < words; k++)
  365. buf_16[k] = sh_msiof_read(p, RFDR) >> fs;
  366. }
  367. static void sh_msiof_spi_read_fifo_16u(struct sh_msiof_spi_priv *p,
  368. void *rx_buf, int words, int fs)
  369. {
  370. u16 *buf_16 = rx_buf;
  371. int k;
  372. for (k = 0; k < words; k++)
  373. put_unaligned(sh_msiof_read(p, RFDR) >> fs, &buf_16[k]);
  374. }
  375. static void sh_msiof_spi_read_fifo_32(struct sh_msiof_spi_priv *p,
  376. void *rx_buf, int words, int fs)
  377. {
  378. u32 *buf_32 = rx_buf;
  379. int k;
  380. for (k = 0; k < words; k++)
  381. buf_32[k] = sh_msiof_read(p, RFDR) >> fs;
  382. }
  383. static void sh_msiof_spi_read_fifo_32u(struct sh_msiof_spi_priv *p,
  384. void *rx_buf, int words, int fs)
  385. {
  386. u32 *buf_32 = rx_buf;
  387. int k;
  388. for (k = 0; k < words; k++)
  389. put_unaligned(sh_msiof_read(p, RFDR) >> fs, &buf_32[k]);
  390. }
  391. static void sh_msiof_spi_read_fifo_s32(struct sh_msiof_spi_priv *p,
  392. void *rx_buf, int words, int fs)
  393. {
  394. u32 *buf_32 = rx_buf;
  395. int k;
  396. for (k = 0; k < words; k++)
  397. buf_32[k] = swab32(sh_msiof_read(p, RFDR) >> fs);
  398. }
  399. static void sh_msiof_spi_read_fifo_s32u(struct sh_msiof_spi_priv *p,
  400. void *rx_buf, int words, int fs)
  401. {
  402. u32 *buf_32 = rx_buf;
  403. int k;
  404. for (k = 0; k < words; k++)
  405. put_unaligned(swab32(sh_msiof_read(p, RFDR) >> fs), &buf_32[k]);
  406. }
  407. static int sh_msiof_spi_setup(struct spi_device *spi)
  408. {
  409. struct device_node *np = spi->master->dev.of_node;
  410. struct sh_msiof_spi_priv *p = spi_master_get_devdata(spi->master);
  411. if (!np) {
  412. /*
  413. * Use spi->controller_data for CS (same strategy as spi_gpio),
  414. * if any. otherwise let HW control CS
  415. */
  416. spi->cs_gpio = (uintptr_t)spi->controller_data;
  417. }
  418. /* Configure pins before deasserting CS */
  419. sh_msiof_spi_set_pin_regs(p, !!(spi->mode & SPI_CPOL),
  420. !!(spi->mode & SPI_CPHA),
  421. !!(spi->mode & SPI_3WIRE),
  422. !!(spi->mode & SPI_LSB_FIRST),
  423. !!(spi->mode & SPI_CS_HIGH));
  424. if (spi->cs_gpio >= 0)
  425. gpio_set_value(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
  426. return 0;
  427. }
  428. static int sh_msiof_prepare_message(struct spi_master *master,
  429. struct spi_message *msg)
  430. {
  431. struct sh_msiof_spi_priv *p = spi_master_get_devdata(master);
  432. const struct spi_device *spi = msg->spi;
  433. /* Configure pins before asserting CS */
  434. sh_msiof_spi_set_pin_regs(p, !!(spi->mode & SPI_CPOL),
  435. !!(spi->mode & SPI_CPHA),
  436. !!(spi->mode & SPI_3WIRE),
  437. !!(spi->mode & SPI_LSB_FIRST),
  438. !!(spi->mode & SPI_CS_HIGH));
  439. return 0;
  440. }
  441. static int sh_msiof_spi_start(struct sh_msiof_spi_priv *p, void *rx_buf)
  442. {
  443. int ret;
  444. /* setup clock and rx/tx signals */
  445. ret = sh_msiof_modify_ctr_wait(p, 0, CTR_TSCKE);
  446. if (rx_buf && !ret)
  447. ret = sh_msiof_modify_ctr_wait(p, 0, CTR_RXE);
  448. if (!ret)
  449. ret = sh_msiof_modify_ctr_wait(p, 0, CTR_TXE);
  450. /* start by setting frame bit */
  451. if (!ret)
  452. ret = sh_msiof_modify_ctr_wait(p, 0, CTR_TFSE);
  453. return ret;
  454. }
  455. static int sh_msiof_spi_stop(struct sh_msiof_spi_priv *p, void *rx_buf)
  456. {
  457. int ret;
  458. /* shut down frame, rx/tx and clock signals */
  459. ret = sh_msiof_modify_ctr_wait(p, CTR_TFSE, 0);
  460. if (!ret)
  461. ret = sh_msiof_modify_ctr_wait(p, CTR_TXE, 0);
  462. if (rx_buf && !ret)
  463. ret = sh_msiof_modify_ctr_wait(p, CTR_RXE, 0);
  464. if (!ret)
  465. ret = sh_msiof_modify_ctr_wait(p, CTR_TSCKE, 0);
  466. return ret;
  467. }
  468. static int sh_msiof_spi_txrx_once(struct sh_msiof_spi_priv *p,
  469. void (*tx_fifo)(struct sh_msiof_spi_priv *,
  470. const void *, int, int),
  471. void (*rx_fifo)(struct sh_msiof_spi_priv *,
  472. void *, int, int),
  473. const void *tx_buf, void *rx_buf,
  474. int words, int bits)
  475. {
  476. int fifo_shift;
  477. int ret;
  478. /* limit maximum word transfer to rx/tx fifo size */
  479. if (tx_buf)
  480. words = min_t(int, words, p->tx_fifo_size);
  481. if (rx_buf)
  482. words = min_t(int, words, p->rx_fifo_size);
  483. /* the fifo contents need shifting */
  484. fifo_shift = 32 - bits;
  485. /* default FIFO watermarks for PIO */
  486. sh_msiof_write(p, FCTR, 0);
  487. /* setup msiof transfer mode registers */
  488. sh_msiof_spi_set_mode_regs(p, tx_buf, rx_buf, bits, words);
  489. sh_msiof_write(p, IER, IER_TEOFE | IER_REOFE);
  490. /* write tx fifo */
  491. if (tx_buf)
  492. tx_fifo(p, tx_buf, words, fifo_shift);
  493. reinit_completion(&p->done);
  494. ret = sh_msiof_spi_start(p, rx_buf);
  495. if (ret) {
  496. dev_err(&p->pdev->dev, "failed to start hardware\n");
  497. goto stop_ier;
  498. }
  499. /* wait for tx fifo to be emptied / rx fifo to be filled */
  500. ret = wait_for_completion_timeout(&p->done, HZ);
  501. if (!ret) {
  502. dev_err(&p->pdev->dev, "PIO timeout\n");
  503. ret = -ETIMEDOUT;
  504. goto stop_reset;
  505. }
  506. /* read rx fifo */
  507. if (rx_buf)
  508. rx_fifo(p, rx_buf, words, fifo_shift);
  509. /* clear status bits */
  510. sh_msiof_reset_str(p);
  511. ret = sh_msiof_spi_stop(p, rx_buf);
  512. if (ret) {
  513. dev_err(&p->pdev->dev, "failed to shut down hardware\n");
  514. return ret;
  515. }
  516. return words;
  517. stop_reset:
  518. sh_msiof_reset_str(p);
  519. sh_msiof_spi_stop(p, rx_buf);
  520. stop_ier:
  521. sh_msiof_write(p, IER, 0);
  522. return ret;
  523. }
  524. static void sh_msiof_dma_complete(void *arg)
  525. {
  526. struct sh_msiof_spi_priv *p = arg;
  527. sh_msiof_write(p, IER, 0);
  528. complete(&p->done);
  529. }
  530. static int sh_msiof_dma_once(struct sh_msiof_spi_priv *p, const void *tx,
  531. void *rx, unsigned int len)
  532. {
  533. u32 ier_bits = 0;
  534. struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
  535. dma_cookie_t cookie;
  536. int ret;
  537. if (tx) {
  538. ier_bits |= IER_TDREQE | IER_TDMAE;
  539. dma_sync_single_for_device(p->master->dma_tx->device->dev,
  540. p->tx_dma_addr, len, DMA_TO_DEVICE);
  541. desc_tx = dmaengine_prep_slave_single(p->master->dma_tx,
  542. p->tx_dma_addr, len, DMA_TO_DEVICE,
  543. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  544. if (!desc_tx)
  545. return -EAGAIN;
  546. }
  547. if (rx) {
  548. ier_bits |= IER_RDREQE | IER_RDMAE;
  549. desc_rx = dmaengine_prep_slave_single(p->master->dma_rx,
  550. p->rx_dma_addr, len, DMA_FROM_DEVICE,
  551. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  552. if (!desc_rx)
  553. return -EAGAIN;
  554. }
  555. /* 1 stage FIFO watermarks for DMA */
  556. sh_msiof_write(p, FCTR, FCTR_TFWM_1 | FCTR_RFWM_1);
  557. /* setup msiof transfer mode registers (32-bit words) */
  558. sh_msiof_spi_set_mode_regs(p, tx, rx, 32, len / 4);
  559. sh_msiof_write(p, IER, ier_bits);
  560. reinit_completion(&p->done);
  561. if (rx) {
  562. desc_rx->callback = sh_msiof_dma_complete;
  563. desc_rx->callback_param = p;
  564. cookie = dmaengine_submit(desc_rx);
  565. if (dma_submit_error(cookie)) {
  566. ret = cookie;
  567. goto stop_ier;
  568. }
  569. dma_async_issue_pending(p->master->dma_rx);
  570. }
  571. if (tx) {
  572. if (rx) {
  573. /* No callback */
  574. desc_tx->callback = NULL;
  575. } else {
  576. desc_tx->callback = sh_msiof_dma_complete;
  577. desc_tx->callback_param = p;
  578. }
  579. cookie = dmaengine_submit(desc_tx);
  580. if (dma_submit_error(cookie)) {
  581. ret = cookie;
  582. goto stop_rx;
  583. }
  584. dma_async_issue_pending(p->master->dma_tx);
  585. }
  586. ret = sh_msiof_spi_start(p, rx);
  587. if (ret) {
  588. dev_err(&p->pdev->dev, "failed to start hardware\n");
  589. goto stop_tx;
  590. }
  591. /* wait for tx fifo to be emptied / rx fifo to be filled */
  592. ret = wait_for_completion_timeout(&p->done, HZ);
  593. if (!ret) {
  594. dev_err(&p->pdev->dev, "DMA timeout\n");
  595. ret = -ETIMEDOUT;
  596. goto stop_reset;
  597. }
  598. /* clear status bits */
  599. sh_msiof_reset_str(p);
  600. ret = sh_msiof_spi_stop(p, rx);
  601. if (ret) {
  602. dev_err(&p->pdev->dev, "failed to shut down hardware\n");
  603. return ret;
  604. }
  605. if (rx)
  606. dma_sync_single_for_cpu(p->master->dma_rx->device->dev,
  607. p->rx_dma_addr, len,
  608. DMA_FROM_DEVICE);
  609. return 0;
  610. stop_reset:
  611. sh_msiof_reset_str(p);
  612. sh_msiof_spi_stop(p, rx);
  613. stop_tx:
  614. if (tx)
  615. dmaengine_terminate_all(p->master->dma_tx);
  616. stop_rx:
  617. if (rx)
  618. dmaengine_terminate_all(p->master->dma_rx);
  619. stop_ier:
  620. sh_msiof_write(p, IER, 0);
  621. return ret;
  622. }
  623. static void copy_bswap32(u32 *dst, const u32 *src, unsigned int words)
  624. {
  625. /* src or dst can be unaligned, but not both */
  626. if ((unsigned long)src & 3) {
  627. while (words--) {
  628. *dst++ = swab32(get_unaligned(src));
  629. src++;
  630. }
  631. } else if ((unsigned long)dst & 3) {
  632. while (words--) {
  633. put_unaligned(swab32(*src++), dst);
  634. dst++;
  635. }
  636. } else {
  637. while (words--)
  638. *dst++ = swab32(*src++);
  639. }
  640. }
  641. static void copy_wswap32(u32 *dst, const u32 *src, unsigned int words)
  642. {
  643. /* src or dst can be unaligned, but not both */
  644. if ((unsigned long)src & 3) {
  645. while (words--) {
  646. *dst++ = swahw32(get_unaligned(src));
  647. src++;
  648. }
  649. } else if ((unsigned long)dst & 3) {
  650. while (words--) {
  651. put_unaligned(swahw32(*src++), dst);
  652. dst++;
  653. }
  654. } else {
  655. while (words--)
  656. *dst++ = swahw32(*src++);
  657. }
  658. }
  659. static void copy_plain32(u32 *dst, const u32 *src, unsigned int words)
  660. {
  661. memcpy(dst, src, words * 4);
  662. }
  663. static int sh_msiof_transfer_one(struct spi_master *master,
  664. struct spi_device *spi,
  665. struct spi_transfer *t)
  666. {
  667. struct sh_msiof_spi_priv *p = spi_master_get_devdata(master);
  668. void (*copy32)(u32 *, const u32 *, unsigned int);
  669. void (*tx_fifo)(struct sh_msiof_spi_priv *, const void *, int, int);
  670. void (*rx_fifo)(struct sh_msiof_spi_priv *, void *, int, int);
  671. const void *tx_buf = t->tx_buf;
  672. void *rx_buf = t->rx_buf;
  673. unsigned int len = t->len;
  674. unsigned int bits = t->bits_per_word;
  675. unsigned int bytes_per_word;
  676. unsigned int words;
  677. int n;
  678. bool swab;
  679. int ret;
  680. /* setup clocks (clock already enabled in chipselect()) */
  681. sh_msiof_spi_set_clk_regs(p, clk_get_rate(p->clk), t->speed_hz);
  682. while (master->dma_tx && len > 15) {
  683. /*
  684. * DMA supports 32-bit words only, hence pack 8-bit and 16-bit
  685. * words, with byte resp. word swapping.
  686. */
  687. unsigned int l = min(len, MAX_WDLEN * 4);
  688. if (bits <= 8) {
  689. if (l & 3)
  690. break;
  691. copy32 = copy_bswap32;
  692. } else if (bits <= 16) {
  693. if (l & 1)
  694. break;
  695. copy32 = copy_wswap32;
  696. } else {
  697. copy32 = copy_plain32;
  698. }
  699. if (tx_buf)
  700. copy32(p->tx_dma_page, tx_buf, l / 4);
  701. ret = sh_msiof_dma_once(p, tx_buf, rx_buf, l);
  702. if (ret == -EAGAIN) {
  703. pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
  704. dev_driver_string(&p->pdev->dev),
  705. dev_name(&p->pdev->dev));
  706. break;
  707. }
  708. if (ret)
  709. return ret;
  710. if (rx_buf) {
  711. copy32(rx_buf, p->rx_dma_page, l / 4);
  712. rx_buf += l;
  713. }
  714. if (tx_buf)
  715. tx_buf += l;
  716. len -= l;
  717. if (!len)
  718. return 0;
  719. }
  720. if (bits <= 8 && len > 15 && !(len & 3)) {
  721. bits = 32;
  722. swab = true;
  723. } else {
  724. swab = false;
  725. }
  726. /* setup bytes per word and fifo read/write functions */
  727. if (bits <= 8) {
  728. bytes_per_word = 1;
  729. tx_fifo = sh_msiof_spi_write_fifo_8;
  730. rx_fifo = sh_msiof_spi_read_fifo_8;
  731. } else if (bits <= 16) {
  732. bytes_per_word = 2;
  733. if ((unsigned long)tx_buf & 0x01)
  734. tx_fifo = sh_msiof_spi_write_fifo_16u;
  735. else
  736. tx_fifo = sh_msiof_spi_write_fifo_16;
  737. if ((unsigned long)rx_buf & 0x01)
  738. rx_fifo = sh_msiof_spi_read_fifo_16u;
  739. else
  740. rx_fifo = sh_msiof_spi_read_fifo_16;
  741. } else if (swab) {
  742. bytes_per_word = 4;
  743. if ((unsigned long)tx_buf & 0x03)
  744. tx_fifo = sh_msiof_spi_write_fifo_s32u;
  745. else
  746. tx_fifo = sh_msiof_spi_write_fifo_s32;
  747. if ((unsigned long)rx_buf & 0x03)
  748. rx_fifo = sh_msiof_spi_read_fifo_s32u;
  749. else
  750. rx_fifo = sh_msiof_spi_read_fifo_s32;
  751. } else {
  752. bytes_per_word = 4;
  753. if ((unsigned long)tx_buf & 0x03)
  754. tx_fifo = sh_msiof_spi_write_fifo_32u;
  755. else
  756. tx_fifo = sh_msiof_spi_write_fifo_32;
  757. if ((unsigned long)rx_buf & 0x03)
  758. rx_fifo = sh_msiof_spi_read_fifo_32u;
  759. else
  760. rx_fifo = sh_msiof_spi_read_fifo_32;
  761. }
  762. /* transfer in fifo sized chunks */
  763. words = len / bytes_per_word;
  764. while (words > 0) {
  765. n = sh_msiof_spi_txrx_once(p, tx_fifo, rx_fifo, tx_buf, rx_buf,
  766. words, bits);
  767. if (n < 0)
  768. return n;
  769. if (tx_buf)
  770. tx_buf += n * bytes_per_word;
  771. if (rx_buf)
  772. rx_buf += n * bytes_per_word;
  773. words -= n;
  774. }
  775. return 0;
  776. }
  777. static const struct sh_msiof_chipdata sh_data = {
  778. .tx_fifo_size = 64,
  779. .rx_fifo_size = 64,
  780. .master_flags = 0,
  781. };
  782. static const struct sh_msiof_chipdata r8a779x_data = {
  783. .tx_fifo_size = 64,
  784. .rx_fifo_size = 256,
  785. .master_flags = SPI_MASTER_MUST_TX,
  786. };
  787. static const struct of_device_id sh_msiof_match[] = {
  788. { .compatible = "renesas,sh-msiof", .data = &sh_data },
  789. { .compatible = "renesas,sh-mobile-msiof", .data = &sh_data },
  790. { .compatible = "renesas,msiof-r8a7790", .data = &r8a779x_data },
  791. { .compatible = "renesas,msiof-r8a7791", .data = &r8a779x_data },
  792. {},
  793. };
  794. MODULE_DEVICE_TABLE(of, sh_msiof_match);
  795. #ifdef CONFIG_OF
  796. static struct sh_msiof_spi_info *sh_msiof_spi_parse_dt(struct device *dev)
  797. {
  798. struct sh_msiof_spi_info *info;
  799. struct device_node *np = dev->of_node;
  800. u32 num_cs = 1;
  801. info = devm_kzalloc(dev, sizeof(struct sh_msiof_spi_info), GFP_KERNEL);
  802. if (!info)
  803. return NULL;
  804. /* Parse the MSIOF properties */
  805. of_property_read_u32(np, "num-cs", &num_cs);
  806. of_property_read_u32(np, "renesas,tx-fifo-size",
  807. &info->tx_fifo_override);
  808. of_property_read_u32(np, "renesas,rx-fifo-size",
  809. &info->rx_fifo_override);
  810. info->num_chipselect = num_cs;
  811. return info;
  812. }
  813. #else
  814. static struct sh_msiof_spi_info *sh_msiof_spi_parse_dt(struct device *dev)
  815. {
  816. return NULL;
  817. }
  818. #endif
  819. static struct dma_chan *sh_msiof_request_dma_chan(struct device *dev,
  820. enum dma_transfer_direction dir, unsigned int id, dma_addr_t port_addr)
  821. {
  822. dma_cap_mask_t mask;
  823. struct dma_chan *chan;
  824. struct dma_slave_config cfg;
  825. int ret;
  826. dma_cap_zero(mask);
  827. dma_cap_set(DMA_SLAVE, mask);
  828. chan = dma_request_channel(mask, shdma_chan_filter,
  829. (void *)(unsigned long)id);
  830. if (!chan) {
  831. dev_warn(dev, "dma_request_channel failed\n");
  832. return NULL;
  833. }
  834. memset(&cfg, 0, sizeof(cfg));
  835. cfg.slave_id = id;
  836. cfg.direction = dir;
  837. if (dir == DMA_MEM_TO_DEV)
  838. cfg.dst_addr = port_addr;
  839. else
  840. cfg.src_addr = port_addr;
  841. ret = dmaengine_slave_config(chan, &cfg);
  842. if (ret) {
  843. dev_warn(dev, "dmaengine_slave_config failed %d\n", ret);
  844. dma_release_channel(chan);
  845. return NULL;
  846. }
  847. return chan;
  848. }
  849. static int sh_msiof_request_dma(struct sh_msiof_spi_priv *p)
  850. {
  851. struct platform_device *pdev = p->pdev;
  852. struct device *dev = &pdev->dev;
  853. const struct sh_msiof_spi_info *info = dev_get_platdata(dev);
  854. const struct resource *res;
  855. struct spi_master *master;
  856. struct device *tx_dev, *rx_dev;
  857. if (!info || !info->dma_tx_id || !info->dma_rx_id)
  858. return 0; /* The driver assumes no error */
  859. /* The DMA engine uses the second register set, if present */
  860. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  861. if (!res)
  862. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  863. master = p->master;
  864. master->dma_tx = sh_msiof_request_dma_chan(dev, DMA_MEM_TO_DEV,
  865. info->dma_tx_id,
  866. res->start + TFDR);
  867. if (!master->dma_tx)
  868. return -ENODEV;
  869. master->dma_rx = sh_msiof_request_dma_chan(dev, DMA_DEV_TO_MEM,
  870. info->dma_rx_id,
  871. res->start + RFDR);
  872. if (!master->dma_rx)
  873. goto free_tx_chan;
  874. p->tx_dma_page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
  875. if (!p->tx_dma_page)
  876. goto free_rx_chan;
  877. p->rx_dma_page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
  878. if (!p->rx_dma_page)
  879. goto free_tx_page;
  880. tx_dev = master->dma_tx->device->dev;
  881. p->tx_dma_addr = dma_map_single(tx_dev, p->tx_dma_page, PAGE_SIZE,
  882. DMA_TO_DEVICE);
  883. if (dma_mapping_error(tx_dev, p->tx_dma_addr))
  884. goto free_rx_page;
  885. rx_dev = master->dma_rx->device->dev;
  886. p->rx_dma_addr = dma_map_single(rx_dev, p->rx_dma_page, PAGE_SIZE,
  887. DMA_FROM_DEVICE);
  888. if (dma_mapping_error(rx_dev, p->rx_dma_addr))
  889. goto unmap_tx_page;
  890. dev_info(dev, "DMA available");
  891. return 0;
  892. unmap_tx_page:
  893. dma_unmap_single(tx_dev, p->tx_dma_addr, PAGE_SIZE, DMA_TO_DEVICE);
  894. free_rx_page:
  895. free_page((unsigned long)p->rx_dma_page);
  896. free_tx_page:
  897. free_page((unsigned long)p->tx_dma_page);
  898. free_rx_chan:
  899. dma_release_channel(master->dma_rx);
  900. free_tx_chan:
  901. dma_release_channel(master->dma_tx);
  902. master->dma_tx = NULL;
  903. return -ENODEV;
  904. }
  905. static void sh_msiof_release_dma(struct sh_msiof_spi_priv *p)
  906. {
  907. struct spi_master *master = p->master;
  908. struct device *dev;
  909. if (!master->dma_tx)
  910. return;
  911. dev = &p->pdev->dev;
  912. dma_unmap_single(master->dma_rx->device->dev, p->rx_dma_addr,
  913. PAGE_SIZE, DMA_FROM_DEVICE);
  914. dma_unmap_single(master->dma_tx->device->dev, p->tx_dma_addr,
  915. PAGE_SIZE, DMA_TO_DEVICE);
  916. free_page((unsigned long)p->rx_dma_page);
  917. free_page((unsigned long)p->tx_dma_page);
  918. dma_release_channel(master->dma_rx);
  919. dma_release_channel(master->dma_tx);
  920. }
  921. static int sh_msiof_spi_probe(struct platform_device *pdev)
  922. {
  923. struct resource *r;
  924. struct spi_master *master;
  925. const struct of_device_id *of_id;
  926. struct sh_msiof_spi_priv *p;
  927. int i;
  928. int ret;
  929. master = spi_alloc_master(&pdev->dev, sizeof(struct sh_msiof_spi_priv));
  930. if (master == NULL) {
  931. dev_err(&pdev->dev, "failed to allocate spi master\n");
  932. return -ENOMEM;
  933. }
  934. p = spi_master_get_devdata(master);
  935. platform_set_drvdata(pdev, p);
  936. p->master = master;
  937. of_id = of_match_device(sh_msiof_match, &pdev->dev);
  938. if (of_id) {
  939. p->chipdata = of_id->data;
  940. p->info = sh_msiof_spi_parse_dt(&pdev->dev);
  941. } else {
  942. p->chipdata = (const void *)pdev->id_entry->driver_data;
  943. p->info = dev_get_platdata(&pdev->dev);
  944. }
  945. if (!p->info) {
  946. dev_err(&pdev->dev, "failed to obtain device info\n");
  947. ret = -ENXIO;
  948. goto err1;
  949. }
  950. init_completion(&p->done);
  951. p->clk = devm_clk_get(&pdev->dev, NULL);
  952. if (IS_ERR(p->clk)) {
  953. dev_err(&pdev->dev, "cannot get clock\n");
  954. ret = PTR_ERR(p->clk);
  955. goto err1;
  956. }
  957. i = platform_get_irq(pdev, 0);
  958. if (i < 0) {
  959. dev_err(&pdev->dev, "cannot get platform IRQ\n");
  960. ret = -ENOENT;
  961. goto err1;
  962. }
  963. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  964. p->mapbase = devm_ioremap_resource(&pdev->dev, r);
  965. if (IS_ERR(p->mapbase)) {
  966. ret = PTR_ERR(p->mapbase);
  967. goto err1;
  968. }
  969. ret = devm_request_irq(&pdev->dev, i, sh_msiof_spi_irq, 0,
  970. dev_name(&pdev->dev), p);
  971. if (ret) {
  972. dev_err(&pdev->dev, "unable to request irq\n");
  973. goto err1;
  974. }
  975. p->pdev = pdev;
  976. pm_runtime_enable(&pdev->dev);
  977. /* Platform data may override FIFO sizes */
  978. p->tx_fifo_size = p->chipdata->tx_fifo_size;
  979. p->rx_fifo_size = p->chipdata->rx_fifo_size;
  980. if (p->info->tx_fifo_override)
  981. p->tx_fifo_size = p->info->tx_fifo_override;
  982. if (p->info->rx_fifo_override)
  983. p->rx_fifo_size = p->info->rx_fifo_override;
  984. /* init master code */
  985. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  986. master->mode_bits |= SPI_LSB_FIRST | SPI_3WIRE;
  987. master->flags = p->chipdata->master_flags;
  988. master->bus_num = pdev->id;
  989. master->dev.of_node = pdev->dev.of_node;
  990. master->num_chipselect = p->info->num_chipselect;
  991. master->setup = sh_msiof_spi_setup;
  992. master->prepare_message = sh_msiof_prepare_message;
  993. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 32);
  994. master->auto_runtime_pm = true;
  995. master->transfer_one = sh_msiof_transfer_one;
  996. ret = sh_msiof_request_dma(p);
  997. if (ret < 0)
  998. dev_warn(&pdev->dev, "DMA not available, using PIO\n");
  999. ret = devm_spi_register_master(&pdev->dev, master);
  1000. if (ret < 0) {
  1001. dev_err(&pdev->dev, "spi_register_master error.\n");
  1002. goto err2;
  1003. }
  1004. return 0;
  1005. err2:
  1006. sh_msiof_release_dma(p);
  1007. pm_runtime_disable(&pdev->dev);
  1008. err1:
  1009. spi_master_put(master);
  1010. return ret;
  1011. }
  1012. static int sh_msiof_spi_remove(struct platform_device *pdev)
  1013. {
  1014. struct sh_msiof_spi_priv *p = platform_get_drvdata(pdev);
  1015. sh_msiof_release_dma(p);
  1016. pm_runtime_disable(&pdev->dev);
  1017. return 0;
  1018. }
  1019. static struct platform_device_id spi_driver_ids[] = {
  1020. { "spi_sh_msiof", (kernel_ulong_t)&sh_data },
  1021. { "spi_r8a7790_msiof", (kernel_ulong_t)&r8a779x_data },
  1022. { "spi_r8a7791_msiof", (kernel_ulong_t)&r8a779x_data },
  1023. {},
  1024. };
  1025. MODULE_DEVICE_TABLE(platform, spi_driver_ids);
  1026. static struct platform_driver sh_msiof_spi_drv = {
  1027. .probe = sh_msiof_spi_probe,
  1028. .remove = sh_msiof_spi_remove,
  1029. .id_table = spi_driver_ids,
  1030. .driver = {
  1031. .name = "spi_sh_msiof",
  1032. .owner = THIS_MODULE,
  1033. .of_match_table = of_match_ptr(sh_msiof_match),
  1034. },
  1035. };
  1036. module_platform_driver(sh_msiof_spi_drv);
  1037. MODULE_DESCRIPTION("SuperH MSIOF SPI Master Interface Driver");
  1038. MODULE_AUTHOR("Magnus Damm");
  1039. MODULE_LICENSE("GPL v2");
  1040. MODULE_ALIAS("platform:spi_sh_msiof");