Kconfig 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  5. select ARCH_HAS_DEVMEM_IS_ALLOWED
  6. select ARCH_HAS_ELF_RANDOMIZE
  7. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  8. select ARCH_HAVE_CUSTOM_GPIO_H
  9. select ARCH_HAS_GCOV_PROFILE_ALL
  10. select ARCH_MIGHT_HAVE_PC_PARPORT
  11. select ARCH_SUPPORTS_ATOMIC_RMW
  12. select ARCH_USE_BUILTIN_BSWAP
  13. select ARCH_USE_CMPXCHG_LOCKREF
  14. select ARCH_WANT_IPC_PARSE_VERSION
  15. select BUILDTIME_EXTABLE_SORT if MMU
  16. select CLONE_BACKWARDS
  17. select CPU_PM if (SUSPEND || CPU_IDLE)
  18. select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
  19. select EDAC_SUPPORT
  20. select EDAC_ATOMIC_SCRUB
  21. select GENERIC_ALLOCATOR
  22. select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
  23. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  24. select GENERIC_EARLY_IOREMAP
  25. select GENERIC_IDLE_POLL_SETUP
  26. select GENERIC_IRQ_PROBE
  27. select GENERIC_IRQ_SHOW
  28. select GENERIC_IRQ_SHOW_LEVEL
  29. select GENERIC_PCI_IOMAP
  30. select GENERIC_SCHED_CLOCK
  31. select GENERIC_SMP_IDLE_THREAD
  32. select GENERIC_STRNCPY_FROM_USER
  33. select GENERIC_STRNLEN_USER
  34. select HANDLE_DOMAIN_IRQ
  35. select HARDIRQS_SW_RESEND
  36. select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
  37. select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
  38. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
  39. select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
  40. select HAVE_ARCH_MMAP_RND_BITS if MMU
  41. select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
  42. select HAVE_ARCH_TRACEHOOK
  43. select HAVE_ARM_SMCCC if CPU_V7
  44. select HAVE_BPF_JIT
  45. select HAVE_CC_STACKPROTECTOR
  46. select HAVE_CONTEXT_TRACKING
  47. select HAVE_C_RECORDMCOUNT
  48. select HAVE_DEBUG_KMEMLEAK
  49. select HAVE_DMA_API_DEBUG
  50. select HAVE_DMA_ATTRS
  51. select HAVE_DMA_CONTIGUOUS if MMU
  52. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
  53. select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
  54. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  55. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  56. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  57. select HAVE_GENERIC_DMA_COHERENT
  58. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  59. select HAVE_IDE if PCI || ISA || PCMCIA
  60. select HAVE_IRQ_TIME_ACCOUNTING
  61. select HAVE_KERNEL_GZIP
  62. select HAVE_KERNEL_LZ4
  63. select HAVE_KERNEL_LZMA
  64. select HAVE_KERNEL_LZO
  65. select HAVE_KERNEL_XZ
  66. select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
  67. select HAVE_KRETPROBES if (HAVE_KPROBES)
  68. select HAVE_MEMBLOCK
  69. select HAVE_MOD_ARCH_SPECIFIC
  70. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  71. select HAVE_OPTPROBES if !THUMB2_KERNEL
  72. select HAVE_PERF_EVENTS
  73. select HAVE_PERF_REGS
  74. select HAVE_PERF_USER_STACK_DUMP
  75. select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
  76. select HAVE_REGS_AND_STACK_ACCESS_API
  77. select HAVE_SYSCALL_TRACEPOINTS
  78. select HAVE_UID16
  79. select HAVE_VIRT_CPU_ACCOUNTING_GEN
  80. select IRQ_FORCED_THREADING
  81. select MODULES_USE_ELF_REL
  82. select NO_BOOTMEM
  83. select OF_EARLY_FLATTREE if OF
  84. select OF_RESERVED_MEM if OF
  85. select OLD_SIGACTION
  86. select OLD_SIGSUSPEND3
  87. select PERF_USE_VMALLOC
  88. select RTC_LIB
  89. select SYS_SUPPORTS_APM_EMULATION
  90. # Above selects are sorted alphabetically; please add new ones
  91. # according to that. Thanks.
  92. help
  93. The ARM series is a line of low-power-consumption RISC chip designs
  94. licensed by ARM Ltd and targeted at embedded applications and
  95. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  96. manufactured, but legacy ARM-based PC hardware remains popular in
  97. Europe. There is an ARM Linux project with a web page at
  98. <http://www.arm.linux.org.uk/>.
  99. config ARM_HAS_SG_CHAIN
  100. select ARCH_HAS_SG_CHAIN
  101. bool
  102. config NEED_SG_DMA_LENGTH
  103. bool
  104. config ARM_DMA_USE_IOMMU
  105. bool
  106. select ARM_HAS_SG_CHAIN
  107. select NEED_SG_DMA_LENGTH
  108. if ARM_DMA_USE_IOMMU
  109. config ARM_DMA_IOMMU_ALIGNMENT
  110. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  111. range 4 9
  112. default 8
  113. help
  114. DMA mapping framework by default aligns all buffers to the smallest
  115. PAGE_SIZE order which is greater than or equal to the requested buffer
  116. size. This works well for buffers up to a few hundreds kilobytes, but
  117. for larger buffers it just a waste of address space. Drivers which has
  118. relatively small addressing window (like 64Mib) might run out of
  119. virtual space with just a few allocations.
  120. With this parameter you can specify the maximum PAGE_SIZE order for
  121. DMA IOMMU buffers. Larger buffers will be aligned only to this
  122. specified order. The order is expressed as a power of two multiplied
  123. by the PAGE_SIZE.
  124. endif
  125. config MIGHT_HAVE_PCI
  126. bool
  127. config SYS_SUPPORTS_APM_EMULATION
  128. bool
  129. config HAVE_TCM
  130. bool
  131. select GENERIC_ALLOCATOR
  132. config HAVE_PROC_CPU
  133. bool
  134. config NO_IOPORT_MAP
  135. bool
  136. config EISA
  137. bool
  138. ---help---
  139. The Extended Industry Standard Architecture (EISA) bus was
  140. developed as an open alternative to the IBM MicroChannel bus.
  141. The EISA bus provided some of the features of the IBM MicroChannel
  142. bus while maintaining backward compatibility with cards made for
  143. the older ISA bus. The EISA bus saw limited use between 1988 and
  144. 1995 when it was made obsolete by the PCI bus.
  145. Say Y here if you are building a kernel for an EISA-based machine.
  146. Otherwise, say N.
  147. config SBUS
  148. bool
  149. config STACKTRACE_SUPPORT
  150. bool
  151. default y
  152. config LOCKDEP_SUPPORT
  153. bool
  154. default y
  155. config TRACE_IRQFLAGS_SUPPORT
  156. bool
  157. default !CPU_V7M
  158. config RWSEM_XCHGADD_ALGORITHM
  159. bool
  160. default y
  161. config ARCH_HAS_ILOG2_U32
  162. bool
  163. config ARCH_HAS_ILOG2_U64
  164. bool
  165. config ARCH_HAS_BANDGAP
  166. bool
  167. config FIX_EARLYCON_MEM
  168. def_bool y if MMU
  169. config GENERIC_HWEIGHT
  170. bool
  171. default y
  172. config GENERIC_CALIBRATE_DELAY
  173. bool
  174. default y
  175. config ARCH_MAY_HAVE_PC_FDC
  176. bool
  177. config ZONE_DMA
  178. bool
  179. config NEED_DMA_MAP_STATE
  180. def_bool y
  181. config ARCH_SUPPORTS_UPROBES
  182. def_bool y
  183. config ARCH_HAS_DMA_SET_COHERENT_MASK
  184. bool
  185. config GENERIC_ISA_DMA
  186. bool
  187. config FIQ
  188. bool
  189. config NEED_RET_TO_USER
  190. bool
  191. config ARCH_MTD_XIP
  192. bool
  193. config VECTORS_BASE
  194. hex
  195. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  196. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  197. default 0x00000000
  198. help
  199. The base address of exception vectors. This must be two pages
  200. in size.
  201. config ARM_PATCH_PHYS_VIRT
  202. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  203. default y
  204. depends on !XIP_KERNEL && MMU
  205. help
  206. Patch phys-to-virt and virt-to-phys translation functions at
  207. boot and module load time according to the position of the
  208. kernel in system memory.
  209. This can only be used with non-XIP MMU kernels where the base
  210. of physical memory is at a 16MB boundary.
  211. Only disable this option if you know that you do not require
  212. this feature (eg, building a kernel for a single machine) and
  213. you need to shrink the kernel to the minimal size.
  214. config NEED_MACH_IO_H
  215. bool
  216. help
  217. Select this when mach/io.h is required to provide special
  218. definitions for this platform. The need for mach/io.h should
  219. be avoided when possible.
  220. config NEED_MACH_MEMORY_H
  221. bool
  222. help
  223. Select this when mach/memory.h is required to provide special
  224. definitions for this platform. The need for mach/memory.h should
  225. be avoided when possible.
  226. config PHYS_OFFSET
  227. hex "Physical address of main memory" if MMU
  228. depends on !ARM_PATCH_PHYS_VIRT
  229. default DRAM_BASE if !MMU
  230. default 0x00000000 if ARCH_EBSA110 || \
  231. ARCH_FOOTBRIDGE || \
  232. ARCH_INTEGRATOR || \
  233. ARCH_IOP13XX || \
  234. ARCH_KS8695 || \
  235. (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
  236. default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
  237. default 0x20000000 if ARCH_S5PV210
  238. default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
  239. default 0xc0000000 if ARCH_SA1100
  240. help
  241. Please provide the physical address corresponding to the
  242. location of main memory in your system.
  243. config GENERIC_BUG
  244. def_bool y
  245. depends on BUG
  246. config PGTABLE_LEVELS
  247. int
  248. default 3 if ARM_LPAE
  249. default 2
  250. source "init/Kconfig"
  251. source "kernel/Kconfig.freezer"
  252. menu "System Type"
  253. config MMU
  254. bool "MMU-based Paged Memory Management Support"
  255. default y
  256. help
  257. Select if you want MMU-based virtualised addressing space
  258. support by paged memory management. If unsure, say 'Y'.
  259. config ARCH_MMAP_RND_BITS_MIN
  260. default 8
  261. config ARCH_MMAP_RND_BITS_MAX
  262. default 14 if PAGE_OFFSET=0x40000000
  263. default 15 if PAGE_OFFSET=0x80000000
  264. default 16
  265. #
  266. # The "ARM system type" choice list is ordered alphabetically by option
  267. # text. Please add new entries in the option alphabetic order.
  268. #
  269. choice
  270. prompt "ARM system type"
  271. default ARM_SINGLE_ARMV7M if !MMU
  272. default ARCH_MULTIPLATFORM if MMU
  273. config ARCH_MULTIPLATFORM
  274. bool "Allow multiple platforms to be selected"
  275. depends on MMU
  276. select ARCH_WANT_OPTIONAL_GPIOLIB
  277. select ARM_HAS_SG_CHAIN
  278. select ARM_PATCH_PHYS_VIRT
  279. select AUTO_ZRELADDR
  280. select CLKSRC_OF
  281. select COMMON_CLK
  282. select GENERIC_CLOCKEVENTS
  283. select MIGHT_HAVE_PCI
  284. select MULTI_IRQ_HANDLER
  285. select SPARSE_IRQ
  286. select USE_OF
  287. config ARM_SINGLE_ARMV7M
  288. bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
  289. depends on !MMU
  290. select ARCH_WANT_OPTIONAL_GPIOLIB
  291. select ARM_NVIC
  292. select AUTO_ZRELADDR
  293. select CLKSRC_OF
  294. select COMMON_CLK
  295. select CPU_V7M
  296. select GENERIC_CLOCKEVENTS
  297. select NO_IOPORT_MAP
  298. select SPARSE_IRQ
  299. select USE_OF
  300. config ARCH_CLPS711X
  301. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  302. select ARCH_REQUIRE_GPIOLIB
  303. select AUTO_ZRELADDR
  304. select CLKSRC_MMIO
  305. select COMMON_CLK
  306. select CPU_ARM720T
  307. select GENERIC_CLOCKEVENTS
  308. select MFD_SYSCON
  309. select SOC_BUS
  310. help
  311. Support for Cirrus Logic 711x/721x/731x based boards.
  312. config ARCH_GEMINI
  313. bool "Cortina Systems Gemini"
  314. select ARCH_REQUIRE_GPIOLIB
  315. select CLKSRC_MMIO
  316. select CPU_FA526
  317. select GENERIC_CLOCKEVENTS
  318. help
  319. Support for the Cortina Systems Gemini family SoCs
  320. config ARCH_EBSA110
  321. bool "EBSA-110"
  322. select ARCH_USES_GETTIMEOFFSET
  323. select CPU_SA110
  324. select ISA
  325. select NEED_MACH_IO_H
  326. select NEED_MACH_MEMORY_H
  327. select NO_IOPORT_MAP
  328. help
  329. This is an evaluation board for the StrongARM processor available
  330. from Digital. It has limited hardware on-board, including an
  331. Ethernet interface, two PCMCIA sockets, two serial ports and a
  332. parallel port.
  333. config ARCH_EP93XX
  334. bool "EP93xx-based"
  335. select ARCH_HAS_HOLES_MEMORYMODEL
  336. select ARCH_REQUIRE_GPIOLIB
  337. select ARM_AMBA
  338. select ARM_PATCH_PHYS_VIRT
  339. select ARM_VIC
  340. select AUTO_ZRELADDR
  341. select CLKDEV_LOOKUP
  342. select CLKSRC_MMIO
  343. select CPU_ARM920T
  344. select GENERIC_CLOCKEVENTS
  345. help
  346. This enables support for the Cirrus EP93xx series of CPUs.
  347. config ARCH_FOOTBRIDGE
  348. bool "FootBridge"
  349. select CPU_SA110
  350. select FOOTBRIDGE
  351. select GENERIC_CLOCKEVENTS
  352. select HAVE_IDE
  353. select NEED_MACH_IO_H if !MMU
  354. select NEED_MACH_MEMORY_H
  355. help
  356. Support for systems based on the DC21285 companion chip
  357. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  358. config ARCH_NETX
  359. bool "Hilscher NetX based"
  360. select ARM_VIC
  361. select CLKSRC_MMIO
  362. select CPU_ARM926T
  363. select GENERIC_CLOCKEVENTS
  364. help
  365. This enables support for systems based on the Hilscher NetX Soc
  366. config ARCH_IOP13XX
  367. bool "IOP13xx-based"
  368. depends on MMU
  369. select CPU_XSC3
  370. select NEED_MACH_MEMORY_H
  371. select NEED_RET_TO_USER
  372. select PCI
  373. select PLAT_IOP
  374. select VMSPLIT_1G
  375. select SPARSE_IRQ
  376. help
  377. Support for Intel's IOP13XX (XScale) family of processors.
  378. config ARCH_IOP32X
  379. bool "IOP32x-based"
  380. depends on MMU
  381. select ARCH_REQUIRE_GPIOLIB
  382. select CPU_XSCALE
  383. select GPIO_IOP
  384. select NEED_RET_TO_USER
  385. select PCI
  386. select PLAT_IOP
  387. help
  388. Support for Intel's 80219 and IOP32X (XScale) family of
  389. processors.
  390. config ARCH_IOP33X
  391. bool "IOP33x-based"
  392. depends on MMU
  393. select ARCH_REQUIRE_GPIOLIB
  394. select CPU_XSCALE
  395. select GPIO_IOP
  396. select NEED_RET_TO_USER
  397. select PCI
  398. select PLAT_IOP
  399. help
  400. Support for Intel's IOP33X (XScale) family of processors.
  401. config ARCH_IXP4XX
  402. bool "IXP4xx-based"
  403. depends on MMU
  404. select ARCH_HAS_DMA_SET_COHERENT_MASK
  405. select ARCH_REQUIRE_GPIOLIB
  406. select ARCH_SUPPORTS_BIG_ENDIAN
  407. select CLKSRC_MMIO
  408. select CPU_XSCALE
  409. select DMABOUNCE if PCI
  410. select GENERIC_CLOCKEVENTS
  411. select MIGHT_HAVE_PCI
  412. select NEED_MACH_IO_H
  413. select USB_EHCI_BIG_ENDIAN_DESC
  414. select USB_EHCI_BIG_ENDIAN_MMIO
  415. help
  416. Support for Intel's IXP4XX (XScale) family of processors.
  417. config ARCH_DOVE
  418. bool "Marvell Dove"
  419. select ARCH_REQUIRE_GPIOLIB
  420. select CPU_PJ4
  421. select GENERIC_CLOCKEVENTS
  422. select MIGHT_HAVE_PCI
  423. select MULTI_IRQ_HANDLER
  424. select MVEBU_MBUS
  425. select PINCTRL
  426. select PINCTRL_DOVE
  427. select PLAT_ORION_LEGACY
  428. select SPARSE_IRQ
  429. select PM_GENERIC_DOMAINS if PM
  430. help
  431. Support for the Marvell Dove SoC 88AP510
  432. config ARCH_KS8695
  433. bool "Micrel/Kendin KS8695"
  434. select ARCH_REQUIRE_GPIOLIB
  435. select CLKSRC_MMIO
  436. select CPU_ARM922T
  437. select GENERIC_CLOCKEVENTS
  438. select NEED_MACH_MEMORY_H
  439. help
  440. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  441. System-on-Chip devices.
  442. config ARCH_W90X900
  443. bool "Nuvoton W90X900 CPU"
  444. select ARCH_REQUIRE_GPIOLIB
  445. select CLKDEV_LOOKUP
  446. select CLKSRC_MMIO
  447. select CPU_ARM926T
  448. select GENERIC_CLOCKEVENTS
  449. help
  450. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  451. At present, the w90x900 has been renamed nuc900, regarding
  452. the ARM series product line, you can login the following
  453. link address to know more.
  454. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  455. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  456. config ARCH_LPC32XX
  457. bool "NXP LPC32XX"
  458. select ARCH_REQUIRE_GPIOLIB
  459. select ARM_AMBA
  460. select CLKDEV_LOOKUP
  461. select CLKSRC_MMIO
  462. select CPU_ARM926T
  463. select GENERIC_CLOCKEVENTS
  464. select HAVE_IDE
  465. select USE_OF
  466. help
  467. Support for the NXP LPC32XX family of processors
  468. config ARCH_PXA
  469. bool "PXA2xx/PXA3xx-based"
  470. depends on MMU
  471. select ARCH_MTD_XIP
  472. select ARCH_REQUIRE_GPIOLIB
  473. select ARM_CPU_SUSPEND if PM
  474. select AUTO_ZRELADDR
  475. select COMMON_CLK
  476. select CLKDEV_LOOKUP
  477. select CLKSRC_PXA
  478. select CLKSRC_MMIO
  479. select CLKSRC_OF
  480. select GENERIC_CLOCKEVENTS
  481. select GPIO_PXA
  482. select HAVE_IDE
  483. select IRQ_DOMAIN
  484. select MULTI_IRQ_HANDLER
  485. select PLAT_PXA
  486. select SPARSE_IRQ
  487. help
  488. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  489. config ARCH_RPC
  490. bool "RiscPC"
  491. depends on MMU
  492. select ARCH_ACORN
  493. select ARCH_MAY_HAVE_PC_FDC
  494. select ARCH_SPARSEMEM_ENABLE
  495. select ARCH_USES_GETTIMEOFFSET
  496. select CPU_SA110
  497. select FIQ
  498. select HAVE_IDE
  499. select HAVE_PATA_PLATFORM
  500. select ISA_DMA_API
  501. select NEED_MACH_IO_H
  502. select NEED_MACH_MEMORY_H
  503. select NO_IOPORT_MAP
  504. select VIRT_TO_BUS
  505. help
  506. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  507. CD-ROM interface, serial and parallel port, and the floppy drive.
  508. config ARCH_SA1100
  509. bool "SA1100-based"
  510. select ARCH_MTD_XIP
  511. select ARCH_REQUIRE_GPIOLIB
  512. select ARCH_SPARSEMEM_ENABLE
  513. select CLKDEV_LOOKUP
  514. select CLKSRC_MMIO
  515. select CLKSRC_PXA
  516. select CLKSRC_OF if OF
  517. select CPU_FREQ
  518. select CPU_SA1100
  519. select GENERIC_CLOCKEVENTS
  520. select HAVE_IDE
  521. select IRQ_DOMAIN
  522. select ISA
  523. select MULTI_IRQ_HANDLER
  524. select NEED_MACH_MEMORY_H
  525. select SPARSE_IRQ
  526. help
  527. Support for StrongARM 11x0 based boards.
  528. config ARCH_S3C24XX
  529. bool "Samsung S3C24XX SoCs"
  530. select ARCH_REQUIRE_GPIOLIB
  531. select ATAGS
  532. select CLKDEV_LOOKUP
  533. select CLKSRC_SAMSUNG_PWM
  534. select GENERIC_CLOCKEVENTS
  535. select GPIO_SAMSUNG
  536. select HAVE_S3C2410_I2C if I2C
  537. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  538. select HAVE_S3C_RTC if RTC_CLASS
  539. select MULTI_IRQ_HANDLER
  540. select NEED_MACH_IO_H
  541. select SAMSUNG_ATAGS
  542. help
  543. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  544. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  545. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  546. Samsung SMDK2410 development board (and derivatives).
  547. config ARCH_DAVINCI
  548. bool "TI DaVinci"
  549. select ARCH_HAS_HOLES_MEMORYMODEL
  550. select ARCH_REQUIRE_GPIOLIB
  551. select CLKDEV_LOOKUP
  552. select GENERIC_ALLOCATOR
  553. select GENERIC_CLOCKEVENTS
  554. select GENERIC_IRQ_CHIP
  555. select HAVE_IDE
  556. select USE_OF
  557. select ZONE_DMA
  558. help
  559. Support for TI's DaVinci platform.
  560. config ARCH_OMAP1
  561. bool "TI OMAP1"
  562. depends on MMU
  563. select ARCH_HAS_HOLES_MEMORYMODEL
  564. select ARCH_OMAP
  565. select ARCH_REQUIRE_GPIOLIB
  566. select CLKDEV_LOOKUP
  567. select CLKSRC_MMIO
  568. select GENERIC_CLOCKEVENTS
  569. select GENERIC_IRQ_CHIP
  570. select HAVE_IDE
  571. select IRQ_DOMAIN
  572. select MULTI_IRQ_HANDLER
  573. select NEED_MACH_IO_H if PCCARD
  574. select NEED_MACH_MEMORY_H
  575. select SPARSE_IRQ
  576. help
  577. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  578. endchoice
  579. menu "Multiple platform selection"
  580. depends on ARCH_MULTIPLATFORM
  581. comment "CPU Core family selection"
  582. config ARCH_MULTI_V4
  583. bool "ARMv4 based platforms (FA526)"
  584. depends on !ARCH_MULTI_V6_V7
  585. select ARCH_MULTI_V4_V5
  586. select CPU_FA526
  587. config ARCH_MULTI_V4T
  588. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  589. depends on !ARCH_MULTI_V6_V7
  590. select ARCH_MULTI_V4_V5
  591. select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
  592. CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
  593. CPU_ARM925T || CPU_ARM940T)
  594. config ARCH_MULTI_V5
  595. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  596. depends on !ARCH_MULTI_V6_V7
  597. select ARCH_MULTI_V4_V5
  598. select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
  599. CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
  600. CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
  601. config ARCH_MULTI_V4_V5
  602. bool
  603. config ARCH_MULTI_V6
  604. bool "ARMv6 based platforms (ARM11)"
  605. select ARCH_MULTI_V6_V7
  606. select CPU_V6K
  607. config ARCH_MULTI_V7
  608. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  609. default y
  610. select ARCH_MULTI_V6_V7
  611. select CPU_V7
  612. select HAVE_SMP
  613. config ARCH_MULTI_V6_V7
  614. bool
  615. select MIGHT_HAVE_CACHE_L2X0
  616. config ARCH_MULTI_CPU_AUTO
  617. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  618. select ARCH_MULTI_V5
  619. endmenu
  620. config ARCH_VIRT
  621. bool "Dummy Virtual Machine"
  622. depends on ARCH_MULTI_V7
  623. select ARM_AMBA
  624. select ARM_GIC
  625. select ARM_GIC_V2M if PCI_MSI
  626. select ARM_GIC_V3
  627. select ARM_PSCI
  628. select HAVE_ARM_ARCH_TIMER
  629. #
  630. # This is sorted alphabetically by mach-* pathname. However, plat-*
  631. # Kconfigs may be included either alphabetically (according to the
  632. # plat- suffix) or along side the corresponding mach-* source.
  633. #
  634. source "arch/arm/mach-mvebu/Kconfig"
  635. source "arch/arm/mach-alpine/Kconfig"
  636. source "arch/arm/mach-asm9260/Kconfig"
  637. source "arch/arm/mach-at91/Kconfig"
  638. source "arch/arm/mach-axxia/Kconfig"
  639. source "arch/arm/mach-bcm/Kconfig"
  640. source "arch/arm/mach-berlin/Kconfig"
  641. source "arch/arm/mach-clps711x/Kconfig"
  642. source "arch/arm/mach-cns3xxx/Kconfig"
  643. source "arch/arm/mach-davinci/Kconfig"
  644. source "arch/arm/mach-digicolor/Kconfig"
  645. source "arch/arm/mach-dove/Kconfig"
  646. source "arch/arm/mach-ep93xx/Kconfig"
  647. source "arch/arm/mach-footbridge/Kconfig"
  648. source "arch/arm/mach-gemini/Kconfig"
  649. source "arch/arm/mach-highbank/Kconfig"
  650. source "arch/arm/mach-hisi/Kconfig"
  651. source "arch/arm/mach-integrator/Kconfig"
  652. source "arch/arm/mach-iop32x/Kconfig"
  653. source "arch/arm/mach-iop33x/Kconfig"
  654. source "arch/arm/mach-iop13xx/Kconfig"
  655. source "arch/arm/mach-ixp4xx/Kconfig"
  656. source "arch/arm/mach-keystone/Kconfig"
  657. source "arch/arm/mach-ks8695/Kconfig"
  658. source "arch/arm/mach-meson/Kconfig"
  659. source "arch/arm/mach-moxart/Kconfig"
  660. source "arch/arm/mach-mv78xx0/Kconfig"
  661. source "arch/arm/mach-imx/Kconfig"
  662. source "arch/arm/mach-mediatek/Kconfig"
  663. source "arch/arm/mach-mxs/Kconfig"
  664. source "arch/arm/mach-netx/Kconfig"
  665. source "arch/arm/mach-nomadik/Kconfig"
  666. source "arch/arm/mach-nspire/Kconfig"
  667. source "arch/arm/plat-omap/Kconfig"
  668. source "arch/arm/mach-omap1/Kconfig"
  669. source "arch/arm/mach-omap2/Kconfig"
  670. source "arch/arm/mach-orion5x/Kconfig"
  671. source "arch/arm/mach-picoxcell/Kconfig"
  672. source "arch/arm/mach-pxa/Kconfig"
  673. source "arch/arm/plat-pxa/Kconfig"
  674. source "arch/arm/mach-mmp/Kconfig"
  675. source "arch/arm/mach-qcom/Kconfig"
  676. source "arch/arm/mach-realview/Kconfig"
  677. source "arch/arm/mach-rockchip/Kconfig"
  678. source "arch/arm/mach-sa1100/Kconfig"
  679. source "arch/arm/mach-socfpga/Kconfig"
  680. source "arch/arm/mach-spear/Kconfig"
  681. source "arch/arm/mach-sti/Kconfig"
  682. source "arch/arm/mach-s3c24xx/Kconfig"
  683. source "arch/arm/mach-s3c64xx/Kconfig"
  684. source "arch/arm/mach-s5pv210/Kconfig"
  685. source "arch/arm/mach-exynos/Kconfig"
  686. source "arch/arm/plat-samsung/Kconfig"
  687. source "arch/arm/mach-shmobile/Kconfig"
  688. source "arch/arm/mach-sunxi/Kconfig"
  689. source "arch/arm/mach-prima2/Kconfig"
  690. source "arch/arm/mach-tango/Kconfig"
  691. source "arch/arm/mach-tegra/Kconfig"
  692. source "arch/arm/mach-u300/Kconfig"
  693. source "arch/arm/mach-uniphier/Kconfig"
  694. source "arch/arm/mach-ux500/Kconfig"
  695. source "arch/arm/mach-versatile/Kconfig"
  696. source "arch/arm/mach-vexpress/Kconfig"
  697. source "arch/arm/plat-versatile/Kconfig"
  698. source "arch/arm/mach-vt8500/Kconfig"
  699. source "arch/arm/mach-w90x900/Kconfig"
  700. source "arch/arm/mach-zx/Kconfig"
  701. source "arch/arm/mach-zynq/Kconfig"
  702. # ARMv7-M architecture
  703. config ARCH_EFM32
  704. bool "Energy Micro efm32"
  705. depends on ARM_SINGLE_ARMV7M
  706. select ARCH_REQUIRE_GPIOLIB
  707. help
  708. Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
  709. processors.
  710. config ARCH_LPC18XX
  711. bool "NXP LPC18xx/LPC43xx"
  712. depends on ARM_SINGLE_ARMV7M
  713. select ARCH_HAS_RESET_CONTROLLER
  714. select ARM_AMBA
  715. select CLKSRC_LPC32XX
  716. select PINCTRL
  717. help
  718. Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
  719. high performance microcontrollers.
  720. config ARCH_STM32
  721. bool "STMicrolectronics STM32"
  722. depends on ARM_SINGLE_ARMV7M
  723. select ARCH_HAS_RESET_CONTROLLER
  724. select ARMV7M_SYSTICK
  725. select CLKSRC_STM32
  726. select RESET_CONTROLLER
  727. help
  728. Support for STMicroelectronics STM32 processors.
  729. # Definitions to make life easier
  730. config ARCH_ACORN
  731. bool
  732. config PLAT_IOP
  733. bool
  734. select GENERIC_CLOCKEVENTS
  735. config PLAT_ORION
  736. bool
  737. select CLKSRC_MMIO
  738. select COMMON_CLK
  739. select GENERIC_IRQ_CHIP
  740. select IRQ_DOMAIN
  741. config PLAT_ORION_LEGACY
  742. bool
  743. select PLAT_ORION
  744. config PLAT_PXA
  745. bool
  746. config PLAT_VERSATILE
  747. bool
  748. source "arch/arm/firmware/Kconfig"
  749. source arch/arm/mm/Kconfig
  750. config IWMMXT
  751. bool "Enable iWMMXt support"
  752. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
  753. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
  754. help
  755. Enable support for iWMMXt context switching at run time if
  756. running on a CPU that supports it.
  757. config MULTI_IRQ_HANDLER
  758. bool
  759. help
  760. Allow each machine to specify it's own IRQ handler at run time.
  761. if !MMU
  762. source "arch/arm/Kconfig-nommu"
  763. endif
  764. config PJ4B_ERRATA_4742
  765. bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
  766. depends on CPU_PJ4B && MACH_ARMADA_370
  767. default y
  768. help
  769. When coming out of either a Wait for Interrupt (WFI) or a Wait for
  770. Event (WFE) IDLE states, a specific timing sensitivity exists between
  771. the retiring WFI/WFE instructions and the newly issued subsequent
  772. instructions. This sensitivity can result in a CPU hang scenario.
  773. Workaround:
  774. The software must insert either a Data Synchronization Barrier (DSB)
  775. or Data Memory Barrier (DMB) command immediately after the WFI/WFE
  776. instruction
  777. config ARM_ERRATA_326103
  778. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  779. depends on CPU_V6
  780. help
  781. Executing a SWP instruction to read-only memory does not set bit 11
  782. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  783. treat the access as a read, preventing a COW from occurring and
  784. causing the faulting task to livelock.
  785. config ARM_ERRATA_411920
  786. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  787. depends on CPU_V6 || CPU_V6K
  788. help
  789. Invalidation of the Instruction Cache operation can
  790. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  791. It does not affect the MPCore. This option enables the ARM Ltd.
  792. recommended workaround.
  793. config ARM_ERRATA_430973
  794. bool "ARM errata: Stale prediction on replaced interworking branch"
  795. depends on CPU_V7
  796. help
  797. This option enables the workaround for the 430973 Cortex-A8
  798. r1p* erratum. If a code sequence containing an ARM/Thumb
  799. interworking branch is replaced with another code sequence at the
  800. same virtual address, whether due to self-modifying code or virtual
  801. to physical address re-mapping, Cortex-A8 does not recover from the
  802. stale interworking branch prediction. This results in Cortex-A8
  803. executing the new code sequence in the incorrect ARM or Thumb state.
  804. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  805. and also flushes the branch target cache at every context switch.
  806. Note that setting specific bits in the ACTLR register may not be
  807. available in non-secure mode.
  808. config ARM_ERRATA_458693
  809. bool "ARM errata: Processor deadlock when a false hazard is created"
  810. depends on CPU_V7
  811. depends on !ARCH_MULTIPLATFORM
  812. help
  813. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  814. erratum. For very specific sequences of memory operations, it is
  815. possible for a hazard condition intended for a cache line to instead
  816. be incorrectly associated with a different cache line. This false
  817. hazard might then cause a processor deadlock. The workaround enables
  818. the L1 caching of the NEON accesses and disables the PLD instruction
  819. in the ACTLR register. Note that setting specific bits in the ACTLR
  820. register may not be available in non-secure mode.
  821. config ARM_ERRATA_460075
  822. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  823. depends on CPU_V7
  824. depends on !ARCH_MULTIPLATFORM
  825. help
  826. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  827. erratum. Any asynchronous access to the L2 cache may encounter a
  828. situation in which recent store transactions to the L2 cache are lost
  829. and overwritten with stale memory contents from external memory. The
  830. workaround disables the write-allocate mode for the L2 cache via the
  831. ACTLR register. Note that setting specific bits in the ACTLR register
  832. may not be available in non-secure mode.
  833. config ARM_ERRATA_742230
  834. bool "ARM errata: DMB operation may be faulty"
  835. depends on CPU_V7 && SMP
  836. depends on !ARCH_MULTIPLATFORM
  837. help
  838. This option enables the workaround for the 742230 Cortex-A9
  839. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  840. between two write operations may not ensure the correct visibility
  841. ordering of the two writes. This workaround sets a specific bit in
  842. the diagnostic register of the Cortex-A9 which causes the DMB
  843. instruction to behave as a DSB, ensuring the correct behaviour of
  844. the two writes.
  845. config ARM_ERRATA_742231
  846. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  847. depends on CPU_V7 && SMP
  848. depends on !ARCH_MULTIPLATFORM
  849. help
  850. This option enables the workaround for the 742231 Cortex-A9
  851. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  852. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  853. accessing some data located in the same cache line, may get corrupted
  854. data due to bad handling of the address hazard when the line gets
  855. replaced from one of the CPUs at the same time as another CPU is
  856. accessing it. This workaround sets specific bits in the diagnostic
  857. register of the Cortex-A9 which reduces the linefill issuing
  858. capabilities of the processor.
  859. config ARM_ERRATA_643719
  860. bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
  861. depends on CPU_V7 && SMP
  862. default y
  863. help
  864. This option enables the workaround for the 643719 Cortex-A9 (prior to
  865. r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
  866. register returns zero when it should return one. The workaround
  867. corrects this value, ensuring cache maintenance operations which use
  868. it behave as intended and avoiding data corruption.
  869. config ARM_ERRATA_720789
  870. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  871. depends on CPU_V7
  872. help
  873. This option enables the workaround for the 720789 Cortex-A9 (prior to
  874. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  875. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  876. As a consequence of this erratum, some TLB entries which should be
  877. invalidated are not, resulting in an incoherency in the system page
  878. tables. The workaround changes the TLB flushing routines to invalidate
  879. entries regardless of the ASID.
  880. config ARM_ERRATA_743622
  881. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  882. depends on CPU_V7
  883. depends on !ARCH_MULTIPLATFORM
  884. help
  885. This option enables the workaround for the 743622 Cortex-A9
  886. (r2p*) erratum. Under very rare conditions, a faulty
  887. optimisation in the Cortex-A9 Store Buffer may lead to data
  888. corruption. This workaround sets a specific bit in the diagnostic
  889. register of the Cortex-A9 which disables the Store Buffer
  890. optimisation, preventing the defect from occurring. This has no
  891. visible impact on the overall performance or power consumption of the
  892. processor.
  893. config ARM_ERRATA_751472
  894. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  895. depends on CPU_V7
  896. depends on !ARCH_MULTIPLATFORM
  897. help
  898. This option enables the workaround for the 751472 Cortex-A9 (prior
  899. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  900. completion of a following broadcasted operation if the second
  901. operation is received by a CPU before the ICIALLUIS has completed,
  902. potentially leading to corrupted entries in the cache or TLB.
  903. config ARM_ERRATA_754322
  904. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  905. depends on CPU_V7
  906. help
  907. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  908. r3p*) erratum. A speculative memory access may cause a page table walk
  909. which starts prior to an ASID switch but completes afterwards. This
  910. can populate the micro-TLB with a stale entry which may be hit with
  911. the new ASID. This workaround places two dsb instructions in the mm
  912. switching code so that no page table walks can cross the ASID switch.
  913. config ARM_ERRATA_754327
  914. bool "ARM errata: no automatic Store Buffer drain"
  915. depends on CPU_V7 && SMP
  916. help
  917. This option enables the workaround for the 754327 Cortex-A9 (prior to
  918. r2p0) erratum. The Store Buffer does not have any automatic draining
  919. mechanism and therefore a livelock may occur if an external agent
  920. continuously polls a memory location waiting to observe an update.
  921. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  922. written polling loops from denying visibility of updates to memory.
  923. config ARM_ERRATA_364296
  924. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  925. depends on CPU_V6
  926. help
  927. This options enables the workaround for the 364296 ARM1136
  928. r0p2 erratum (possible cache data corruption with
  929. hit-under-miss enabled). It sets the undocumented bit 31 in
  930. the auxiliary control register and the FI bit in the control
  931. register, thus disabling hit-under-miss without putting the
  932. processor into full low interrupt latency mode. ARM11MPCore
  933. is not affected.
  934. config ARM_ERRATA_764369
  935. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  936. depends on CPU_V7 && SMP
  937. help
  938. This option enables the workaround for erratum 764369
  939. affecting Cortex-A9 MPCore with two or more processors (all
  940. current revisions). Under certain timing circumstances, a data
  941. cache line maintenance operation by MVA targeting an Inner
  942. Shareable memory region may fail to proceed up to either the
  943. Point of Coherency or to the Point of Unification of the
  944. system. This workaround adds a DSB instruction before the
  945. relevant cache maintenance functions and sets a specific bit
  946. in the diagnostic control register of the SCU.
  947. config ARM_ERRATA_775420
  948. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  949. depends on CPU_V7
  950. help
  951. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  952. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  953. operation aborts with MMU exception, it might cause the processor
  954. to deadlock. This workaround puts DSB before executing ISB if
  955. an abort may occur on cache maintenance.
  956. config ARM_ERRATA_798181
  957. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  958. depends on CPU_V7 && SMP
  959. help
  960. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  961. adequately shooting down all use of the old entries. This
  962. option enables the Linux kernel workaround for this erratum
  963. which sends an IPI to the CPUs that are running the same ASID
  964. as the one being invalidated.
  965. config ARM_ERRATA_773022
  966. bool "ARM errata: incorrect instructions may be executed from loop buffer"
  967. depends on CPU_V7
  968. help
  969. This option enables the workaround for the 773022 Cortex-A15
  970. (up to r0p4) erratum. In certain rare sequences of code, the
  971. loop buffer may deliver incorrect instructions. This
  972. workaround disables the loop buffer to avoid the erratum.
  973. endmenu
  974. source "arch/arm/common/Kconfig"
  975. menu "Bus support"
  976. config ISA
  977. bool
  978. help
  979. Find out whether you have ISA slots on your motherboard. ISA is the
  980. name of a bus system, i.e. the way the CPU talks to the other stuff
  981. inside your box. Other bus systems are PCI, EISA, MicroChannel
  982. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  983. newer boards don't support it. If you have ISA, say Y, otherwise N.
  984. # Select ISA DMA controller support
  985. config ISA_DMA
  986. bool
  987. select ISA_DMA_API
  988. # Select ISA DMA interface
  989. config ISA_DMA_API
  990. bool
  991. config PCI
  992. bool "PCI support" if MIGHT_HAVE_PCI
  993. help
  994. Find out whether you have a PCI motherboard. PCI is the name of a
  995. bus system, i.e. the way the CPU talks to the other stuff inside
  996. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  997. VESA. If you have PCI, say Y, otherwise N.
  998. config PCI_DOMAINS
  999. bool
  1000. depends on PCI
  1001. config PCI_DOMAINS_GENERIC
  1002. def_bool PCI_DOMAINS
  1003. config PCI_NANOENGINE
  1004. bool "BSE nanoEngine PCI support"
  1005. depends on SA1100_NANOENGINE
  1006. help
  1007. Enable PCI on the BSE nanoEngine board.
  1008. config PCI_SYSCALL
  1009. def_bool PCI
  1010. config PCI_HOST_ITE8152
  1011. bool
  1012. depends on PCI && MACH_ARMCORE
  1013. default y
  1014. select DMABOUNCE
  1015. source "drivers/pci/Kconfig"
  1016. source "drivers/pci/pcie/Kconfig"
  1017. source "drivers/pcmcia/Kconfig"
  1018. endmenu
  1019. menu "Kernel Features"
  1020. config HAVE_SMP
  1021. bool
  1022. help
  1023. This option should be selected by machines which have an SMP-
  1024. capable CPU.
  1025. The only effect of this option is to make the SMP-related
  1026. options available to the user for configuration.
  1027. config SMP
  1028. bool "Symmetric Multi-Processing"
  1029. depends on CPU_V6K || CPU_V7
  1030. depends on GENERIC_CLOCKEVENTS
  1031. depends on HAVE_SMP
  1032. depends on MMU || ARM_MPU
  1033. select IRQ_WORK
  1034. help
  1035. This enables support for systems with more than one CPU. If you have
  1036. a system with only one CPU, say N. If you have a system with more
  1037. than one CPU, say Y.
  1038. If you say N here, the kernel will run on uni- and multiprocessor
  1039. machines, but will use only one CPU of a multiprocessor machine. If
  1040. you say Y here, the kernel will run on many, but not all,
  1041. uniprocessor machines. On a uniprocessor machine, the kernel
  1042. will run faster if you say N here.
  1043. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1044. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1045. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1046. If you don't know what to do here, say N.
  1047. config SMP_ON_UP
  1048. bool "Allow booting SMP kernel on uniprocessor systems"
  1049. depends on SMP && !XIP_KERNEL && MMU
  1050. default y
  1051. help
  1052. SMP kernels contain instructions which fail on non-SMP processors.
  1053. Enabling this option allows the kernel to modify itself to make
  1054. these instructions safe. Disabling it allows about 1K of space
  1055. savings.
  1056. If you don't know what to do here, say Y.
  1057. config ARM_CPU_TOPOLOGY
  1058. bool "Support cpu topology definition"
  1059. depends on SMP && CPU_V7
  1060. default y
  1061. help
  1062. Support ARM cpu topology definition. The MPIDR register defines
  1063. affinity between processors which is then used to describe the cpu
  1064. topology of an ARM System.
  1065. config SCHED_MC
  1066. bool "Multi-core scheduler support"
  1067. depends on ARM_CPU_TOPOLOGY
  1068. help
  1069. Multi-core scheduler support improves the CPU scheduler's decision
  1070. making when dealing with multi-core CPU chips at a cost of slightly
  1071. increased overhead in some places. If unsure say N here.
  1072. config SCHED_SMT
  1073. bool "SMT scheduler support"
  1074. depends on ARM_CPU_TOPOLOGY
  1075. help
  1076. Improves the CPU scheduler's decision making when dealing with
  1077. MultiThreading at a cost of slightly increased overhead in some
  1078. places. If unsure say N here.
  1079. config HAVE_ARM_SCU
  1080. bool
  1081. help
  1082. This option enables support for the ARM system coherency unit
  1083. config HAVE_ARM_ARCH_TIMER
  1084. bool "Architected timer support"
  1085. depends on CPU_V7
  1086. select ARM_ARCH_TIMER
  1087. select GENERIC_CLOCKEVENTS
  1088. help
  1089. This option enables support for the ARM architected timer
  1090. config HAVE_ARM_TWD
  1091. bool
  1092. select CLKSRC_OF if OF
  1093. help
  1094. This options enables support for the ARM timer and watchdog unit
  1095. config MCPM
  1096. bool "Multi-Cluster Power Management"
  1097. depends on CPU_V7 && SMP
  1098. help
  1099. This option provides the common power management infrastructure
  1100. for (multi-)cluster based systems, such as big.LITTLE based
  1101. systems.
  1102. config MCPM_QUAD_CLUSTER
  1103. bool
  1104. depends on MCPM
  1105. help
  1106. To avoid wasting resources unnecessarily, MCPM only supports up
  1107. to 2 clusters by default.
  1108. Platforms with 3 or 4 clusters that use MCPM must select this
  1109. option to allow the additional clusters to be managed.
  1110. config BIG_LITTLE
  1111. bool "big.LITTLE support (Experimental)"
  1112. depends on CPU_V7 && SMP
  1113. select MCPM
  1114. help
  1115. This option enables support selections for the big.LITTLE
  1116. system architecture.
  1117. config BL_SWITCHER
  1118. bool "big.LITTLE switcher support"
  1119. depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
  1120. select ARM_CPU_SUSPEND
  1121. select CPU_PM
  1122. help
  1123. The big.LITTLE "switcher" provides the core functionality to
  1124. transparently handle transition between a cluster of A15's
  1125. and a cluster of A7's in a big.LITTLE system.
  1126. config BL_SWITCHER_DUMMY_IF
  1127. tristate "Simple big.LITTLE switcher user interface"
  1128. depends on BL_SWITCHER && DEBUG_KERNEL
  1129. help
  1130. This is a simple and dummy char dev interface to control
  1131. the big.LITTLE switcher core code. It is meant for
  1132. debugging purposes only.
  1133. choice
  1134. prompt "Memory split"
  1135. depends on MMU
  1136. default VMSPLIT_3G
  1137. help
  1138. Select the desired split between kernel and user memory.
  1139. If you are not absolutely sure what you are doing, leave this
  1140. option alone!
  1141. config VMSPLIT_3G
  1142. bool "3G/1G user/kernel split"
  1143. config VMSPLIT_3G_OPT
  1144. bool "3G/1G user/kernel split (for full 1G low memory)"
  1145. config VMSPLIT_2G
  1146. bool "2G/2G user/kernel split"
  1147. config VMSPLIT_1G
  1148. bool "1G/3G user/kernel split"
  1149. endchoice
  1150. config PAGE_OFFSET
  1151. hex
  1152. default PHYS_OFFSET if !MMU
  1153. default 0x40000000 if VMSPLIT_1G
  1154. default 0x80000000 if VMSPLIT_2G
  1155. default 0xB0000000 if VMSPLIT_3G_OPT
  1156. default 0xC0000000
  1157. config NR_CPUS
  1158. int "Maximum number of CPUs (2-32)"
  1159. range 2 32
  1160. depends on SMP
  1161. default "4"
  1162. config HOTPLUG_CPU
  1163. bool "Support for hot-pluggable CPUs"
  1164. depends on SMP
  1165. help
  1166. Say Y here to experiment with turning CPUs off and on. CPUs
  1167. can be controlled through /sys/devices/system/cpu.
  1168. config ARM_PSCI
  1169. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1170. depends on HAVE_ARM_SMCCC
  1171. select ARM_PSCI_FW
  1172. help
  1173. Say Y here if you want Linux to communicate with system firmware
  1174. implementing the PSCI specification for CPU-centric power
  1175. management operations described in ARM document number ARM DEN
  1176. 0022A ("Power State Coordination Interface System Software on
  1177. ARM processors").
  1178. # The GPIO number here must be sorted by descending number. In case of
  1179. # a multiplatform kernel, we just want the highest value required by the
  1180. # selected platforms.
  1181. config ARCH_NR_GPIO
  1182. int
  1183. default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
  1184. ARCH_ZYNQ
  1185. default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
  1186. SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
  1187. default 416 if ARCH_SUNXI
  1188. default 392 if ARCH_U8500
  1189. default 352 if ARCH_VT8500
  1190. default 288 if ARCH_ROCKCHIP
  1191. default 264 if MACH_H4700
  1192. default 0
  1193. help
  1194. Maximum number of GPIOs in the system.
  1195. If unsure, leave the default value.
  1196. source kernel/Kconfig.preempt
  1197. config HZ_FIXED
  1198. int
  1199. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
  1200. ARCH_S5PV210 || ARCH_EXYNOS4
  1201. default 128 if SOC_AT91RM9200
  1202. default 0
  1203. choice
  1204. depends on HZ_FIXED = 0
  1205. prompt "Timer frequency"
  1206. config HZ_100
  1207. bool "100 Hz"
  1208. config HZ_200
  1209. bool "200 Hz"
  1210. config HZ_250
  1211. bool "250 Hz"
  1212. config HZ_300
  1213. bool "300 Hz"
  1214. config HZ_500
  1215. bool "500 Hz"
  1216. config HZ_1000
  1217. bool "1000 Hz"
  1218. endchoice
  1219. config HZ
  1220. int
  1221. default HZ_FIXED if HZ_FIXED != 0
  1222. default 100 if HZ_100
  1223. default 200 if HZ_200
  1224. default 250 if HZ_250
  1225. default 300 if HZ_300
  1226. default 500 if HZ_500
  1227. default 1000
  1228. config SCHED_HRTICK
  1229. def_bool HIGH_RES_TIMERS
  1230. config THUMB2_KERNEL
  1231. bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
  1232. depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
  1233. default y if CPU_THUMBONLY
  1234. select AEABI
  1235. select ARM_ASM_UNIFIED
  1236. select ARM_UNWIND
  1237. help
  1238. By enabling this option, the kernel will be compiled in
  1239. Thumb-2 mode. A compiler/assembler that understand the unified
  1240. ARM-Thumb syntax is needed.
  1241. If unsure, say N.
  1242. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1243. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1244. depends on THUMB2_KERNEL && MODULES
  1245. default y
  1246. help
  1247. Various binutils versions can resolve Thumb-2 branches to
  1248. locally-defined, preemptible global symbols as short-range "b.n"
  1249. branch instructions.
  1250. This is a problem, because there's no guarantee the final
  1251. destination of the symbol, or any candidate locations for a
  1252. trampoline, are within range of the branch. For this reason, the
  1253. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1254. relocation in modules at all, and it makes little sense to add
  1255. support.
  1256. The symptom is that the kernel fails with an "unsupported
  1257. relocation" error when loading some modules.
  1258. Until fixed tools are available, passing
  1259. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1260. code which hits this problem, at the cost of a bit of extra runtime
  1261. stack usage in some cases.
  1262. The problem is described in more detail at:
  1263. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1264. Only Thumb-2 kernels are affected.
  1265. Unless you are sure your tools don't have this problem, say Y.
  1266. config ARM_ASM_UNIFIED
  1267. bool
  1268. config ARM_PATCH_IDIV
  1269. bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
  1270. depends on CPU_32v7 && !XIP_KERNEL
  1271. default y
  1272. help
  1273. The ARM compiler inserts calls to __aeabi_idiv() and
  1274. __aeabi_uidiv() when it needs to perform division on signed
  1275. and unsigned integers. Some v7 CPUs have support for the sdiv
  1276. and udiv instructions that can be used to implement those
  1277. functions.
  1278. Enabling this option allows the kernel to modify itself to
  1279. replace the first two instructions of these library functions
  1280. with the sdiv or udiv plus "bx lr" instructions when the CPU
  1281. it is running on supports them. Typically this will be faster
  1282. and less power intensive than running the original library
  1283. code to do integer division.
  1284. config AEABI
  1285. bool "Use the ARM EABI to compile the kernel"
  1286. help
  1287. This option allows for the kernel to be compiled using the latest
  1288. ARM ABI (aka EABI). This is only useful if you are using a user
  1289. space environment that is also compiled with EABI.
  1290. Since there are major incompatibilities between the legacy ABI and
  1291. EABI, especially with regard to structure member alignment, this
  1292. option also changes the kernel syscall calling convention to
  1293. disambiguate both ABIs and allow for backward compatibility support
  1294. (selected with CONFIG_OABI_COMPAT).
  1295. To use this you need GCC version 4.0.0 or later.
  1296. config OABI_COMPAT
  1297. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1298. depends on AEABI && !THUMB2_KERNEL
  1299. help
  1300. This option preserves the old syscall interface along with the
  1301. new (ARM EABI) one. It also provides a compatibility layer to
  1302. intercept syscalls that have structure arguments which layout
  1303. in memory differs between the legacy ABI and the new ARM EABI
  1304. (only for non "thumb" binaries). This option adds a tiny
  1305. overhead to all syscalls and produces a slightly larger kernel.
  1306. The seccomp filter system will not be available when this is
  1307. selected, since there is no way yet to sensibly distinguish
  1308. between calling conventions during filtering.
  1309. If you know you'll be using only pure EABI user space then you
  1310. can say N here. If this option is not selected and you attempt
  1311. to execute a legacy ABI binary then the result will be
  1312. UNPREDICTABLE (in fact it can be predicted that it won't work
  1313. at all). If in doubt say N.
  1314. config ARCH_HAS_HOLES_MEMORYMODEL
  1315. bool
  1316. config ARCH_SPARSEMEM_ENABLE
  1317. bool
  1318. config ARCH_SPARSEMEM_DEFAULT
  1319. def_bool ARCH_SPARSEMEM_ENABLE
  1320. config ARCH_SELECT_MEMORY_MODEL
  1321. def_bool ARCH_SPARSEMEM_ENABLE
  1322. config HAVE_ARCH_PFN_VALID
  1323. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1324. config HAVE_GENERIC_RCU_GUP
  1325. def_bool y
  1326. depends on ARM_LPAE
  1327. config HIGHMEM
  1328. bool "High Memory Support"
  1329. depends on MMU
  1330. help
  1331. The address space of ARM processors is only 4 Gigabytes large
  1332. and it has to accommodate user address space, kernel address
  1333. space as well as some memory mapped IO. That means that, if you
  1334. have a large amount of physical memory and/or IO, not all of the
  1335. memory can be "permanently mapped" by the kernel. The physical
  1336. memory that is not permanently mapped is called "high memory".
  1337. Depending on the selected kernel/user memory split, minimum
  1338. vmalloc space and actual amount of RAM, you may not need this
  1339. option which should result in a slightly faster kernel.
  1340. If unsure, say n.
  1341. config HIGHPTE
  1342. bool "Allocate 2nd-level pagetables from highmem" if EXPERT
  1343. depends on HIGHMEM
  1344. default y
  1345. help
  1346. The VM uses one page of physical memory for each page table.
  1347. For systems with a lot of processes, this can use a lot of
  1348. precious low memory, eventually leading to low memory being
  1349. consumed by page tables. Setting this option will allow
  1350. user-space 2nd level page tables to reside in high memory.
  1351. config CPU_SW_DOMAIN_PAN
  1352. bool "Enable use of CPU domains to implement privileged no-access"
  1353. depends on MMU && !ARM_LPAE
  1354. default y
  1355. help
  1356. Increase kernel security by ensuring that normal kernel accesses
  1357. are unable to access userspace addresses. This can help prevent
  1358. use-after-free bugs becoming an exploitable privilege escalation
  1359. by ensuring that magic values (such as LIST_POISON) will always
  1360. fault when dereferenced.
  1361. CPUs with low-vector mappings use a best-efforts implementation.
  1362. Their lower 1MB needs to remain accessible for the vectors, but
  1363. the remainder of userspace will become appropriately inaccessible.
  1364. config HW_PERF_EVENTS
  1365. def_bool y
  1366. depends on ARM_PMU
  1367. config SYS_SUPPORTS_HUGETLBFS
  1368. def_bool y
  1369. depends on ARM_LPAE
  1370. config HAVE_ARCH_TRANSPARENT_HUGEPAGE
  1371. def_bool y
  1372. depends on ARM_LPAE
  1373. config ARCH_WANT_GENERAL_HUGETLB
  1374. def_bool y
  1375. config ARM_MODULE_PLTS
  1376. bool "Use PLTs to allow module memory to spill over into vmalloc area"
  1377. depends on MODULES
  1378. help
  1379. Allocate PLTs when loading modules so that jumps and calls whose
  1380. targets are too far away for their relative offsets to be encoded
  1381. in the instructions themselves can be bounced via veneers in the
  1382. module's PLT. This allows modules to be allocated in the generic
  1383. vmalloc area after the dedicated module memory area has been
  1384. exhausted. The modules will use slightly more memory, but after
  1385. rounding up to page size, the actual memory footprint is usually
  1386. the same.
  1387. Say y if you are getting out of memory errors while loading modules
  1388. source "mm/Kconfig"
  1389. config FORCE_MAX_ZONEORDER
  1390. int "Maximum zone order"
  1391. default "12" if SOC_AM33XX
  1392. default "9" if SA1111 || ARCH_EFM32
  1393. default "11"
  1394. help
  1395. The kernel memory allocator divides physically contiguous memory
  1396. blocks into "zones", where each zone is a power of two number of
  1397. pages. This option selects the largest power of two that the kernel
  1398. keeps in the memory allocator. If you need to allocate very large
  1399. blocks of physically contiguous memory, then you may need to
  1400. increase this value.
  1401. This config option is actually maximum order plus one. For example,
  1402. a value of 11 means that the largest free memory block is 2^10 pages.
  1403. config ALIGNMENT_TRAP
  1404. bool
  1405. depends on CPU_CP15_MMU
  1406. default y if !ARCH_EBSA110
  1407. select HAVE_PROC_CPU if PROC_FS
  1408. help
  1409. ARM processors cannot fetch/store information which is not
  1410. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1411. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1412. fetch/store instructions will be emulated in software if you say
  1413. here, which has a severe performance impact. This is necessary for
  1414. correct operation of some network protocols. With an IP-only
  1415. configuration it is safe to say N, otherwise say Y.
  1416. config UACCESS_WITH_MEMCPY
  1417. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1418. depends on MMU
  1419. default y if CPU_FEROCEON
  1420. help
  1421. Implement faster copy_to_user and clear_user methods for CPU
  1422. cores where a 8-word STM instruction give significantly higher
  1423. memory write throughput than a sequence of individual 32bit stores.
  1424. A possible side effect is a slight increase in scheduling latency
  1425. between threads sharing the same address space if they invoke
  1426. such copy operations with large buffers.
  1427. However, if the CPU data cache is using a write-allocate mode,
  1428. this option is unlikely to provide any performance gain.
  1429. config SECCOMP
  1430. bool
  1431. prompt "Enable seccomp to safely compute untrusted bytecode"
  1432. ---help---
  1433. This kernel feature is useful for number crunching applications
  1434. that may need to compute untrusted bytecode during their
  1435. execution. By using pipes or other transports made available to
  1436. the process as file descriptors supporting the read/write
  1437. syscalls, it's possible to isolate those applications in
  1438. their own address space using seccomp. Once seccomp is
  1439. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1440. and the task is only allowed to execute a few safe syscalls
  1441. defined by each seccomp mode.
  1442. config SWIOTLB
  1443. def_bool y
  1444. config IOMMU_HELPER
  1445. def_bool SWIOTLB
  1446. config PARAVIRT
  1447. bool "Enable paravirtualization code"
  1448. help
  1449. This changes the kernel so it can modify itself when it is run
  1450. under a hypervisor, potentially improving performance significantly
  1451. over full virtualization.
  1452. config PARAVIRT_TIME_ACCOUNTING
  1453. bool "Paravirtual steal time accounting"
  1454. select PARAVIRT
  1455. default n
  1456. help
  1457. Select this option to enable fine granularity task steal time
  1458. accounting. Time spent executing other tasks in parallel with
  1459. the current vCPU is discounted from the vCPU power. To account for
  1460. that, there can be a small performance impact.
  1461. If in doubt, say N here.
  1462. config XEN_DOM0
  1463. def_bool y
  1464. depends on XEN
  1465. config XEN
  1466. bool "Xen guest support on ARM"
  1467. depends on ARM && AEABI && OF
  1468. depends on CPU_V7 && !CPU_V6
  1469. depends on !GENERIC_ATOMIC64
  1470. depends on MMU
  1471. select ARCH_DMA_ADDR_T_64BIT
  1472. select ARM_PSCI
  1473. select SWIOTLB_XEN
  1474. select PARAVIRT
  1475. help
  1476. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1477. endmenu
  1478. menu "Boot options"
  1479. config USE_OF
  1480. bool "Flattened Device Tree support"
  1481. select IRQ_DOMAIN
  1482. select OF
  1483. help
  1484. Include support for flattened device tree machine descriptions.
  1485. config ATAGS
  1486. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1487. default y
  1488. help
  1489. This is the traditional way of passing data to the kernel at boot
  1490. time. If you are solely relying on the flattened device tree (or
  1491. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1492. to remove ATAGS support from your kernel binary. If unsure,
  1493. leave this to y.
  1494. config DEPRECATED_PARAM_STRUCT
  1495. bool "Provide old way to pass kernel parameters"
  1496. depends on ATAGS
  1497. help
  1498. This was deprecated in 2001 and announced to live on for 5 years.
  1499. Some old boot loaders still use this way.
  1500. # Compressed boot loader in ROM. Yes, we really want to ask about
  1501. # TEXT and BSS so we preserve their values in the config files.
  1502. config ZBOOT_ROM_TEXT
  1503. hex "Compressed ROM boot loader base address"
  1504. default "0"
  1505. help
  1506. The physical address at which the ROM-able zImage is to be
  1507. placed in the target. Platforms which normally make use of
  1508. ROM-able zImage formats normally set this to a suitable
  1509. value in their defconfig file.
  1510. If ZBOOT_ROM is not enabled, this has no effect.
  1511. config ZBOOT_ROM_BSS
  1512. hex "Compressed ROM boot loader BSS address"
  1513. default "0"
  1514. help
  1515. The base address of an area of read/write memory in the target
  1516. for the ROM-able zImage which must be available while the
  1517. decompressor is running. It must be large enough to hold the
  1518. entire decompressed kernel plus an additional 128 KiB.
  1519. Platforms which normally make use of ROM-able zImage formats
  1520. normally set this to a suitable value in their defconfig file.
  1521. If ZBOOT_ROM is not enabled, this has no effect.
  1522. config ZBOOT_ROM
  1523. bool "Compressed boot loader in ROM/flash"
  1524. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1525. depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
  1526. help
  1527. Say Y here if you intend to execute your compressed kernel image
  1528. (zImage) directly from ROM or flash. If unsure, say N.
  1529. config ARM_APPENDED_DTB
  1530. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1531. depends on OF
  1532. help
  1533. With this option, the boot code will look for a device tree binary
  1534. (DTB) appended to zImage
  1535. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1536. This is meant as a backward compatibility convenience for those
  1537. systems with a bootloader that can't be upgraded to accommodate
  1538. the documented boot protocol using a device tree.
  1539. Beware that there is very little in terms of protection against
  1540. this option being confused by leftover garbage in memory that might
  1541. look like a DTB header after a reboot if no actual DTB is appended
  1542. to zImage. Do not leave this option active in a production kernel
  1543. if you don't intend to always append a DTB. Proper passing of the
  1544. location into r2 of a bootloader provided DTB is always preferable
  1545. to this option.
  1546. config ARM_ATAG_DTB_COMPAT
  1547. bool "Supplement the appended DTB with traditional ATAG information"
  1548. depends on ARM_APPENDED_DTB
  1549. help
  1550. Some old bootloaders can't be updated to a DTB capable one, yet
  1551. they provide ATAGs with memory configuration, the ramdisk address,
  1552. the kernel cmdline string, etc. Such information is dynamically
  1553. provided by the bootloader and can't always be stored in a static
  1554. DTB. To allow a device tree enabled kernel to be used with such
  1555. bootloaders, this option allows zImage to extract the information
  1556. from the ATAG list and store it at run time into the appended DTB.
  1557. choice
  1558. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1559. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1560. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1561. bool "Use bootloader kernel arguments if available"
  1562. help
  1563. Uses the command-line options passed by the boot loader instead of
  1564. the device tree bootargs property. If the boot loader doesn't provide
  1565. any, the device tree bootargs property will be used.
  1566. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1567. bool "Extend with bootloader kernel arguments"
  1568. help
  1569. The command-line arguments provided by the boot loader will be
  1570. appended to the the device tree bootargs property.
  1571. endchoice
  1572. config CMDLINE
  1573. string "Default kernel command string"
  1574. default ""
  1575. help
  1576. On some architectures (EBSA110 and CATS), there is currently no way
  1577. for the boot loader to pass arguments to the kernel. For these
  1578. architectures, you should supply some command-line options at build
  1579. time by entering them here. As a minimum, you should specify the
  1580. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1581. choice
  1582. prompt "Kernel command line type" if CMDLINE != ""
  1583. default CMDLINE_FROM_BOOTLOADER
  1584. depends on ATAGS
  1585. config CMDLINE_FROM_BOOTLOADER
  1586. bool "Use bootloader kernel arguments if available"
  1587. help
  1588. Uses the command-line options passed by the boot loader. If
  1589. the boot loader doesn't provide any, the default kernel command
  1590. string provided in CMDLINE will be used.
  1591. config CMDLINE_EXTEND
  1592. bool "Extend bootloader kernel arguments"
  1593. help
  1594. The command-line arguments provided by the boot loader will be
  1595. appended to the default kernel command string.
  1596. config CMDLINE_FORCE
  1597. bool "Always use the default kernel command string"
  1598. help
  1599. Always use the default kernel command string, even if the boot
  1600. loader passes other arguments to the kernel.
  1601. This is useful if you cannot or don't want to change the
  1602. command-line options your boot loader passes to the kernel.
  1603. endchoice
  1604. config XIP_KERNEL
  1605. bool "Kernel Execute-In-Place from ROM"
  1606. depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
  1607. help
  1608. Execute-In-Place allows the kernel to run from non-volatile storage
  1609. directly addressable by the CPU, such as NOR flash. This saves RAM
  1610. space since the text section of the kernel is not loaded from flash
  1611. to RAM. Read-write sections, such as the data section and stack,
  1612. are still copied to RAM. The XIP kernel is not compressed since
  1613. it has to run directly from flash, so it will take more space to
  1614. store it. The flash address used to link the kernel object files,
  1615. and for storing it, is configuration dependent. Therefore, if you
  1616. say Y here, you must know the proper physical address where to
  1617. store the kernel image depending on your own flash memory usage.
  1618. Also note that the make target becomes "make xipImage" rather than
  1619. "make zImage" or "make Image". The final kernel binary to put in
  1620. ROM memory will be arch/arm/boot/xipImage.
  1621. If unsure, say N.
  1622. config XIP_PHYS_ADDR
  1623. hex "XIP Kernel Physical Location"
  1624. depends on XIP_KERNEL
  1625. default "0x00080000"
  1626. help
  1627. This is the physical address in your flash memory the kernel will
  1628. be linked for and stored to. This address is dependent on your
  1629. own flash usage.
  1630. config KEXEC
  1631. bool "Kexec system call (EXPERIMENTAL)"
  1632. depends on (!SMP || PM_SLEEP_SMP)
  1633. depends on !CPU_V7M
  1634. select KEXEC_CORE
  1635. help
  1636. kexec is a system call that implements the ability to shutdown your
  1637. current kernel, and to start another kernel. It is like a reboot
  1638. but it is independent of the system firmware. And like a reboot
  1639. you can start any kernel with it, not just Linux.
  1640. It is an ongoing process to be certain the hardware in a machine
  1641. is properly shutdown, so do not be surprised if this code does not
  1642. initially work for you.
  1643. config ATAGS_PROC
  1644. bool "Export atags in procfs"
  1645. depends on ATAGS && KEXEC
  1646. default y
  1647. help
  1648. Should the atags used to boot the kernel be exported in an "atags"
  1649. file in procfs. Useful with kexec.
  1650. config CRASH_DUMP
  1651. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1652. help
  1653. Generate crash dump after being started by kexec. This should
  1654. be normally only set in special crash dump kernels which are
  1655. loaded in the main kernel with kexec-tools into a specially
  1656. reserved region and then later executed after a crash by
  1657. kdump/kexec. The crash dump kernel must be compiled to a
  1658. memory address not used by the main kernel
  1659. For more details see Documentation/kdump/kdump.txt
  1660. config AUTO_ZRELADDR
  1661. bool "Auto calculation of the decompressed kernel image address"
  1662. help
  1663. ZRELADDR is the physical address where the decompressed kernel
  1664. image will be placed. If AUTO_ZRELADDR is selected, the address
  1665. will be determined at run-time by masking the current IP with
  1666. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1667. from start of memory.
  1668. config EFI_STUB
  1669. bool
  1670. config EFI
  1671. bool "UEFI runtime support"
  1672. depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
  1673. select UCS2_STRING
  1674. select EFI_PARAMS_FROM_FDT
  1675. select EFI_STUB
  1676. select EFI_ARMSTUB
  1677. select EFI_RUNTIME_WRAPPERS
  1678. ---help---
  1679. This option provides support for runtime services provided
  1680. by UEFI firmware (such as non-volatile variables, realtime
  1681. clock, and platform reset). A UEFI stub is also provided to
  1682. allow the kernel to be booted as an EFI application. This
  1683. is only useful for kernels that may run on systems that have
  1684. UEFI firmware.
  1685. endmenu
  1686. menu "CPU Power Management"
  1687. source "drivers/cpufreq/Kconfig"
  1688. source "drivers/cpuidle/Kconfig"
  1689. endmenu
  1690. menu "Floating point emulation"
  1691. comment "At least one emulation must be selected"
  1692. config FPE_NWFPE
  1693. bool "NWFPE math emulation"
  1694. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1695. ---help---
  1696. Say Y to include the NWFPE floating point emulator in the kernel.
  1697. This is necessary to run most binaries. Linux does not currently
  1698. support floating point hardware so you need to say Y here even if
  1699. your machine has an FPA or floating point co-processor podule.
  1700. You may say N here if you are going to load the Acorn FPEmulator
  1701. early in the bootup.
  1702. config FPE_NWFPE_XP
  1703. bool "Support extended precision"
  1704. depends on FPE_NWFPE
  1705. help
  1706. Say Y to include 80-bit support in the kernel floating-point
  1707. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1708. Note that gcc does not generate 80-bit operations by default,
  1709. so in most cases this option only enlarges the size of the
  1710. floating point emulator without any good reason.
  1711. You almost surely want to say N here.
  1712. config FPE_FASTFPE
  1713. bool "FastFPE math emulation (EXPERIMENTAL)"
  1714. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1715. ---help---
  1716. Say Y here to include the FAST floating point emulator in the kernel.
  1717. This is an experimental much faster emulator which now also has full
  1718. precision for the mantissa. It does not support any exceptions.
  1719. It is very simple, and approximately 3-6 times faster than NWFPE.
  1720. It should be sufficient for most programs. It may be not suitable
  1721. for scientific calculations, but you have to check this for yourself.
  1722. If you do not feel you need a faster FP emulation you should better
  1723. choose NWFPE.
  1724. config VFP
  1725. bool "VFP-format floating point maths"
  1726. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1727. help
  1728. Say Y to include VFP support code in the kernel. This is needed
  1729. if your hardware includes a VFP unit.
  1730. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1731. release notes and additional status information.
  1732. Say N if your target does not have VFP hardware.
  1733. config VFPv3
  1734. bool
  1735. depends on VFP
  1736. default y if CPU_V7
  1737. config NEON
  1738. bool "Advanced SIMD (NEON) Extension support"
  1739. depends on VFPv3 && CPU_V7
  1740. help
  1741. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1742. Extension.
  1743. config KERNEL_MODE_NEON
  1744. bool "Support for NEON in kernel mode"
  1745. depends on NEON && AEABI
  1746. help
  1747. Say Y to include support for NEON in kernel mode.
  1748. endmenu
  1749. menu "Userspace binary formats"
  1750. source "fs/Kconfig.binfmt"
  1751. endmenu
  1752. menu "Power management options"
  1753. source "kernel/power/Kconfig"
  1754. config ARCH_SUSPEND_POSSIBLE
  1755. depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
  1756. CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1757. def_bool y
  1758. config ARM_CPU_SUSPEND
  1759. def_bool PM_SLEEP
  1760. config ARCH_HIBERNATION_POSSIBLE
  1761. bool
  1762. depends on MMU
  1763. default y if ARCH_SUSPEND_POSSIBLE
  1764. endmenu
  1765. source "net/Kconfig"
  1766. source "drivers/Kconfig"
  1767. source "drivers/firmware/Kconfig"
  1768. source "fs/Kconfig"
  1769. source "arch/arm/Kconfig.debug"
  1770. source "security/Kconfig"
  1771. source "crypto/Kconfig"
  1772. if CRYPTO
  1773. source "arch/arm/crypto/Kconfig"
  1774. endif
  1775. source "lib/Kconfig"
  1776. source "arch/arm/kvm/Kconfig"