quirks.c 180 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * This file contains work-arounds for many known PCI hardware bugs.
  4. * Devices present only on certain architectures (host bridges et cetera)
  5. * should be handled in arch-specific code.
  6. *
  7. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  8. *
  9. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  10. *
  11. * Init/reset quirks for USB host controllers should be in the USB quirks
  12. * file, where their drivers can use them.
  13. */
  14. #include <linux/types.h>
  15. #include <linux/kernel.h>
  16. #include <linux/export.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/acpi.h>
  21. #include <linux/dmi.h>
  22. #include <linux/pci-aspm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/ktime.h>
  26. #include <linux/mm.h>
  27. #include <linux/nvme.h>
  28. #include <linux/platform_data/x86/apple.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/switchtec.h>
  31. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  32. #include "pci.h"
  33. static ktime_t fixup_debug_start(struct pci_dev *dev,
  34. void (*fn)(struct pci_dev *dev))
  35. {
  36. if (initcall_debug)
  37. pci_info(dev, "calling %pF @ %i\n", fn, task_pid_nr(current));
  38. return ktime_get();
  39. }
  40. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  41. void (*fn)(struct pci_dev *dev))
  42. {
  43. ktime_t delta, rettime;
  44. unsigned long long duration;
  45. rettime = ktime_get();
  46. delta = ktime_sub(rettime, calltime);
  47. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  48. if (initcall_debug || duration > 10000)
  49. pci_info(dev, "%pF took %lld usecs\n", fn, duration);
  50. }
  51. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  52. struct pci_fixup *end)
  53. {
  54. ktime_t calltime;
  55. for (; f < end; f++)
  56. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  57. f->class == (u32) PCI_ANY_ID) &&
  58. (f->vendor == dev->vendor ||
  59. f->vendor == (u16) PCI_ANY_ID) &&
  60. (f->device == dev->device ||
  61. f->device == (u16) PCI_ANY_ID)) {
  62. calltime = fixup_debug_start(dev, f->hook);
  63. f->hook(dev);
  64. fixup_debug_report(dev, calltime, f->hook);
  65. }
  66. }
  67. extern struct pci_fixup __start_pci_fixups_early[];
  68. extern struct pci_fixup __end_pci_fixups_early[];
  69. extern struct pci_fixup __start_pci_fixups_header[];
  70. extern struct pci_fixup __end_pci_fixups_header[];
  71. extern struct pci_fixup __start_pci_fixups_final[];
  72. extern struct pci_fixup __end_pci_fixups_final[];
  73. extern struct pci_fixup __start_pci_fixups_enable[];
  74. extern struct pci_fixup __end_pci_fixups_enable[];
  75. extern struct pci_fixup __start_pci_fixups_resume[];
  76. extern struct pci_fixup __end_pci_fixups_resume[];
  77. extern struct pci_fixup __start_pci_fixups_resume_early[];
  78. extern struct pci_fixup __end_pci_fixups_resume_early[];
  79. extern struct pci_fixup __start_pci_fixups_suspend[];
  80. extern struct pci_fixup __end_pci_fixups_suspend[];
  81. extern struct pci_fixup __start_pci_fixups_suspend_late[];
  82. extern struct pci_fixup __end_pci_fixups_suspend_late[];
  83. static bool pci_apply_fixup_final_quirks;
  84. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  85. {
  86. struct pci_fixup *start, *end;
  87. switch (pass) {
  88. case pci_fixup_early:
  89. start = __start_pci_fixups_early;
  90. end = __end_pci_fixups_early;
  91. break;
  92. case pci_fixup_header:
  93. start = __start_pci_fixups_header;
  94. end = __end_pci_fixups_header;
  95. break;
  96. case pci_fixup_final:
  97. if (!pci_apply_fixup_final_quirks)
  98. return;
  99. start = __start_pci_fixups_final;
  100. end = __end_pci_fixups_final;
  101. break;
  102. case pci_fixup_enable:
  103. start = __start_pci_fixups_enable;
  104. end = __end_pci_fixups_enable;
  105. break;
  106. case pci_fixup_resume:
  107. start = __start_pci_fixups_resume;
  108. end = __end_pci_fixups_resume;
  109. break;
  110. case pci_fixup_resume_early:
  111. start = __start_pci_fixups_resume_early;
  112. end = __end_pci_fixups_resume_early;
  113. break;
  114. case pci_fixup_suspend:
  115. start = __start_pci_fixups_suspend;
  116. end = __end_pci_fixups_suspend;
  117. break;
  118. case pci_fixup_suspend_late:
  119. start = __start_pci_fixups_suspend_late;
  120. end = __end_pci_fixups_suspend_late;
  121. break;
  122. default:
  123. /* stupid compiler warning, you would think with an enum... */
  124. return;
  125. }
  126. pci_do_fixups(dev, start, end);
  127. }
  128. EXPORT_SYMBOL(pci_fixup_device);
  129. static int __init pci_apply_final_quirks(void)
  130. {
  131. struct pci_dev *dev = NULL;
  132. u8 cls = 0;
  133. u8 tmp;
  134. if (pci_cache_line_size)
  135. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  136. pci_cache_line_size << 2);
  137. pci_apply_fixup_final_quirks = true;
  138. for_each_pci_dev(dev) {
  139. pci_fixup_device(pci_fixup_final, dev);
  140. /*
  141. * If arch hasn't set it explicitly yet, use the CLS
  142. * value shared by all PCI devices. If there's a
  143. * mismatch, fall back to the default value.
  144. */
  145. if (!pci_cache_line_size) {
  146. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  147. if (!cls)
  148. cls = tmp;
  149. if (!tmp || cls == tmp)
  150. continue;
  151. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
  152. cls << 2, tmp << 2,
  153. pci_dfl_cache_line_size << 2);
  154. pci_cache_line_size = pci_dfl_cache_line_size;
  155. }
  156. }
  157. if (!pci_cache_line_size) {
  158. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  159. cls << 2, pci_dfl_cache_line_size << 2);
  160. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  161. }
  162. return 0;
  163. }
  164. fs_initcall_sync(pci_apply_final_quirks);
  165. /*
  166. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  167. * conflict. But doing so may cause problems on host bridge and perhaps other
  168. * key system devices. For devices that need to have mmio decoding always-on,
  169. * we need to set the dev->mmio_always_on bit.
  170. */
  171. static void quirk_mmio_always_on(struct pci_dev *dev)
  172. {
  173. dev->mmio_always_on = 1;
  174. }
  175. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  176. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  177. /*
  178. * The Mellanox Tavor device gives false positive parity errors. Mark this
  179. * device with a broken_parity_status to allow PCI scanning code to "skip"
  180. * this now blacklisted device.
  181. */
  182. static void quirk_mellanox_tavor(struct pci_dev *dev)
  183. {
  184. dev->broken_parity_status = 1; /* This device gives false positives */
  185. }
  186. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
  187. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
  188. /*
  189. * Deal with broken BIOSes that neglect to enable passive release,
  190. * which can cause problems in combination with the 82441FX/PPro MTRRs
  191. */
  192. static void quirk_passive_release(struct pci_dev *dev)
  193. {
  194. struct pci_dev *d = NULL;
  195. unsigned char dlc;
  196. /*
  197. * We have to make sure a particular bit is set in the PIIX3
  198. * ISA bridge, so we have to go out and find it.
  199. */
  200. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  201. pci_read_config_byte(d, 0x82, &dlc);
  202. if (!(dlc & 1<<1)) {
  203. pci_info(d, "PIIX3: Enabling Passive Release\n");
  204. dlc |= 1<<1;
  205. pci_write_config_byte(d, 0x82, dlc);
  206. }
  207. }
  208. }
  209. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  210. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  211. /*
  212. * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a
  213. * workaround but VIA don't answer queries. If you happen to have good
  214. * contacts at VIA ask them for me please -- Alan
  215. *
  216. * This appears to be BIOS not version dependent. So presumably there is a
  217. * chipset level fix.
  218. */
  219. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  220. {
  221. if (!isa_dma_bridge_buggy) {
  222. isa_dma_bridge_buggy = 1;
  223. pci_info(dev, "Activating ISA DMA hang workarounds\n");
  224. }
  225. }
  226. /*
  227. * It's not totally clear which chipsets are the problematic ones. We know
  228. * 82C586 and 82C596 variants are affected.
  229. */
  230. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  231. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  232. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  233. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  234. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  235. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  236. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  237. /*
  238. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  239. * for some HT machines to use C4 w/o hanging.
  240. */
  241. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  242. {
  243. u32 pmbase;
  244. u16 pm1a;
  245. pci_read_config_dword(dev, 0x40, &pmbase);
  246. pmbase = pmbase & 0xff80;
  247. pm1a = inw(pmbase);
  248. if (pm1a & 0x10) {
  249. pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  250. outw(0x10, pmbase);
  251. }
  252. }
  253. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  254. /* Chipsets where PCI->PCI transfers vanish or hang */
  255. static void quirk_nopcipci(struct pci_dev *dev)
  256. {
  257. if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
  258. pci_info(dev, "Disabling direct PCI/PCI transfers\n");
  259. pci_pci_problems |= PCIPCI_FAIL;
  260. }
  261. }
  262. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  263. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  264. static void quirk_nopciamd(struct pci_dev *dev)
  265. {
  266. u8 rev;
  267. pci_read_config_byte(dev, 0x08, &rev);
  268. if (rev == 0x13) {
  269. /* Erratum 24 */
  270. pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  271. pci_pci_problems |= PCIAGP_FAIL;
  272. }
  273. }
  274. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  275. /* Triton requires workarounds to be used by the drivers */
  276. static void quirk_triton(struct pci_dev *dev)
  277. {
  278. if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
  279. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  280. pci_pci_problems |= PCIPCI_TRITON;
  281. }
  282. }
  283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  286. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  287. /*
  288. * VIA Apollo KT133 needs PCI latency patch
  289. * Made according to a Windows driver-based patch by George E. Breese;
  290. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  291. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on
  292. * which Mr Breese based his work.
  293. *
  294. * Updated based on further information from the site and also on
  295. * information provided by VIA
  296. */
  297. static void quirk_vialatency(struct pci_dev *dev)
  298. {
  299. struct pci_dev *p;
  300. u8 busarb;
  301. /*
  302. * Ok, we have a potential problem chipset here. Now see if we have
  303. * a buggy southbridge.
  304. */
  305. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  306. if (p != NULL) {
  307. /*
  308. * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A;
  309. * thanks Dan Hollis.
  310. * Check for buggy part revisions
  311. */
  312. if (p->revision < 0x40 || p->revision > 0x42)
  313. goto exit;
  314. } else {
  315. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  316. if (p == NULL) /* No problem parts */
  317. goto exit;
  318. /* Check for buggy part revisions */
  319. if (p->revision < 0x10 || p->revision > 0x12)
  320. goto exit;
  321. }
  322. /*
  323. * Ok we have the problem. Now set the PCI master grant to occur
  324. * every master grant. The apparent bug is that under high PCI load
  325. * (quite common in Linux of course) you can get data loss when the
  326. * CPU is held off the bus for 3 bus master requests. This happens
  327. * to include the IDE controllers....
  328. *
  329. * VIA only apply this fix when an SB Live! is present but under
  330. * both Linux and Windows this isn't enough, and we have seen
  331. * corruption without SB Live! but with things like 3 UDMA IDE
  332. * controllers. So we ignore that bit of the VIA recommendation..
  333. */
  334. pci_read_config_byte(dev, 0x76, &busarb);
  335. /*
  336. * Set bit 4 and bit 5 of byte 76 to 0x01
  337. * "Master priority rotation on every PCI master grant"
  338. */
  339. busarb &= ~(1<<5);
  340. busarb |= (1<<4);
  341. pci_write_config_byte(dev, 0x76, busarb);
  342. pci_info(dev, "Applying VIA southbridge workaround\n");
  343. exit:
  344. pci_dev_put(p);
  345. }
  346. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  347. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  348. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  349. /* Must restore this on a resume from RAM */
  350. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  351. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  352. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  353. /* VIA Apollo VP3 needs ETBF on BT848/878 */
  354. static void quirk_viaetbf(struct pci_dev *dev)
  355. {
  356. if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
  357. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  358. pci_pci_problems |= PCIPCI_VIAETBF;
  359. }
  360. }
  361. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  362. static void quirk_vsfx(struct pci_dev *dev)
  363. {
  364. if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
  365. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  366. pci_pci_problems |= PCIPCI_VSFX;
  367. }
  368. }
  369. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  370. /*
  371. * ALi Magik requires workarounds to be used by the drivers that DMA to AGP
  372. * space. Latency must be set to 0xA and Triton workaround applied too.
  373. * [Info kindly provided by ALi]
  374. */
  375. static void quirk_alimagik(struct pci_dev *dev)
  376. {
  377. if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
  378. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  379. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  380. }
  381. }
  382. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  383. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  384. /* Natoma has some interesting boundary conditions with Zoran stuff at least */
  385. static void quirk_natoma(struct pci_dev *dev)
  386. {
  387. if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
  388. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  389. pci_pci_problems |= PCIPCI_NATOMA;
  390. }
  391. }
  392. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  393. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  394. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  395. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  396. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  397. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  398. /*
  399. * This chip can cause PCI parity errors if config register 0xA0 is read
  400. * while DMAs are occurring.
  401. */
  402. static void quirk_citrine(struct pci_dev *dev)
  403. {
  404. dev->cfg_size = 0xA0;
  405. }
  406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  407. /*
  408. * This chip can cause bus lockups if config addresses above 0x600
  409. * are read or written.
  410. */
  411. static void quirk_nfp6000(struct pci_dev *dev)
  412. {
  413. dev->cfg_size = 0x600;
  414. }
  415. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
  416. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
  417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP5000, quirk_nfp6000);
  418. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
  419. /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
  420. static void quirk_extend_bar_to_page(struct pci_dev *dev)
  421. {
  422. int i;
  423. for (i = 0; i <= PCI_STD_RESOURCE_END; i++) {
  424. struct resource *r = &dev->resource[i];
  425. if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
  426. r->end = PAGE_SIZE - 1;
  427. r->start = 0;
  428. r->flags |= IORESOURCE_UNSET;
  429. pci_info(dev, "expanded BAR %d to page size: %pR\n",
  430. i, r);
  431. }
  432. }
  433. }
  434. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
  435. /*
  436. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  437. * If it's needed, re-allocate the region.
  438. */
  439. static void quirk_s3_64M(struct pci_dev *dev)
  440. {
  441. struct resource *r = &dev->resource[0];
  442. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  443. r->flags |= IORESOURCE_UNSET;
  444. r->start = 0;
  445. r->end = 0x3ffffff;
  446. }
  447. }
  448. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  449. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  450. static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
  451. const char *name)
  452. {
  453. u32 region;
  454. struct pci_bus_region bus_region;
  455. struct resource *res = dev->resource + pos;
  456. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
  457. if (!region)
  458. return;
  459. res->name = pci_name(dev);
  460. res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
  461. res->flags |=
  462. (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
  463. region &= ~(size - 1);
  464. /* Convert from PCI bus to resource space */
  465. bus_region.start = region;
  466. bus_region.end = region + size - 1;
  467. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  468. pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
  469. name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
  470. }
  471. /*
  472. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  473. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  474. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  475. * (which conflicts w/ BAR1's memory range).
  476. *
  477. * CS553x's ISA PCI BARs may also be read-only (ref:
  478. * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
  479. */
  480. static void quirk_cs5536_vsa(struct pci_dev *dev)
  481. {
  482. static char *name = "CS5536 ISA bridge";
  483. if (pci_resource_len(dev, 0) != 8) {
  484. quirk_io(dev, 0, 8, name); /* SMB */
  485. quirk_io(dev, 1, 256, name); /* GPIO */
  486. quirk_io(dev, 2, 64, name); /* MFGPT */
  487. pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
  488. name);
  489. }
  490. }
  491. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  492. static void quirk_io_region(struct pci_dev *dev, int port,
  493. unsigned size, int nr, const char *name)
  494. {
  495. u16 region;
  496. struct pci_bus_region bus_region;
  497. struct resource *res = dev->resource + nr;
  498. pci_read_config_word(dev, port, &region);
  499. region &= ~(size - 1);
  500. if (!region)
  501. return;
  502. res->name = pci_name(dev);
  503. res->flags = IORESOURCE_IO;
  504. /* Convert from PCI bus to resource space */
  505. bus_region.start = region;
  506. bus_region.end = region + size - 1;
  507. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  508. if (!pci_claim_resource(dev, nr))
  509. pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
  510. }
  511. /*
  512. * ATI Northbridge setups MCE the processor if you even read somewhere
  513. * between 0x3b0->0x3bb or read 0x3d3
  514. */
  515. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  516. {
  517. pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  518. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  519. request_region(0x3b0, 0x0C, "RadeonIGP");
  520. request_region(0x3d3, 0x01, "RadeonIGP");
  521. }
  522. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  523. /*
  524. * In the AMD NL platform, this device ([1022:7912]) has a class code of
  525. * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
  526. * claim it.
  527. *
  528. * But the dwc3 driver is a more specific driver for this device, and we'd
  529. * prefer to use it instead of xhci. To prevent xhci from claiming the
  530. * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
  531. * defines as "USB device (not host controller)". The dwc3 driver can then
  532. * claim it based on its Vendor and Device ID.
  533. */
  534. static void quirk_amd_nl_class(struct pci_dev *pdev)
  535. {
  536. u32 class = pdev->class;
  537. /* Use "USB Device (not host controller)" class */
  538. pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
  539. pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
  540. class, pdev->class);
  541. }
  542. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
  543. quirk_amd_nl_class);
  544. /*
  545. * Let's make the southbridge information explicit instead of having to
  546. * worry about people probing the ACPI areas, for example.. (Yes, it
  547. * happens, and if you read the wrong ACPI register it will put the machine
  548. * to sleep with no way of waking it up again. Bummer).
  549. *
  550. * ALI M7101: Two IO regions pointed to by words at
  551. * 0xE0 (64 bytes of ACPI registers)
  552. * 0xE2 (32 bytes of SMB registers)
  553. */
  554. static void quirk_ali7101_acpi(struct pci_dev *dev)
  555. {
  556. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  557. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  558. }
  559. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  560. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  561. {
  562. u32 devres;
  563. u32 mask, size, base;
  564. pci_read_config_dword(dev, port, &devres);
  565. if ((devres & enable) != enable)
  566. return;
  567. mask = (devres >> 16) & 15;
  568. base = devres & 0xffff;
  569. size = 16;
  570. for (;;) {
  571. unsigned bit = size >> 1;
  572. if ((bit & mask) == bit)
  573. break;
  574. size = bit;
  575. }
  576. /*
  577. * For now we only print it out. Eventually we'll want to
  578. * reserve it (at least if it's in the 0x1000+ range), but
  579. * let's get enough confirmation reports first.
  580. */
  581. base &= -size;
  582. pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  583. }
  584. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  585. {
  586. u32 devres;
  587. u32 mask, size, base;
  588. pci_read_config_dword(dev, port, &devres);
  589. if ((devres & enable) != enable)
  590. return;
  591. base = devres & 0xffff0000;
  592. mask = (devres & 0x3f) << 16;
  593. size = 128 << 16;
  594. for (;;) {
  595. unsigned bit = size >> 1;
  596. if ((bit & mask) == bit)
  597. break;
  598. size = bit;
  599. }
  600. /*
  601. * For now we only print it out. Eventually we'll want to
  602. * reserve it, but let's get enough confirmation reports first.
  603. */
  604. base &= -size;
  605. pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  606. }
  607. /*
  608. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  609. * 0x40 (64 bytes of ACPI registers)
  610. * 0x90 (16 bytes of SMB registers)
  611. * and a few strange programmable PIIX4 device resources.
  612. */
  613. static void quirk_piix4_acpi(struct pci_dev *dev)
  614. {
  615. u32 res_a;
  616. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  617. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  618. /* Device resource A has enables for some of the other ones */
  619. pci_read_config_dword(dev, 0x5c, &res_a);
  620. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  621. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  622. /* Device resource D is just bitfields for static resources */
  623. /* Device 12 enabled? */
  624. if (res_a & (1 << 29)) {
  625. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  626. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  627. }
  628. /* Device 13 enabled? */
  629. if (res_a & (1 << 30)) {
  630. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  631. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  632. }
  633. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  634. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  635. }
  636. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  637. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  638. #define ICH_PMBASE 0x40
  639. #define ICH_ACPI_CNTL 0x44
  640. #define ICH4_ACPI_EN 0x10
  641. #define ICH6_ACPI_EN 0x80
  642. #define ICH4_GPIOBASE 0x58
  643. #define ICH4_GPIO_CNTL 0x5c
  644. #define ICH4_GPIO_EN 0x10
  645. #define ICH6_GPIOBASE 0x48
  646. #define ICH6_GPIO_CNTL 0x4c
  647. #define ICH6_GPIO_EN 0x10
  648. /*
  649. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  650. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  651. * 0x58 (64 bytes of GPIO I/O space)
  652. */
  653. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  654. {
  655. u8 enable;
  656. /*
  657. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  658. * with low legacy (and fixed) ports. We don't know the decoding
  659. * priority and can't tell whether the legacy device or the one created
  660. * here is really at that address. This happens on boards with broken
  661. * BIOSes.
  662. */
  663. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  664. if (enable & ICH4_ACPI_EN)
  665. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  666. "ICH4 ACPI/GPIO/TCO");
  667. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  668. if (enable & ICH4_GPIO_EN)
  669. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  670. "ICH4 GPIO");
  671. }
  672. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  673. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  674. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  675. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  676. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  677. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  678. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  679. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  680. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  681. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  682. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  683. {
  684. u8 enable;
  685. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  686. if (enable & ICH6_ACPI_EN)
  687. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  688. "ICH6 ACPI/GPIO/TCO");
  689. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  690. if (enable & ICH6_GPIO_EN)
  691. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  692. "ICH6 GPIO");
  693. }
  694. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
  695. const char *name, int dynsize)
  696. {
  697. u32 val;
  698. u32 size, base;
  699. pci_read_config_dword(dev, reg, &val);
  700. /* Enabled? */
  701. if (!(val & 1))
  702. return;
  703. base = val & 0xfffc;
  704. if (dynsize) {
  705. /*
  706. * This is not correct. It is 16, 32 or 64 bytes depending on
  707. * register D31:F0:ADh bits 5:4.
  708. *
  709. * But this gets us at least _part_ of it.
  710. */
  711. size = 16;
  712. } else {
  713. size = 128;
  714. }
  715. base &= ~(size-1);
  716. /*
  717. * Just print it out for now. We should reserve it after more
  718. * debugging.
  719. */
  720. pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  721. }
  722. static void quirk_ich6_lpc(struct pci_dev *dev)
  723. {
  724. /* Shared ACPI/GPIO decode with all ICH6+ */
  725. ich6_lpc_acpi_gpio(dev);
  726. /* ICH6-specific generic IO decode */
  727. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  728. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  729. }
  730. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  731. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  732. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
  733. const char *name)
  734. {
  735. u32 val;
  736. u32 mask, base;
  737. pci_read_config_dword(dev, reg, &val);
  738. /* Enabled? */
  739. if (!(val & 1))
  740. return;
  741. /* IO base in bits 15:2, mask in bits 23:18, both are dword-based */
  742. base = val & 0xfffc;
  743. mask = (val >> 16) & 0xfc;
  744. mask |= 3;
  745. /*
  746. * Just print it out for now. We should reserve it after more
  747. * debugging.
  748. */
  749. pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  750. }
  751. /* ICH7-10 has the same common LPC generic IO decode registers */
  752. static void quirk_ich7_lpc(struct pci_dev *dev)
  753. {
  754. /* We share the common ACPI/GPIO decode with ICH6 */
  755. ich6_lpc_acpi_gpio(dev);
  756. /* And have 4 ICH7+ generic decodes */
  757. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  758. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  759. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  760. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  761. }
  762. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  763. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  764. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  765. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  766. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  767. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  768. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  769. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  770. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  771. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  772. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  773. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  774. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  775. /*
  776. * VIA ACPI: One IO region pointed to by longword at
  777. * 0x48 or 0x20 (256 bytes of ACPI registers)
  778. */
  779. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  780. {
  781. if (dev->revision & 0x10)
  782. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  783. "vt82c586 ACPI");
  784. }
  785. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  786. /*
  787. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  788. * 0x48 (256 bytes of ACPI registers)
  789. * 0x70 (128 bytes of hardware monitoring register)
  790. * 0x90 (16 bytes of SMB registers)
  791. */
  792. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  793. {
  794. quirk_vt82c586_acpi(dev);
  795. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  796. "vt82c686 HW-mon");
  797. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  798. }
  799. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  800. /*
  801. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  802. * 0x88 (128 bytes of power management registers)
  803. * 0xd0 (16 bytes of SMB registers)
  804. */
  805. static void quirk_vt8235_acpi(struct pci_dev *dev)
  806. {
  807. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  808. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  809. }
  810. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  811. /*
  812. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast
  813. * back-to-back: Disable fast back-to-back on the secondary bus segment
  814. */
  815. static void quirk_xio2000a(struct pci_dev *dev)
  816. {
  817. struct pci_dev *pdev;
  818. u16 command;
  819. pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
  820. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  821. pci_read_config_word(pdev, PCI_COMMAND, &command);
  822. if (command & PCI_COMMAND_FAST_BACK)
  823. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  824. }
  825. }
  826. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  827. quirk_xio2000a);
  828. #ifdef CONFIG_X86_IO_APIC
  829. #include <asm/io_apic.h>
  830. /*
  831. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  832. * devices to the external APIC.
  833. *
  834. * TODO: When we have device-specific interrupt routers, this code will go
  835. * away from quirks.
  836. */
  837. static void quirk_via_ioapic(struct pci_dev *dev)
  838. {
  839. u8 tmp;
  840. if (nr_ioapics < 1)
  841. tmp = 0; /* nothing routed to external APIC */
  842. else
  843. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  844. pci_info(dev, "%sbling VIA external APIC routing\n",
  845. tmp == 0 ? "Disa" : "Ena");
  846. /* Offset 0x58: External APIC IRQ output control */
  847. pci_write_config_byte(dev, 0x58, tmp);
  848. }
  849. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  850. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  851. /*
  852. * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
  853. * This leads to doubled level interrupt rates.
  854. * Set this bit to get rid of cycle wastage.
  855. * Otherwise uncritical.
  856. */
  857. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  858. {
  859. u8 misc_control2;
  860. #define BYPASS_APIC_DEASSERT 8
  861. pci_read_config_byte(dev, 0x5B, &misc_control2);
  862. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  863. pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  864. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  865. }
  866. }
  867. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  868. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  869. /*
  870. * The AMD IO-APIC can hang the box when an APIC IRQ is masked.
  871. * We check all revs >= B0 (yet not in the pre production!) as the bug
  872. * is currently marked NoFix
  873. *
  874. * We have multiple reports of hangs with this chipset that went away with
  875. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  876. * of course. However the advice is demonstrably good even if so.
  877. */
  878. static void quirk_amd_ioapic(struct pci_dev *dev)
  879. {
  880. if (dev->revision >= 0x02) {
  881. pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  882. pci_warn(dev, " : booting with the \"noapic\" option\n");
  883. }
  884. }
  885. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  886. #endif /* CONFIG_X86_IO_APIC */
  887. #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
  888. static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
  889. {
  890. /* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */
  891. if (dev->subsystem_device == 0xa118)
  892. dev->sriov->link = dev->devfn;
  893. }
  894. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
  895. #endif
  896. /*
  897. * Some settings of MMRBC can lead to data corruption so block changes.
  898. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  899. */
  900. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  901. {
  902. if (dev->subordinate && dev->revision <= 0x12) {
  903. pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
  904. dev->revision);
  905. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  906. }
  907. }
  908. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  909. /*
  910. * FIXME: it is questionable that quirk_via_acpi() is needed. It shows up
  911. * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register
  912. * at all. Therefore it seems like setting the pci_dev's IRQ to the value
  913. * of the ACPI SCI interrupt is only done for convenience.
  914. * -jgarzik
  915. */
  916. static void quirk_via_acpi(struct pci_dev *d)
  917. {
  918. u8 irq;
  919. /* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */
  920. pci_read_config_byte(d, 0x42, &irq);
  921. irq &= 0xf;
  922. if (irq && (irq != 2))
  923. d->irq = irq;
  924. }
  925. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  926. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  927. /* VIA bridges which have VLink */
  928. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  929. static void quirk_via_bridge(struct pci_dev *dev)
  930. {
  931. /* See what bridge we have and find the device ranges */
  932. switch (dev->device) {
  933. case PCI_DEVICE_ID_VIA_82C686:
  934. /*
  935. * The VT82C686 is special; it attaches to PCI and can have
  936. * any device number. All its subdevices are functions of
  937. * that single device.
  938. */
  939. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  940. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  941. break;
  942. case PCI_DEVICE_ID_VIA_8237:
  943. case PCI_DEVICE_ID_VIA_8237A:
  944. via_vlink_dev_lo = 15;
  945. break;
  946. case PCI_DEVICE_ID_VIA_8235:
  947. via_vlink_dev_lo = 16;
  948. break;
  949. case PCI_DEVICE_ID_VIA_8231:
  950. case PCI_DEVICE_ID_VIA_8233_0:
  951. case PCI_DEVICE_ID_VIA_8233A:
  952. case PCI_DEVICE_ID_VIA_8233C_0:
  953. via_vlink_dev_lo = 17;
  954. break;
  955. }
  956. }
  957. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  958. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  959. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  960. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  961. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  962. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  963. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  964. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  965. /*
  966. * quirk_via_vlink - VIA VLink IRQ number update
  967. * @dev: PCI device
  968. *
  969. * If the device we are dealing with is on a PIC IRQ we need to ensure that
  970. * the IRQ line register which usually is not relevant for PCI cards, is
  971. * actually written so that interrupts get sent to the right place.
  972. *
  973. * We only do this on systems where a VIA south bridge was detected, and
  974. * only for VIA devices on the motherboard (see quirk_via_bridge above).
  975. */
  976. static void quirk_via_vlink(struct pci_dev *dev)
  977. {
  978. u8 irq, new_irq;
  979. /* Check if we have VLink at all */
  980. if (via_vlink_dev_lo == -1)
  981. return;
  982. new_irq = dev->irq;
  983. /* Don't quirk interrupts outside the legacy IRQ range */
  984. if (!new_irq || new_irq > 15)
  985. return;
  986. /* Internal device ? */
  987. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  988. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  989. return;
  990. /*
  991. * This is an internal VLink device on a PIC interrupt. The BIOS
  992. * ought to have set this but may not have, so we redo it.
  993. */
  994. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  995. if (new_irq != irq) {
  996. pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
  997. irq, new_irq);
  998. udelay(15); /* unknown if delay really needed */
  999. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  1000. }
  1001. }
  1002. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  1003. /*
  1004. * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID
  1005. * of VT82C597 for backward compatibility. We need to switch it off to be
  1006. * able to recognize the real type of the chip.
  1007. */
  1008. static void quirk_vt82c598_id(struct pci_dev *dev)
  1009. {
  1010. pci_write_config_byte(dev, 0xfc, 0);
  1011. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  1012. }
  1013. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  1014. /*
  1015. * CardBus controllers have a legacy base address that enables them to
  1016. * respond as i82365 pcmcia controllers. We don't want them to do this
  1017. * even if the Linux CardBus driver is not loaded, because the Linux i82365
  1018. * driver does not (and should not) handle CardBus.
  1019. */
  1020. static void quirk_cardbus_legacy(struct pci_dev *dev)
  1021. {
  1022. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  1023. }
  1024. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  1025. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  1026. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  1027. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  1028. /*
  1029. * Following the PCI ordering rules is optional on the AMD762. I'm not sure
  1030. * what the designers were smoking but let's not inhale...
  1031. *
  1032. * To be fair to AMD, it follows the spec by default, it's BIOS people who
  1033. * turn it off!
  1034. */
  1035. static void quirk_amd_ordering(struct pci_dev *dev)
  1036. {
  1037. u32 pcic;
  1038. pci_read_config_dword(dev, 0x4C, &pcic);
  1039. if ((pcic & 6) != 6) {
  1040. pcic |= 6;
  1041. pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  1042. pci_write_config_dword(dev, 0x4C, pcic);
  1043. pci_read_config_dword(dev, 0x84, &pcic);
  1044. pcic |= (1 << 23); /* Required in this mode */
  1045. pci_write_config_dword(dev, 0x84, pcic);
  1046. }
  1047. }
  1048. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  1049. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  1050. /*
  1051. * DreamWorks-provided workaround for Dunord I-3000 problem
  1052. *
  1053. * This card decodes and responds to addresses not apparently assigned to
  1054. * it. We force a larger allocation to ensure that nothing gets put too
  1055. * close to it.
  1056. */
  1057. static void quirk_dunord(struct pci_dev *dev)
  1058. {
  1059. struct resource *r = &dev->resource[1];
  1060. r->flags |= IORESOURCE_UNSET;
  1061. r->start = 0;
  1062. r->end = 0xffffff;
  1063. }
  1064. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  1065. /*
  1066. * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive
  1067. * decoding (transparent), and does indicate this in the ProgIf.
  1068. * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01.
  1069. */
  1070. static void quirk_transparent_bridge(struct pci_dev *dev)
  1071. {
  1072. dev->transparent = 1;
  1073. }
  1074. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  1075. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  1076. /*
  1077. * Common misconfiguration of the MediaGX/Geode PCI master that will reduce
  1078. * PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1 datasheets
  1079. * found at http://www.national.com/analog for info on what these bits do.
  1080. * <christer@weinigel.se>
  1081. */
  1082. static void quirk_mediagx_master(struct pci_dev *dev)
  1083. {
  1084. u8 reg;
  1085. pci_read_config_byte(dev, 0x41, &reg);
  1086. if (reg & 2) {
  1087. reg &= ~2;
  1088. pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
  1089. reg);
  1090. pci_write_config_byte(dev, 0x41, reg);
  1091. }
  1092. }
  1093. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  1094. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  1095. /*
  1096. * Ensure C0 rev restreaming is off. This is normally done by the BIOS but
  1097. * in the odd case it is not the results are corruption hence the presence
  1098. * of a Linux check.
  1099. */
  1100. static void quirk_disable_pxb(struct pci_dev *pdev)
  1101. {
  1102. u16 config;
  1103. if (pdev->revision != 0x04) /* Only C0 requires this */
  1104. return;
  1105. pci_read_config_word(pdev, 0x40, &config);
  1106. if (config & (1<<6)) {
  1107. config &= ~(1<<6);
  1108. pci_write_config_word(pdev, 0x40, config);
  1109. pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
  1110. }
  1111. }
  1112. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  1113. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  1114. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  1115. {
  1116. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  1117. u8 tmp;
  1118. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  1119. if (tmp == 0x01) {
  1120. pci_read_config_byte(pdev, 0x40, &tmp);
  1121. pci_write_config_byte(pdev, 0x40, tmp|1);
  1122. pci_write_config_byte(pdev, 0x9, 1);
  1123. pci_write_config_byte(pdev, 0xa, 6);
  1124. pci_write_config_byte(pdev, 0x40, tmp);
  1125. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  1126. pci_info(pdev, "set SATA to AHCI mode\n");
  1127. }
  1128. }
  1129. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  1130. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  1131. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  1132. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  1133. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  1134. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  1135. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  1136. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  1137. /* Serverworks CSB5 IDE does not fully support native mode */
  1138. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  1139. {
  1140. u8 prog;
  1141. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1142. if (prog & 5) {
  1143. prog &= ~5;
  1144. pdev->class &= ~5;
  1145. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1146. /* PCI layer will sort out resources */
  1147. }
  1148. }
  1149. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  1150. /* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */
  1151. static void quirk_ide_samemode(struct pci_dev *pdev)
  1152. {
  1153. u8 prog;
  1154. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1155. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  1156. pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
  1157. prog &= ~5;
  1158. pdev->class &= ~5;
  1159. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1160. }
  1161. }
  1162. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  1163. /* Some ATA devices break if put into D3 */
  1164. static void quirk_no_ata_d3(struct pci_dev *pdev)
  1165. {
  1166. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1167. }
  1168. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1169. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  1170. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1171. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  1172. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1173. /* ALi loses some register settings that we cannot then restore */
  1174. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  1175. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1176. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1177. occur when mode detecting */
  1178. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  1179. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1180. /*
  1181. * This was originally an Alpha-specific thing, but it really fits here.
  1182. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1183. */
  1184. static void quirk_eisa_bridge(struct pci_dev *dev)
  1185. {
  1186. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1187. }
  1188. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1189. /*
  1190. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1191. * is not activated. The myth is that Asus said that they do not want the
  1192. * users to be irritated by just another PCI Device in the Win98 device
  1193. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1194. * package 2.7.0 for details)
  1195. *
  1196. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1197. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1198. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1199. * is either the Host bridge (preferred) or on-board VGA controller.
  1200. *
  1201. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1202. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1203. * was done by SMM code, which could cause unsynchronized concurrent
  1204. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1205. * should be very careful when adding new entries: if SMM is accessing the
  1206. * Intel SMBus, this is a very good reason to leave it hidden.
  1207. *
  1208. * Likewise, many recent laptops use ACPI for thermal management. If the
  1209. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1210. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1211. * are about to add an entry in the table below, please first disassemble
  1212. * the DSDT and double-check that there is no code accessing the SMBus.
  1213. */
  1214. static int asus_hides_smbus;
  1215. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1216. {
  1217. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1218. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1219. switch (dev->subsystem_device) {
  1220. case 0x8025: /* P4B-LX */
  1221. case 0x8070: /* P4B */
  1222. case 0x8088: /* P4B533 */
  1223. case 0x1626: /* L3C notebook */
  1224. asus_hides_smbus = 1;
  1225. }
  1226. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1227. switch (dev->subsystem_device) {
  1228. case 0x80b1: /* P4GE-V */
  1229. case 0x80b2: /* P4PE */
  1230. case 0x8093: /* P4B533-V */
  1231. asus_hides_smbus = 1;
  1232. }
  1233. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1234. switch (dev->subsystem_device) {
  1235. case 0x8030: /* P4T533 */
  1236. asus_hides_smbus = 1;
  1237. }
  1238. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1239. switch (dev->subsystem_device) {
  1240. case 0x8070: /* P4G8X Deluxe */
  1241. asus_hides_smbus = 1;
  1242. }
  1243. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1244. switch (dev->subsystem_device) {
  1245. case 0x80c9: /* PU-DLS */
  1246. asus_hides_smbus = 1;
  1247. }
  1248. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1249. switch (dev->subsystem_device) {
  1250. case 0x1751: /* M2N notebook */
  1251. case 0x1821: /* M5N notebook */
  1252. case 0x1897: /* A6L notebook */
  1253. asus_hides_smbus = 1;
  1254. }
  1255. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1256. switch (dev->subsystem_device) {
  1257. case 0x184b: /* W1N notebook */
  1258. case 0x186a: /* M6Ne notebook */
  1259. asus_hides_smbus = 1;
  1260. }
  1261. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1262. switch (dev->subsystem_device) {
  1263. case 0x80f2: /* P4P800-X */
  1264. asus_hides_smbus = 1;
  1265. }
  1266. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1267. switch (dev->subsystem_device) {
  1268. case 0x1882: /* M6V notebook */
  1269. case 0x1977: /* A6VA notebook */
  1270. asus_hides_smbus = 1;
  1271. }
  1272. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1273. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1274. switch (dev->subsystem_device) {
  1275. case 0x088C: /* HP Compaq nc8000 */
  1276. case 0x0890: /* HP Compaq nc6000 */
  1277. asus_hides_smbus = 1;
  1278. }
  1279. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1280. switch (dev->subsystem_device) {
  1281. case 0x12bc: /* HP D330L */
  1282. case 0x12bd: /* HP D530 */
  1283. case 0x006a: /* HP Compaq nx9500 */
  1284. asus_hides_smbus = 1;
  1285. }
  1286. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1287. switch (dev->subsystem_device) {
  1288. case 0x12bf: /* HP xw4100 */
  1289. asus_hides_smbus = 1;
  1290. }
  1291. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1292. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1293. switch (dev->subsystem_device) {
  1294. case 0xC00C: /* Samsung P35 notebook */
  1295. asus_hides_smbus = 1;
  1296. }
  1297. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1298. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1299. switch (dev->subsystem_device) {
  1300. case 0x0058: /* Compaq Evo N620c */
  1301. asus_hides_smbus = 1;
  1302. }
  1303. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1304. switch (dev->subsystem_device) {
  1305. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1306. /* Motherboard doesn't have Host bridge
  1307. * subvendor/subdevice IDs, therefore checking
  1308. * its on-board VGA controller */
  1309. asus_hides_smbus = 1;
  1310. }
  1311. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1312. switch (dev->subsystem_device) {
  1313. case 0x00b8: /* Compaq Evo D510 CMT */
  1314. case 0x00b9: /* Compaq Evo D510 SFF */
  1315. case 0x00ba: /* Compaq Evo D510 USDT */
  1316. /* Motherboard doesn't have Host bridge
  1317. * subvendor/subdevice IDs and on-board VGA
  1318. * controller is disabled if an AGP card is
  1319. * inserted, therefore checking USB UHCI
  1320. * Controller #1 */
  1321. asus_hides_smbus = 1;
  1322. }
  1323. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1324. switch (dev->subsystem_device) {
  1325. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1326. /* Motherboard doesn't have host bridge
  1327. * subvendor/subdevice IDs, therefore checking
  1328. * its on-board VGA controller */
  1329. asus_hides_smbus = 1;
  1330. }
  1331. }
  1332. }
  1333. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1334. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1335. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1336. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1337. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1338. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1339. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1340. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1341. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1342. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1343. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1344. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1345. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1346. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1347. {
  1348. u16 val;
  1349. if (likely(!asus_hides_smbus))
  1350. return;
  1351. pci_read_config_word(dev, 0xF2, &val);
  1352. if (val & 0x8) {
  1353. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1354. pci_read_config_word(dev, 0xF2, &val);
  1355. if (val & 0x8)
  1356. pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
  1357. val);
  1358. else
  1359. pci_info(dev, "Enabled i801 SMBus device\n");
  1360. }
  1361. }
  1362. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1363. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1364. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1365. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1366. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1367. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1368. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1369. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1370. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1371. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1372. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1373. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1374. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1375. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1376. /* It appears we just have one such device. If not, we have a warning */
  1377. static void __iomem *asus_rcba_base;
  1378. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1379. {
  1380. u32 rcba;
  1381. if (likely(!asus_hides_smbus))
  1382. return;
  1383. WARN_ON(asus_rcba_base);
  1384. pci_read_config_dword(dev, 0xF0, &rcba);
  1385. /* use bits 31:14, 16 kB aligned */
  1386. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1387. if (asus_rcba_base == NULL)
  1388. return;
  1389. }
  1390. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1391. {
  1392. u32 val;
  1393. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1394. return;
  1395. /* read the Function Disable register, dword mode only */
  1396. val = readl(asus_rcba_base + 0x3418);
  1397. /* enable the SMBus device */
  1398. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418);
  1399. }
  1400. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1401. {
  1402. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1403. return;
  1404. iounmap(asus_rcba_base);
  1405. asus_rcba_base = NULL;
  1406. pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
  1407. }
  1408. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1409. {
  1410. asus_hides_smbus_lpc_ich6_suspend(dev);
  1411. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1412. asus_hides_smbus_lpc_ich6_resume(dev);
  1413. }
  1414. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1415. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1416. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1417. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1418. /* SiS 96x south bridge: BIOS typically hides SMBus device... */
  1419. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1420. {
  1421. u8 val = 0;
  1422. pci_read_config_byte(dev, 0x77, &val);
  1423. if (val & 0x10) {
  1424. pci_info(dev, "Enabling SiS 96x SMBus\n");
  1425. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1426. }
  1427. }
  1428. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1429. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1430. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1431. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1432. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1433. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1434. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1435. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1436. /*
  1437. * ... This is further complicated by the fact that some SiS96x south
  1438. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1439. * spotted a compatible north bridge to make sure.
  1440. * (pci_find_device() doesn't work yet)
  1441. *
  1442. * We can also enable the sis96x bit in the discovery register..
  1443. */
  1444. #define SIS_DETECT_REGISTER 0x40
  1445. static void quirk_sis_503(struct pci_dev *dev)
  1446. {
  1447. u8 reg;
  1448. u16 devid;
  1449. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1450. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1451. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1452. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1453. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1454. return;
  1455. }
  1456. /*
  1457. * Ok, it now shows up as a 96x. Run the 96x quirk by hand in case
  1458. * it has already been processed. (Depends on link order, which is
  1459. * apparently not guaranteed)
  1460. */
  1461. dev->device = devid;
  1462. quirk_sis_96x_smbus(dev);
  1463. }
  1464. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1465. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1466. /*
  1467. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1468. * and MC97 modem controller are disabled when a second PCI soundcard is
  1469. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1470. * -- bjd
  1471. */
  1472. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1473. {
  1474. u8 val;
  1475. int asus_hides_ac97 = 0;
  1476. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1477. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1478. asus_hides_ac97 = 1;
  1479. }
  1480. if (!asus_hides_ac97)
  1481. return;
  1482. pci_read_config_byte(dev, 0x50, &val);
  1483. if (val & 0xc0) {
  1484. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1485. pci_read_config_byte(dev, 0x50, &val);
  1486. if (val & 0xc0)
  1487. pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
  1488. val);
  1489. else
  1490. pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
  1491. }
  1492. }
  1493. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1494. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1495. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1496. /*
  1497. * If we are using libata we can drive this chip properly but must do this
  1498. * early on to make the additional device appear during the PCI scanning.
  1499. */
  1500. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1501. {
  1502. u32 conf1, conf5, class;
  1503. u8 hdr;
  1504. /* Only poke fn 0 */
  1505. if (PCI_FUNC(pdev->devfn))
  1506. return;
  1507. pci_read_config_dword(pdev, 0x40, &conf1);
  1508. pci_read_config_dword(pdev, 0x80, &conf5);
  1509. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1510. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1511. switch (pdev->device) {
  1512. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1513. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1514. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1515. /* The controller should be in single function ahci mode */
  1516. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1517. break;
  1518. case PCI_DEVICE_ID_JMICRON_JMB365:
  1519. case PCI_DEVICE_ID_JMICRON_JMB366:
  1520. /* Redirect IDE second PATA port to the right spot */
  1521. conf5 |= (1 << 24);
  1522. /* Fall through */
  1523. case PCI_DEVICE_ID_JMICRON_JMB361:
  1524. case PCI_DEVICE_ID_JMICRON_JMB363:
  1525. case PCI_DEVICE_ID_JMICRON_JMB369:
  1526. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1527. /* Set the class codes correctly and then direct IDE 0 */
  1528. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1529. break;
  1530. case PCI_DEVICE_ID_JMICRON_JMB368:
  1531. /* The controller should be in single function IDE mode */
  1532. conf1 |= 0x00C00000; /* Set 22, 23 */
  1533. break;
  1534. }
  1535. pci_write_config_dword(pdev, 0x40, conf1);
  1536. pci_write_config_dword(pdev, 0x80, conf5);
  1537. /* Update pdev accordingly */
  1538. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1539. pdev->hdr_type = hdr & 0x7f;
  1540. pdev->multifunction = !!(hdr & 0x80);
  1541. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1542. pdev->class = class >> 8;
  1543. }
  1544. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1545. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1546. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1547. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1548. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1549. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1550. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1551. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1552. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1553. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1554. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1555. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1556. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1557. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1558. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1559. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1560. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1561. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1562. #endif
  1563. static void quirk_jmicron_async_suspend(struct pci_dev *dev)
  1564. {
  1565. if (dev->multifunction) {
  1566. device_disable_async_suspend(&dev->dev);
  1567. pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
  1568. }
  1569. }
  1570. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
  1571. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
  1572. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
  1573. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
  1574. #ifdef CONFIG_X86_IO_APIC
  1575. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1576. {
  1577. int i;
  1578. if ((pdev->class >> 8) != 0xff00)
  1579. return;
  1580. /*
  1581. * The first BAR is the location of the IO-APIC... we must
  1582. * not touch this (and it's already covered by the fixmap), so
  1583. * forcibly insert it into the resource tree.
  1584. */
  1585. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1586. insert_resource(&iomem_resource, &pdev->resource[0]);
  1587. /*
  1588. * The next five BARs all seem to be rubbish, so just clean
  1589. * them out.
  1590. */
  1591. for (i = 1; i < 6; i++)
  1592. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1593. }
  1594. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1595. #endif
  1596. static void quirk_pcie_mch(struct pci_dev *pdev)
  1597. {
  1598. pdev->no_msi = 1;
  1599. }
  1600. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1601. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1602. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1603. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
  1604. /*
  1605. * It's possible for the MSI to get corrupted if SHPC and ACPI are used
  1606. * together on certain PXH-based systems.
  1607. */
  1608. static void quirk_pcie_pxh(struct pci_dev *dev)
  1609. {
  1610. dev->no_msi = 1;
  1611. pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1612. }
  1613. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1614. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1615. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1616. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1617. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1618. /*
  1619. * Some Intel PCI Express chipsets have trouble with downstream device
  1620. * power management.
  1621. */
  1622. static void quirk_intel_pcie_pm(struct pci_dev *dev)
  1623. {
  1624. pci_pm_d3_delay = 120;
  1625. dev->no_d1d2 = 1;
  1626. }
  1627. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1628. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1629. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1630. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1631. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1632. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1633. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1634. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1635. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1636. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1637. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1638. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1639. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1640. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1641. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1642. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1643. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1644. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1645. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1646. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1647. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1648. static void quirk_radeon_pm(struct pci_dev *dev)
  1649. {
  1650. if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
  1651. dev->subsystem_device == 0x00e2) {
  1652. if (dev->d3_delay < 20) {
  1653. dev->d3_delay = 20;
  1654. pci_info(dev, "extending delay after power-on from D3 to %d msec\n",
  1655. dev->d3_delay);
  1656. }
  1657. }
  1658. }
  1659. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
  1660. #ifdef CONFIG_X86_IO_APIC
  1661. static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
  1662. {
  1663. noioapicreroute = 1;
  1664. pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
  1665. return 0;
  1666. }
  1667. static const struct dmi_system_id boot_interrupt_dmi_table[] = {
  1668. /*
  1669. * Systems to exclude from boot interrupt reroute quirks
  1670. */
  1671. {
  1672. .callback = dmi_disable_ioapicreroute,
  1673. .ident = "ASUSTek Computer INC. M2N-LR",
  1674. .matches = {
  1675. DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
  1676. DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
  1677. },
  1678. },
  1679. {}
  1680. };
  1681. /*
  1682. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1683. * remap the original interrupt in the Linux kernel to the boot interrupt, so
  1684. * that a PCI device's interrupt handler is installed on the boot interrupt
  1685. * line instead.
  1686. */
  1687. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1688. {
  1689. dmi_check_system(boot_interrupt_dmi_table);
  1690. if (noioapicquirk || noioapicreroute)
  1691. return;
  1692. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1693. pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
  1694. dev->vendor, dev->device);
  1695. }
  1696. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1697. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1698. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1699. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1700. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1701. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1702. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1703. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1704. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1705. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1706. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1707. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1708. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1709. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1710. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1711. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1712. /*
  1713. * On some chipsets we can disable the generation of legacy INTx boot
  1714. * interrupts.
  1715. */
  1716. /*
  1717. * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no
  1718. * 300641-004US, section 5.7.3.
  1719. */
  1720. #define INTEL_6300_IOAPIC_ABAR 0x40
  1721. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1722. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1723. {
  1724. u16 pci_config_word;
  1725. if (noioapicquirk)
  1726. return;
  1727. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1728. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1729. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1730. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1731. dev->vendor, dev->device);
  1732. }
  1733. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1734. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1735. /* Disable boot interrupts on HT-1000 */
  1736. #define BC_HT1000_FEATURE_REG 0x64
  1737. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1738. #define BC_HT1000_MAP_IDX 0xC00
  1739. #define BC_HT1000_MAP_DATA 0xC01
  1740. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1741. {
  1742. u32 pci_config_dword;
  1743. u8 irq;
  1744. if (noioapicquirk)
  1745. return;
  1746. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1747. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1748. BC_HT1000_PIC_REGS_ENABLE);
  1749. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1750. outb(irq, BC_HT1000_MAP_IDX);
  1751. outb(0x00, BC_HT1000_MAP_DATA);
  1752. }
  1753. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1754. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1755. dev->vendor, dev->device);
  1756. }
  1757. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1758. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1759. /* Disable boot interrupts on AMD and ATI chipsets */
  1760. /*
  1761. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1762. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1763. * (due to an erratum).
  1764. */
  1765. #define AMD_813X_MISC 0x40
  1766. #define AMD_813X_NOIOAMODE (1<<0)
  1767. #define AMD_813X_REV_B1 0x12
  1768. #define AMD_813X_REV_B2 0x13
  1769. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1770. {
  1771. u32 pci_config_dword;
  1772. if (noioapicquirk)
  1773. return;
  1774. if ((dev->revision == AMD_813X_REV_B1) ||
  1775. (dev->revision == AMD_813X_REV_B2))
  1776. return;
  1777. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1778. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1779. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1780. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1781. dev->vendor, dev->device);
  1782. }
  1783. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1784. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1785. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1786. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1787. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1788. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1789. {
  1790. u16 pci_config_word;
  1791. if (noioapicquirk)
  1792. return;
  1793. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1794. if (!pci_config_word) {
  1795. pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
  1796. dev->vendor, dev->device);
  1797. return;
  1798. }
  1799. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1800. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1801. dev->vendor, dev->device);
  1802. }
  1803. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1804. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1805. #endif /* CONFIG_X86_IO_APIC */
  1806. /*
  1807. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1808. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1809. * Re-allocate the region if needed...
  1810. */
  1811. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1812. {
  1813. struct resource *r = &dev->resource[0];
  1814. if (r->start & 0x8) {
  1815. r->flags |= IORESOURCE_UNSET;
  1816. r->start = 0;
  1817. r->end = 0xf;
  1818. }
  1819. }
  1820. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1821. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1822. quirk_tc86c001_ide);
  1823. /*
  1824. * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the
  1825. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1826. * being read correctly if bit 7 of the base address is set.
  1827. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1828. * Re-allocate the regions to a 256-byte boundary if necessary.
  1829. */
  1830. static void quirk_plx_pci9050(struct pci_dev *dev)
  1831. {
  1832. unsigned int bar;
  1833. /* Fixed in revision 2 (PCI 9052). */
  1834. if (dev->revision >= 2)
  1835. return;
  1836. for (bar = 0; bar <= 1; bar++)
  1837. if (pci_resource_len(dev, bar) == 0x80 &&
  1838. (pci_resource_start(dev, bar) & 0x80)) {
  1839. struct resource *r = &dev->resource[bar];
  1840. pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1841. bar);
  1842. r->flags |= IORESOURCE_UNSET;
  1843. r->start = 0;
  1844. r->end = 0xff;
  1845. }
  1846. }
  1847. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1848. quirk_plx_pci9050);
  1849. /*
  1850. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1851. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1852. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1853. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1854. *
  1855. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1856. * driver.
  1857. */
  1858. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1859. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1860. static void quirk_netmos(struct pci_dev *dev)
  1861. {
  1862. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1863. unsigned int num_serial = dev->subsystem_device & 0xf;
  1864. /*
  1865. * These Netmos parts are multiport serial devices with optional
  1866. * parallel ports. Even when parallel ports are present, they
  1867. * are identified as class SERIAL, which means the serial driver
  1868. * will claim them. To prevent this, mark them as class OTHER.
  1869. * These combo devices should be claimed by parport_serial.
  1870. *
  1871. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1872. * of parallel ports and <S> is the number of serial ports.
  1873. */
  1874. switch (dev->device) {
  1875. case PCI_DEVICE_ID_NETMOS_9835:
  1876. /* Well, this rule doesn't hold for the following 9835 device */
  1877. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1878. dev->subsystem_device == 0x0299)
  1879. return;
  1880. /* else: fall through */
  1881. case PCI_DEVICE_ID_NETMOS_9735:
  1882. case PCI_DEVICE_ID_NETMOS_9745:
  1883. case PCI_DEVICE_ID_NETMOS_9845:
  1884. case PCI_DEVICE_ID_NETMOS_9855:
  1885. if (num_parallel) {
  1886. pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
  1887. dev->device, num_parallel, num_serial);
  1888. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1889. (dev->class & 0xff);
  1890. }
  1891. }
  1892. }
  1893. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1894. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1895. static void quirk_e100_interrupt(struct pci_dev *dev)
  1896. {
  1897. u16 command, pmcsr;
  1898. u8 __iomem *csr;
  1899. u8 cmd_hi;
  1900. switch (dev->device) {
  1901. /* PCI IDs taken from drivers/net/e100.c */
  1902. case 0x1029:
  1903. case 0x1030 ... 0x1034:
  1904. case 0x1038 ... 0x103E:
  1905. case 0x1050 ... 0x1057:
  1906. case 0x1059:
  1907. case 0x1064 ... 0x106B:
  1908. case 0x1091 ... 0x1095:
  1909. case 0x1209:
  1910. case 0x1229:
  1911. case 0x2449:
  1912. case 0x2459:
  1913. case 0x245D:
  1914. case 0x27DC:
  1915. break;
  1916. default:
  1917. return;
  1918. }
  1919. /*
  1920. * Some firmware hands off the e100 with interrupts enabled,
  1921. * which can cause a flood of interrupts if packets are
  1922. * received before the driver attaches to the device. So
  1923. * disable all e100 interrupts here. The driver will
  1924. * re-enable them when it's ready.
  1925. */
  1926. pci_read_config_word(dev, PCI_COMMAND, &command);
  1927. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1928. return;
  1929. /*
  1930. * Check that the device is in the D0 power state. If it's not,
  1931. * there is no point to look any further.
  1932. */
  1933. if (dev->pm_cap) {
  1934. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1935. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1936. return;
  1937. }
  1938. /* Convert from PCI bus to resource space. */
  1939. csr = ioremap(pci_resource_start(dev, 0), 8);
  1940. if (!csr) {
  1941. pci_warn(dev, "Can't map e100 registers\n");
  1942. return;
  1943. }
  1944. cmd_hi = readb(csr + 3);
  1945. if (cmd_hi == 0) {
  1946. pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
  1947. writeb(1, csr + 3);
  1948. }
  1949. iounmap(csr);
  1950. }
  1951. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1952. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1953. /*
  1954. * The 82575 and 82598 may experience data corruption issues when transitioning
  1955. * out of L0S. To prevent this we need to disable L0S on the PCIe link.
  1956. */
  1957. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1958. {
  1959. pci_info(dev, "Disabling L0s\n");
  1960. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1961. }
  1962. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1963. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1964. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1965. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1966. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1967. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1968. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1969. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1970. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1971. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1972. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1973. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1974. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1975. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1976. static void fixup_rev1_53c810(struct pci_dev *dev)
  1977. {
  1978. u32 class = dev->class;
  1979. /*
  1980. * rev 1 ncr53c810 chips don't set the class at all which means
  1981. * they don't get their resources remapped. Fix that here.
  1982. */
  1983. if (class)
  1984. return;
  1985. dev->class = PCI_CLASS_STORAGE_SCSI << 8;
  1986. pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
  1987. class, dev->class);
  1988. }
  1989. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1990. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1991. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1992. {
  1993. u16 en1k;
  1994. pci_read_config_word(dev, 0x40, &en1k);
  1995. if (en1k & 0x200) {
  1996. pci_info(dev, "Enable I/O Space to 1KB granularity\n");
  1997. dev->io_window_1k = 1;
  1998. }
  1999. }
  2000. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  2001. /*
  2002. * Under some circumstances, AER is not linked with extended capabilities.
  2003. * Force it to be linked by setting the corresponding control bit in the
  2004. * config space.
  2005. */
  2006. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  2007. {
  2008. uint8_t b;
  2009. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  2010. if (!(b & 0x20)) {
  2011. pci_write_config_byte(dev, 0xf41, b | 0x20);
  2012. pci_info(dev, "Linking AER extended capability\n");
  2013. }
  2014. }
  2015. }
  2016. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2017. quirk_nvidia_ck804_pcie_aer_ext_cap);
  2018. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2019. quirk_nvidia_ck804_pcie_aer_ext_cap);
  2020. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  2021. {
  2022. /*
  2023. * Disable PCI Bus Parking and PCI Master read caching on CX700
  2024. * which causes unspecified timing errors with a VT6212L on the PCI
  2025. * bus leading to USB2.0 packet loss.
  2026. *
  2027. * This quirk is only enabled if a second (on the external PCI bus)
  2028. * VT6212L is found -- the CX700 core itself also contains a USB
  2029. * host controller with the same PCI ID as the VT6212L.
  2030. */
  2031. /* Count VT6212L instances */
  2032. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  2033. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  2034. uint8_t b;
  2035. /*
  2036. * p should contain the first (internal) VT6212L -- see if we have
  2037. * an external one by searching again.
  2038. */
  2039. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  2040. if (!p)
  2041. return;
  2042. pci_dev_put(p);
  2043. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  2044. if (b & 0x40) {
  2045. /* Turn off PCI Bus Parking */
  2046. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  2047. pci_info(dev, "Disabling VIA CX700 PCI parking\n");
  2048. }
  2049. }
  2050. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  2051. if (b != 0) {
  2052. /* Turn off PCI Master read caching */
  2053. pci_write_config_byte(dev, 0x72, 0x0);
  2054. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  2055. pci_write_config_byte(dev, 0x75, 0x1);
  2056. /* Disable "Read FIFO Timer" */
  2057. pci_write_config_byte(dev, 0x77, 0x0);
  2058. pci_info(dev, "Disabling VIA CX700 PCI caching\n");
  2059. }
  2060. }
  2061. }
  2062. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  2063. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  2064. {
  2065. u32 rev;
  2066. pci_read_config_dword(dev, 0xf4, &rev);
  2067. /* Only CAP the MRRS if the device is a 5719 A0 */
  2068. if (rev == 0x05719000) {
  2069. int readrq = pcie_get_readrq(dev);
  2070. if (readrq > 2048)
  2071. pcie_set_readrq(dev, 2048);
  2072. }
  2073. }
  2074. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  2075. PCI_DEVICE_ID_TIGON3_5719,
  2076. quirk_brcm_5719_limit_mrrs);
  2077. #ifdef CONFIG_PCIE_IPROC_PLATFORM
  2078. static void quirk_paxc_bridge(struct pci_dev *pdev)
  2079. {
  2080. /*
  2081. * The PCI config space is shared with the PAXC root port and the first
  2082. * Ethernet device. So, we need to workaround this by telling the PCI
  2083. * code that the bridge is not an Ethernet device.
  2084. */
  2085. if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2086. pdev->class = PCI_CLASS_BRIDGE_PCI << 8;
  2087. /*
  2088. * MPSS is not being set properly (as it is currently 0). This is
  2089. * because that area of the PCI config space is hard coded to zero, and
  2090. * is not modifiable by firmware. Set this to 2 (e.g., 512 byte MPS)
  2091. * so that the MPS can be set to the real max value.
  2092. */
  2093. pdev->pcie_mpss = 2;
  2094. }
  2095. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16cd, quirk_paxc_bridge);
  2096. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16f0, quirk_paxc_bridge);
  2097. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd750, quirk_paxc_bridge);
  2098. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd802, quirk_paxc_bridge);
  2099. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd804, quirk_paxc_bridge);
  2100. #endif
  2101. /*
  2102. * Originally in EDAC sources for i82875P: Intel tells BIOS developers to
  2103. * hide device 6 which configures the overflow device access containing the
  2104. * DRBs - this is where we expose device 6.
  2105. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  2106. */
  2107. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  2108. {
  2109. u8 reg;
  2110. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  2111. pci_info(dev, "Enabling MCH 'Overflow' Device\n");
  2112. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  2113. }
  2114. }
  2115. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  2116. quirk_unhide_mch_dev6);
  2117. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  2118. quirk_unhide_mch_dev6);
  2119. #ifdef CONFIG_PCI_MSI
  2120. /*
  2121. * Some chipsets do not support MSI. We cannot easily rely on setting
  2122. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some
  2123. * other buses controlled by the chipset even if Linux is not aware of it.
  2124. * Instead of setting the flag on all buses in the machine, simply disable
  2125. * MSI globally.
  2126. */
  2127. static void quirk_disable_all_msi(struct pci_dev *dev)
  2128. {
  2129. pci_no_msi();
  2130. pci_warn(dev, "MSI quirk detected; MSI disabled\n");
  2131. }
  2132. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  2133. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  2134. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  2135. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  2136. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  2137. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  2138. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  2139. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
  2140. /* Disable MSI on chipsets that are known to not support it */
  2141. static void quirk_disable_msi(struct pci_dev *dev)
  2142. {
  2143. if (dev->subordinate) {
  2144. pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
  2145. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2146. }
  2147. }
  2148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  2149. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  2150. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  2151. /*
  2152. * The APC bridge device in AMD 780 family northbridges has some random
  2153. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  2154. * we use the possible vendor/device IDs of the host bridge for the
  2155. * declared quirk, and search for the APC bridge by slot number.
  2156. */
  2157. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  2158. {
  2159. struct pci_dev *apc_bridge;
  2160. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  2161. if (apc_bridge) {
  2162. if (apc_bridge->device == 0x9602)
  2163. quirk_disable_msi(apc_bridge);
  2164. pci_dev_put(apc_bridge);
  2165. }
  2166. }
  2167. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  2168. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  2169. /*
  2170. * Go through the list of HyperTransport capabilities and return 1 if a HT
  2171. * MSI capability is found and enabled.
  2172. */
  2173. static int msi_ht_cap_enabled(struct pci_dev *dev)
  2174. {
  2175. int pos, ttl = PCI_FIND_CAP_TTL;
  2176. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2177. while (pos && ttl--) {
  2178. u8 flags;
  2179. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2180. &flags) == 0) {
  2181. pci_info(dev, "Found %s HT MSI Mapping\n",
  2182. flags & HT_MSI_FLAGS_ENABLE ?
  2183. "enabled" : "disabled");
  2184. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  2185. }
  2186. pos = pci_find_next_ht_capability(dev, pos,
  2187. HT_CAPTYPE_MSI_MAPPING);
  2188. }
  2189. return 0;
  2190. }
  2191. /* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */
  2192. static void quirk_msi_ht_cap(struct pci_dev *dev)
  2193. {
  2194. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2195. pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
  2196. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2197. }
  2198. }
  2199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2200. quirk_msi_ht_cap);
  2201. /*
  2202. * The nVidia CK804 chipset may have 2 HT MSI mappings. MSI is supported
  2203. * if the MSI capability is set in any of these mappings.
  2204. */
  2205. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2206. {
  2207. struct pci_dev *pdev;
  2208. if (!dev->subordinate)
  2209. return;
  2210. /*
  2211. * Check HT MSI cap on this chipset and the root one. A single one
  2212. * having MSI is enough to be sure that MSI is supported.
  2213. */
  2214. pdev = pci_get_slot(dev->bus, 0);
  2215. if (!pdev)
  2216. return;
  2217. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2218. pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
  2219. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2220. }
  2221. pci_dev_put(pdev);
  2222. }
  2223. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2224. quirk_nvidia_ck804_msi_ht_cap);
  2225. /* Force enable MSI mapping capability on HT bridges */
  2226. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2227. {
  2228. int pos, ttl = PCI_FIND_CAP_TTL;
  2229. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2230. while (pos && ttl--) {
  2231. u8 flags;
  2232. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2233. &flags) == 0) {
  2234. pci_info(dev, "Enabling HT MSI Mapping\n");
  2235. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2236. flags | HT_MSI_FLAGS_ENABLE);
  2237. }
  2238. pos = pci_find_next_ht_capability(dev, pos,
  2239. HT_CAPTYPE_MSI_MAPPING);
  2240. }
  2241. }
  2242. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2243. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2244. ht_enable_msi_mapping);
  2245. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2246. ht_enable_msi_mapping);
  2247. /*
  2248. * The P5N32-SLI motherboards from Asus have a problem with MSI
  2249. * for the MCP55 NIC. It is not yet determined whether the MSI problem
  2250. * also affects other devices. As for now, turn off MSI for this device.
  2251. */
  2252. static void nvenet_msi_disable(struct pci_dev *dev)
  2253. {
  2254. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2255. if (board_name &&
  2256. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2257. strstr(board_name, "P5N32-E SLI"))) {
  2258. pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
  2259. dev->no_msi = 1;
  2260. }
  2261. }
  2262. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2263. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2264. nvenet_msi_disable);
  2265. /*
  2266. * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
  2267. * config register. This register controls the routing of legacy
  2268. * interrupts from devices that route through the MCP55. If this register
  2269. * is misprogrammed, interrupts are only sent to the BSP, unlike
  2270. * conventional systems where the IRQ is broadcast to all online CPUs. Not
  2271. * having this register set properly prevents kdump from booting up
  2272. * properly, so let's make sure that we have it set correctly.
  2273. * Note that this is an undocumented register.
  2274. */
  2275. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2276. {
  2277. u32 cfg;
  2278. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2279. return;
  2280. pci_read_config_dword(dev, 0x74, &cfg);
  2281. if (cfg & ((1 << 2) | (1 << 15))) {
  2282. printk(KERN_INFO "Rewriting IRQ routing register on MCP55\n");
  2283. cfg &= ~((1 << 2) | (1 << 15));
  2284. pci_write_config_dword(dev, 0x74, cfg);
  2285. }
  2286. }
  2287. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2288. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2289. nvbridge_check_legacy_irq_routing);
  2290. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2291. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2292. nvbridge_check_legacy_irq_routing);
  2293. static int ht_check_msi_mapping(struct pci_dev *dev)
  2294. {
  2295. int pos, ttl = PCI_FIND_CAP_TTL;
  2296. int found = 0;
  2297. /* Check if there is HT MSI cap or enabled on this device */
  2298. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2299. while (pos && ttl--) {
  2300. u8 flags;
  2301. if (found < 1)
  2302. found = 1;
  2303. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2304. &flags) == 0) {
  2305. if (flags & HT_MSI_FLAGS_ENABLE) {
  2306. if (found < 2) {
  2307. found = 2;
  2308. break;
  2309. }
  2310. }
  2311. }
  2312. pos = pci_find_next_ht_capability(dev, pos,
  2313. HT_CAPTYPE_MSI_MAPPING);
  2314. }
  2315. return found;
  2316. }
  2317. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2318. {
  2319. struct pci_dev *dev;
  2320. int pos;
  2321. int i, dev_no;
  2322. int found = 0;
  2323. dev_no = host_bridge->devfn >> 3;
  2324. for (i = dev_no + 1; i < 0x20; i++) {
  2325. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2326. if (!dev)
  2327. continue;
  2328. /* found next host bridge? */
  2329. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2330. if (pos != 0) {
  2331. pci_dev_put(dev);
  2332. break;
  2333. }
  2334. if (ht_check_msi_mapping(dev)) {
  2335. found = 1;
  2336. pci_dev_put(dev);
  2337. break;
  2338. }
  2339. pci_dev_put(dev);
  2340. }
  2341. return found;
  2342. }
  2343. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2344. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2345. static int is_end_of_ht_chain(struct pci_dev *dev)
  2346. {
  2347. int pos, ctrl_off;
  2348. int end = 0;
  2349. u16 flags, ctrl;
  2350. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2351. if (!pos)
  2352. goto out;
  2353. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2354. ctrl_off = ((flags >> 10) & 1) ?
  2355. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2356. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2357. if (ctrl & (1 << 6))
  2358. end = 1;
  2359. out:
  2360. return end;
  2361. }
  2362. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2363. {
  2364. struct pci_dev *host_bridge;
  2365. int pos;
  2366. int i, dev_no;
  2367. int found = 0;
  2368. dev_no = dev->devfn >> 3;
  2369. for (i = dev_no; i >= 0; i--) {
  2370. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2371. if (!host_bridge)
  2372. continue;
  2373. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2374. if (pos != 0) {
  2375. found = 1;
  2376. break;
  2377. }
  2378. pci_dev_put(host_bridge);
  2379. }
  2380. if (!found)
  2381. return;
  2382. /* don't enable end_device/host_bridge with leaf directly here */
  2383. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2384. host_bridge_with_leaf(host_bridge))
  2385. goto out;
  2386. /* root did that ! */
  2387. if (msi_ht_cap_enabled(host_bridge))
  2388. goto out;
  2389. ht_enable_msi_mapping(dev);
  2390. out:
  2391. pci_dev_put(host_bridge);
  2392. }
  2393. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2394. {
  2395. int pos, ttl = PCI_FIND_CAP_TTL;
  2396. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2397. while (pos && ttl--) {
  2398. u8 flags;
  2399. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2400. &flags) == 0) {
  2401. pci_info(dev, "Disabling HT MSI Mapping\n");
  2402. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2403. flags & ~HT_MSI_FLAGS_ENABLE);
  2404. }
  2405. pos = pci_find_next_ht_capability(dev, pos,
  2406. HT_CAPTYPE_MSI_MAPPING);
  2407. }
  2408. }
  2409. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2410. {
  2411. struct pci_dev *host_bridge;
  2412. int pos;
  2413. int found;
  2414. if (!pci_msi_enabled())
  2415. return;
  2416. /* check if there is HT MSI cap or enabled on this device */
  2417. found = ht_check_msi_mapping(dev);
  2418. /* no HT MSI CAP */
  2419. if (found == 0)
  2420. return;
  2421. /*
  2422. * HT MSI mapping should be disabled on devices that are below
  2423. * a non-Hypertransport host bridge. Locate the host bridge...
  2424. */
  2425. host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
  2426. PCI_DEVFN(0, 0));
  2427. if (host_bridge == NULL) {
  2428. pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2429. return;
  2430. }
  2431. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2432. if (pos != 0) {
  2433. /* Host bridge is to HT */
  2434. if (found == 1) {
  2435. /* it is not enabled, try to enable it */
  2436. if (all)
  2437. ht_enable_msi_mapping(dev);
  2438. else
  2439. nv_ht_enable_msi_mapping(dev);
  2440. }
  2441. goto out;
  2442. }
  2443. /* HT MSI is not enabled */
  2444. if (found == 1)
  2445. goto out;
  2446. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2447. ht_disable_msi_mapping(dev);
  2448. out:
  2449. pci_dev_put(host_bridge);
  2450. }
  2451. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2452. {
  2453. return __nv_msi_ht_cap_quirk(dev, 1);
  2454. }
  2455. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2456. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2457. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2458. {
  2459. return __nv_msi_ht_cap_quirk(dev, 0);
  2460. }
  2461. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2462. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2463. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2464. {
  2465. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2466. }
  2467. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2468. {
  2469. struct pci_dev *p;
  2470. /*
  2471. * SB700 MSI issue will be fixed at HW level from revision A21;
  2472. * we need check PCI REVISION ID of SMBus controller to get SB700
  2473. * revision.
  2474. */
  2475. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2476. NULL);
  2477. if (!p)
  2478. return;
  2479. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2480. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2481. pci_dev_put(p);
  2482. }
  2483. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2484. {
  2485. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2486. if (dev->revision < 0x18) {
  2487. pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2488. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2489. }
  2490. }
  2491. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2492. PCI_DEVICE_ID_TIGON3_5780,
  2493. quirk_msi_intx_disable_bug);
  2494. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2495. PCI_DEVICE_ID_TIGON3_5780S,
  2496. quirk_msi_intx_disable_bug);
  2497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2498. PCI_DEVICE_ID_TIGON3_5714,
  2499. quirk_msi_intx_disable_bug);
  2500. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2501. PCI_DEVICE_ID_TIGON3_5714S,
  2502. quirk_msi_intx_disable_bug);
  2503. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2504. PCI_DEVICE_ID_TIGON3_5715,
  2505. quirk_msi_intx_disable_bug);
  2506. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2507. PCI_DEVICE_ID_TIGON3_5715S,
  2508. quirk_msi_intx_disable_bug);
  2509. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2510. quirk_msi_intx_disable_ati_bug);
  2511. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2512. quirk_msi_intx_disable_ati_bug);
  2513. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2514. quirk_msi_intx_disable_ati_bug);
  2515. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2516. quirk_msi_intx_disable_ati_bug);
  2517. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2518. quirk_msi_intx_disable_ati_bug);
  2519. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2520. quirk_msi_intx_disable_bug);
  2521. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2522. quirk_msi_intx_disable_bug);
  2523. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2524. quirk_msi_intx_disable_bug);
  2525. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2526. quirk_msi_intx_disable_bug);
  2527. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2528. quirk_msi_intx_disable_bug);
  2529. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2530. quirk_msi_intx_disable_bug);
  2531. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2532. quirk_msi_intx_disable_bug);
  2533. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2534. quirk_msi_intx_disable_bug);
  2535. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2536. quirk_msi_intx_disable_bug);
  2537. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2538. quirk_msi_intx_disable_qca_bug);
  2539. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2540. quirk_msi_intx_disable_qca_bug);
  2541. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2542. quirk_msi_intx_disable_qca_bug);
  2543. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2544. quirk_msi_intx_disable_qca_bug);
  2545. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2546. quirk_msi_intx_disable_qca_bug);
  2547. #endif /* CONFIG_PCI_MSI */
  2548. /*
  2549. * Allow manual resource allocation for PCI hotplug bridges via
  2550. * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI
  2551. * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to
  2552. * allocate resources when hotplug device is inserted and PCI bus is
  2553. * rescanned.
  2554. */
  2555. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2556. {
  2557. dev->is_hotplug_bridge = 1;
  2558. }
  2559. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2560. /*
  2561. * This is a quirk for the Ricoh MMC controller found as a part of some
  2562. * multifunction chips.
  2563. *
  2564. * This is very similar and based on the ricoh_mmc driver written by
  2565. * Philip Langdale. Thank you for these magic sequences.
  2566. *
  2567. * These chips implement the four main memory card controllers (SD, MMC,
  2568. * MS, xD) and one or both of CardBus or FireWire.
  2569. *
  2570. * It happens that they implement SD and MMC support as separate
  2571. * controllers (and PCI functions). The Linux SDHCI driver supports MMC
  2572. * cards but the chip detects MMC cards in hardware and directs them to the
  2573. * MMC controller - so the SDHCI driver never sees them.
  2574. *
  2575. * To get around this, we must disable the useless MMC controller. At that
  2576. * point, the SDHCI controller will start seeing them. It seems to be the
  2577. * case that the relevant PCI registers to deactivate the MMC controller
  2578. * live on PCI function 0, which might be the CardBus controller or the
  2579. * FireWire controller, depending on the particular chip in question
  2580. *
  2581. * This has to be done early, because as soon as we disable the MMC controller
  2582. * other PCI functions shift up one level, e.g. function #2 becomes function
  2583. * #1, and this will confuse the PCI core.
  2584. */
  2585. #ifdef CONFIG_MMC_RICOH_MMC
  2586. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2587. {
  2588. u8 write_enable;
  2589. u8 write_target;
  2590. u8 disable;
  2591. /*
  2592. * Disable via CardBus interface
  2593. *
  2594. * This must be done via function #0
  2595. */
  2596. if (PCI_FUNC(dev->devfn))
  2597. return;
  2598. pci_read_config_byte(dev, 0xB7, &disable);
  2599. if (disable & 0x02)
  2600. return;
  2601. pci_read_config_byte(dev, 0x8E, &write_enable);
  2602. pci_write_config_byte(dev, 0x8E, 0xAA);
  2603. pci_read_config_byte(dev, 0x8D, &write_target);
  2604. pci_write_config_byte(dev, 0x8D, 0xB7);
  2605. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2606. pci_write_config_byte(dev, 0x8E, write_enable);
  2607. pci_write_config_byte(dev, 0x8D, write_target);
  2608. pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n");
  2609. pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
  2610. }
  2611. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2612. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2613. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2614. {
  2615. u8 write_enable;
  2616. u8 disable;
  2617. /*
  2618. * Disable via FireWire interface
  2619. *
  2620. * This must be done via function #0
  2621. */
  2622. if (PCI_FUNC(dev->devfn))
  2623. return;
  2624. /*
  2625. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2626. * certain types of SD/MMC cards. Lowering the SD base clock
  2627. * frequency from 200Mhz to 50Mhz fixes this issue.
  2628. *
  2629. * 0x150 - SD2.0 mode enable for changing base clock
  2630. * frequency to 50Mhz
  2631. * 0xe1 - Base clock frequency
  2632. * 0x32 - 50Mhz new clock frequency
  2633. * 0xf9 - Key register for 0x150
  2634. * 0xfc - key register for 0xe1
  2635. */
  2636. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2637. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2638. pci_write_config_byte(dev, 0xf9, 0xfc);
  2639. pci_write_config_byte(dev, 0x150, 0x10);
  2640. pci_write_config_byte(dev, 0xf9, 0x00);
  2641. pci_write_config_byte(dev, 0xfc, 0x01);
  2642. pci_write_config_byte(dev, 0xe1, 0x32);
  2643. pci_write_config_byte(dev, 0xfc, 0x00);
  2644. pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
  2645. }
  2646. pci_read_config_byte(dev, 0xCB, &disable);
  2647. if (disable & 0x02)
  2648. return;
  2649. pci_read_config_byte(dev, 0xCA, &write_enable);
  2650. pci_write_config_byte(dev, 0xCA, 0x57);
  2651. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2652. pci_write_config_byte(dev, 0xCA, write_enable);
  2653. pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n");
  2654. pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
  2655. }
  2656. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2657. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2658. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2659. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2660. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2661. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2662. #endif /*CONFIG_MMC_RICOH_MMC*/
  2663. #ifdef CONFIG_DMAR_TABLE
  2664. #define VTUNCERRMSK_REG 0x1ac
  2665. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2666. /*
  2667. * This is a quirk for masking VT-d spec-defined errors to platform error
  2668. * handling logic. Without this, platforms using Intel 7500, 5500 chipsets
  2669. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2670. * on the RAS config settings of the platform) when a VT-d fault happens.
  2671. * The resulting SMI caused the system to hang.
  2672. *
  2673. * VT-d spec-related errors are already handled by the VT-d OS code, so no
  2674. * need to report the same error through other channels.
  2675. */
  2676. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2677. {
  2678. u32 word;
  2679. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2680. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2681. }
  2682. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2683. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2684. #endif
  2685. static void fixup_ti816x_class(struct pci_dev *dev)
  2686. {
  2687. u32 class = dev->class;
  2688. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2689. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
  2690. pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
  2691. class, dev->class);
  2692. }
  2693. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2694. PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
  2695. /*
  2696. * Some PCIe devices do not work reliably with the claimed maximum
  2697. * payload size supported.
  2698. */
  2699. static void fixup_mpss_256(struct pci_dev *dev)
  2700. {
  2701. dev->pcie_mpss = 1; /* 256 bytes */
  2702. }
  2703. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2704. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2705. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2706. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2707. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2708. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2709. /*
  2710. * Intel 5000 and 5100 Memory controllers have an erratum with read completion
  2711. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2712. * Since there is no way of knowing what the PCIe MPS on each fabric will be
  2713. * until all of the devices are discovered and buses walked, read completion
  2714. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2715. * it is possible to hotplug a device with MPS of 256B.
  2716. */
  2717. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2718. {
  2719. int err;
  2720. u16 rcc;
  2721. if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
  2722. pcie_bus_config == PCIE_BUS_DEFAULT)
  2723. return;
  2724. /*
  2725. * Intel erratum specifies bits to change but does not say what
  2726. * they are. Keeping them magical until such time as the registers
  2727. * and values can be explained.
  2728. */
  2729. err = pci_read_config_word(dev, 0x48, &rcc);
  2730. if (err) {
  2731. pci_err(dev, "Error attempting to read the read completion coalescing register\n");
  2732. return;
  2733. }
  2734. if (!(rcc & (1 << 10)))
  2735. return;
  2736. rcc &= ~(1 << 10);
  2737. err = pci_write_config_word(dev, 0x48, rcc);
  2738. if (err) {
  2739. pci_err(dev, "Error attempting to write the read completion coalescing register\n");
  2740. return;
  2741. }
  2742. pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n");
  2743. }
  2744. /* Intel 5000 series memory controllers and ports 2-7 */
  2745. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2746. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2747. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2748. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2749. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2750. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2751. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2752. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2753. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2754. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2755. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2756. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2757. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2758. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2759. /* Intel 5100 series memory controllers and ports 2-7 */
  2760. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2761. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2762. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2763. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2764. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2765. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2766. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2767. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2768. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2769. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2770. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2771. /*
  2772. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum.
  2773. * To work around this, query the size it should be configured to by the
  2774. * device and modify the resource end to correspond to this new size.
  2775. */
  2776. static void quirk_intel_ntb(struct pci_dev *dev)
  2777. {
  2778. int rc;
  2779. u8 val;
  2780. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2781. if (rc)
  2782. return;
  2783. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2784. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2785. if (rc)
  2786. return;
  2787. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2788. }
  2789. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2790. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2791. /*
  2792. * Some BIOS implementations leave the Intel GPU interrupts enabled, even
  2793. * though no one is handling them (e.g., if the i915 driver is never
  2794. * loaded). Additionally the interrupt destination is not set up properly
  2795. * and the interrupt ends up -somewhere-.
  2796. *
  2797. * These spurious interrupts are "sticky" and the kernel disables the
  2798. * (shared) interrupt line after 100,000+ generated interrupts.
  2799. *
  2800. * Fix it by disabling the still enabled interrupts. This resolves crashes
  2801. * often seen on monitor unplug.
  2802. */
  2803. #define I915_DEIER_REG 0x4400c
  2804. static void disable_igfx_irq(struct pci_dev *dev)
  2805. {
  2806. void __iomem *regs = pci_iomap(dev, 0, 0);
  2807. if (regs == NULL) {
  2808. pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
  2809. return;
  2810. }
  2811. /* Check if any interrupt line is still enabled */
  2812. if (readl(regs + I915_DEIER_REG) != 0) {
  2813. pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
  2814. writel(0, regs + I915_DEIER_REG);
  2815. }
  2816. pci_iounmap(dev, regs);
  2817. }
  2818. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2819. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2820. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
  2821. /*
  2822. * PCI devices which are on Intel chips can skip the 10ms delay
  2823. * before entering D3 mode.
  2824. */
  2825. static void quirk_remove_d3_delay(struct pci_dev *dev)
  2826. {
  2827. dev->d3_delay = 0;
  2828. }
  2829. /* C600 Series devices do not need 10ms d3_delay */
  2830. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
  2831. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
  2832. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
  2833. /* Lynxpoint-H PCH devices do not need 10ms d3_delay */
  2834. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
  2835. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
  2836. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
  2837. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
  2838. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
  2839. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
  2840. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
  2841. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
  2842. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
  2843. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
  2844. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
  2845. /* Intel Cherrytrail devices do not need 10ms d3_delay */
  2846. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
  2847. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
  2848. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
  2849. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
  2850. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
  2851. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
  2852. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
  2853. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
  2854. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
  2855. /*
  2856. * Some devices may pass our check in pci_intx_mask_supported() if
  2857. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2858. * support this feature.
  2859. */
  2860. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2861. {
  2862. dev->broken_intx_masking = 1;
  2863. }
  2864. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2865. quirk_broken_intx_masking);
  2866. DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2867. quirk_broken_intx_masking);
  2868. DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
  2869. quirk_broken_intx_masking);
  2870. /*
  2871. * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
  2872. * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
  2873. *
  2874. * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
  2875. */
  2876. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
  2877. quirk_broken_intx_masking);
  2878. /*
  2879. * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
  2880. * DisINTx can be set but the interrupt status bit is non-functional.
  2881. */
  2882. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking);
  2883. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking);
  2884. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking);
  2885. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking);
  2886. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking);
  2887. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking);
  2888. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking);
  2889. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking);
  2890. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking);
  2891. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking);
  2892. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking);
  2893. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking);
  2894. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking);
  2895. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking);
  2896. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking);
  2897. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking);
  2898. static u16 mellanox_broken_intx_devs[] = {
  2899. PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
  2900. PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
  2901. PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
  2902. PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
  2903. PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
  2904. PCI_DEVICE_ID_MELLANOX_HERMON_EN,
  2905. PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
  2906. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
  2907. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
  2908. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
  2909. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
  2910. PCI_DEVICE_ID_MELLANOX_CONNECTX2,
  2911. PCI_DEVICE_ID_MELLANOX_CONNECTX3,
  2912. PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
  2913. };
  2914. #define CONNECTX_4_CURR_MAX_MINOR 99
  2915. #define CONNECTX_4_INTX_SUPPORT_MINOR 14
  2916. /*
  2917. * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
  2918. * If so, don't mark it as broken.
  2919. * FW minor > 99 means older FW version format and no INTx masking support.
  2920. * FW minor < 14 means new FW version format and no INTx masking support.
  2921. */
  2922. static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
  2923. {
  2924. __be32 __iomem *fw_ver;
  2925. u16 fw_major;
  2926. u16 fw_minor;
  2927. u16 fw_subminor;
  2928. u32 fw_maj_min;
  2929. u32 fw_sub_min;
  2930. int i;
  2931. for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
  2932. if (pdev->device == mellanox_broken_intx_devs[i]) {
  2933. pdev->broken_intx_masking = 1;
  2934. return;
  2935. }
  2936. }
  2937. /*
  2938. * Getting here means Connect-IB cards and up. Connect-IB has no INTx
  2939. * support so shouldn't be checked further
  2940. */
  2941. if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
  2942. return;
  2943. if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
  2944. pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
  2945. return;
  2946. /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
  2947. if (pci_enable_device_mem(pdev)) {
  2948. pci_warn(pdev, "Can't enable device memory\n");
  2949. return;
  2950. }
  2951. fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
  2952. if (!fw_ver) {
  2953. pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
  2954. goto out;
  2955. }
  2956. /* Reading from resource space should be 32b aligned */
  2957. fw_maj_min = ioread32be(fw_ver);
  2958. fw_sub_min = ioread32be(fw_ver + 1);
  2959. fw_major = fw_maj_min & 0xffff;
  2960. fw_minor = fw_maj_min >> 16;
  2961. fw_subminor = fw_sub_min & 0xffff;
  2962. if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
  2963. fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
  2964. pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
  2965. fw_major, fw_minor, fw_subminor, pdev->device ==
  2966. PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
  2967. pdev->broken_intx_masking = 1;
  2968. }
  2969. iounmap(fw_ver);
  2970. out:
  2971. pci_disable_device(pdev);
  2972. }
  2973. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
  2974. mellanox_check_broken_intx_masking);
  2975. static void quirk_no_bus_reset(struct pci_dev *dev)
  2976. {
  2977. dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
  2978. }
  2979. /*
  2980. * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
  2981. * The device will throw a Link Down error on AER-capable systems and
  2982. * regardless of AER, config space of the device is never accessible again
  2983. * and typically causes the system to hang or reset when access is attempted.
  2984. * http://www.spinics.net/lists/linux-pci/msg34797.html
  2985. */
  2986. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
  2987. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
  2988. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
  2989. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
  2990. /*
  2991. * Root port on some Cavium CN8xxx chips do not successfully complete a bus
  2992. * reset when used with certain child devices. After the reset, config
  2993. * accesses to the child may fail.
  2994. */
  2995. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
  2996. static void quirk_no_pm_reset(struct pci_dev *dev)
  2997. {
  2998. /*
  2999. * We can't do a bus reset on root bus devices, but an ineffective
  3000. * PM reset may be better than nothing.
  3001. */
  3002. if (!pci_is_root_bus(dev->bus))
  3003. dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
  3004. }
  3005. /*
  3006. * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
  3007. * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
  3008. * to have no effect on the device: it retains the framebuffer contents and
  3009. * monitor sync. Advertising this support makes other layers, like VFIO,
  3010. * assume pci_reset_function() is viable for this device. Mark it as
  3011. * unavailable to skip it when testing reset methods.
  3012. */
  3013. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  3014. PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
  3015. /*
  3016. * Thunderbolt controllers with broken MSI hotplug signaling:
  3017. * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
  3018. * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
  3019. */
  3020. static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
  3021. {
  3022. if (pdev->is_hotplug_bridge &&
  3023. (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
  3024. pdev->revision <= 1))
  3025. pdev->no_msi = 1;
  3026. }
  3027. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
  3028. quirk_thunderbolt_hotplug_msi);
  3029. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
  3030. quirk_thunderbolt_hotplug_msi);
  3031. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
  3032. quirk_thunderbolt_hotplug_msi);
  3033. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3034. quirk_thunderbolt_hotplug_msi);
  3035. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
  3036. quirk_thunderbolt_hotplug_msi);
  3037. #ifdef CONFIG_ACPI
  3038. /*
  3039. * Apple: Shutdown Cactus Ridge Thunderbolt controller.
  3040. *
  3041. * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
  3042. * shutdown before suspend. Otherwise the native host interface (NHI) will not
  3043. * be present after resume if a device was plugged in before suspend.
  3044. *
  3045. * The Thunderbolt controller consists of a PCIe switch with downstream
  3046. * bridges leading to the NHI and to the tunnel PCI bridges.
  3047. *
  3048. * This quirk cuts power to the whole chip. Therefore we have to apply it
  3049. * during suspend_noirq of the upstream bridge.
  3050. *
  3051. * Power is automagically restored before resume. No action is needed.
  3052. */
  3053. static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
  3054. {
  3055. acpi_handle bridge, SXIO, SXFP, SXLV;
  3056. if (!x86_apple_machine)
  3057. return;
  3058. if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
  3059. return;
  3060. bridge = ACPI_HANDLE(&dev->dev);
  3061. if (!bridge)
  3062. return;
  3063. /*
  3064. * SXIO and SXLV are present only on machines requiring this quirk.
  3065. * Thunderbolt bridges in external devices might have the same
  3066. * device ID as those on the host, but they will not have the
  3067. * associated ACPI methods. This implicitly checks that we are at
  3068. * the right bridge.
  3069. */
  3070. if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
  3071. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
  3072. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
  3073. return;
  3074. pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n");
  3075. /* magic sequence */
  3076. acpi_execute_simple_method(SXIO, NULL, 1);
  3077. acpi_execute_simple_method(SXFP, NULL, 0);
  3078. msleep(300);
  3079. acpi_execute_simple_method(SXLV, NULL, 0);
  3080. acpi_execute_simple_method(SXIO, NULL, 0);
  3081. acpi_execute_simple_method(SXLV, NULL, 0);
  3082. }
  3083. DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
  3084. PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3085. quirk_apple_poweroff_thunderbolt);
  3086. /*
  3087. * Apple: Wait for the Thunderbolt controller to reestablish PCI tunnels
  3088. *
  3089. * During suspend the Thunderbolt controller is reset and all PCI
  3090. * tunnels are lost. The NHI driver will try to reestablish all tunnels
  3091. * during resume. We have to manually wait for the NHI since there is
  3092. * no parent child relationship between the NHI and the tunneled
  3093. * bridges.
  3094. */
  3095. static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
  3096. {
  3097. struct pci_dev *sibling = NULL;
  3098. struct pci_dev *nhi = NULL;
  3099. if (!x86_apple_machine)
  3100. return;
  3101. if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
  3102. return;
  3103. /*
  3104. * Find the NHI and confirm that we are a bridge on the Thunderbolt
  3105. * host controller and not on a Thunderbolt endpoint.
  3106. */
  3107. sibling = pci_get_slot(dev->bus, 0x0);
  3108. if (sibling == dev)
  3109. goto out; /* we are the downstream bridge to the NHI */
  3110. if (!sibling || !sibling->subordinate)
  3111. goto out;
  3112. nhi = pci_get_slot(sibling->subordinate, 0x0);
  3113. if (!nhi)
  3114. goto out;
  3115. if (nhi->vendor != PCI_VENDOR_ID_INTEL
  3116. || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE &&
  3117. nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C &&
  3118. nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI &&
  3119. nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI)
  3120. || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8)
  3121. goto out;
  3122. pci_info(dev, "quirk: waiting for Thunderbolt to reestablish PCI tunnels...\n");
  3123. device_pm_wait_for_dev(&dev->dev, &nhi->dev);
  3124. out:
  3125. pci_dev_put(nhi);
  3126. pci_dev_put(sibling);
  3127. }
  3128. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3129. PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
  3130. quirk_apple_wait_for_thunderbolt);
  3131. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3132. PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3133. quirk_apple_wait_for_thunderbolt);
  3134. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3135. PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE,
  3136. quirk_apple_wait_for_thunderbolt);
  3137. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3138. PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE,
  3139. quirk_apple_wait_for_thunderbolt);
  3140. #endif
  3141. /*
  3142. * Following are device-specific reset methods which can be used to
  3143. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  3144. * not available.
  3145. */
  3146. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  3147. {
  3148. /*
  3149. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  3150. *
  3151. * The 82599 supports FLR on VFs, but FLR support is reported only
  3152. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  3153. * Thus we must call pcie_flr() directly without first checking if it is
  3154. * supported.
  3155. */
  3156. if (!probe)
  3157. pcie_flr(dev);
  3158. return 0;
  3159. }
  3160. #define SOUTH_CHICKEN2 0xc2004
  3161. #define PCH_PP_STATUS 0xc7200
  3162. #define PCH_PP_CONTROL 0xc7204
  3163. #define MSG_CTL 0x45010
  3164. #define NSDE_PWR_STATE 0xd0100
  3165. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  3166. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  3167. {
  3168. void __iomem *mmio_base;
  3169. unsigned long timeout;
  3170. u32 val;
  3171. if (probe)
  3172. return 0;
  3173. mmio_base = pci_iomap(dev, 0, 0);
  3174. if (!mmio_base)
  3175. return -ENOMEM;
  3176. iowrite32(0x00000002, mmio_base + MSG_CTL);
  3177. /*
  3178. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  3179. * driver loaded sets the right bits. However, this's a reset and
  3180. * the bits have been set by i915 previously, so we clobber
  3181. * SOUTH_CHICKEN2 register directly here.
  3182. */
  3183. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  3184. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  3185. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  3186. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  3187. do {
  3188. val = ioread32(mmio_base + PCH_PP_STATUS);
  3189. if ((val & 0xb0000000) == 0)
  3190. goto reset_complete;
  3191. msleep(10);
  3192. } while (time_before(jiffies, timeout));
  3193. pci_warn(dev, "timeout during reset\n");
  3194. reset_complete:
  3195. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  3196. pci_iounmap(dev, mmio_base);
  3197. return 0;
  3198. }
  3199. /* Device-specific reset method for Chelsio T4-based adapters */
  3200. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  3201. {
  3202. u16 old_command;
  3203. u16 msix_flags;
  3204. /*
  3205. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  3206. * that we have no device-specific reset method.
  3207. */
  3208. if ((dev->device & 0xf000) != 0x4000)
  3209. return -ENOTTY;
  3210. /*
  3211. * If this is the "probe" phase, return 0 indicating that we can
  3212. * reset this device.
  3213. */
  3214. if (probe)
  3215. return 0;
  3216. /*
  3217. * T4 can wedge if there are DMAs in flight within the chip and Bus
  3218. * Master has been disabled. We need to have it on till the Function
  3219. * Level Reset completes. (BUS_MASTER is disabled in
  3220. * pci_reset_function()).
  3221. */
  3222. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  3223. pci_write_config_word(dev, PCI_COMMAND,
  3224. old_command | PCI_COMMAND_MASTER);
  3225. /*
  3226. * Perform the actual device function reset, saving and restoring
  3227. * configuration information around the reset.
  3228. */
  3229. pci_save_state(dev);
  3230. /*
  3231. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  3232. * are disabled when an MSI-X interrupt message needs to be delivered.
  3233. * So we briefly re-enable MSI-X interrupts for the duration of the
  3234. * FLR. The pci_restore_state() below will restore the original
  3235. * MSI-X state.
  3236. */
  3237. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  3238. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  3239. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  3240. msix_flags |
  3241. PCI_MSIX_FLAGS_ENABLE |
  3242. PCI_MSIX_FLAGS_MASKALL);
  3243. pcie_flr(dev);
  3244. /*
  3245. * Restore the configuration information (BAR values, etc.) including
  3246. * the original PCI Configuration Space Command word, and return
  3247. * success.
  3248. */
  3249. pci_restore_state(dev);
  3250. pci_write_config_word(dev, PCI_COMMAND, old_command);
  3251. return 0;
  3252. }
  3253. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  3254. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  3255. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  3256. /*
  3257. * The Samsung SM961/PM961 controller can sometimes enter a fatal state after
  3258. * FLR where config space reads from the device return -1. We seem to be
  3259. * able to avoid this condition if we disable the NVMe controller prior to
  3260. * FLR. This quirk is generic for any NVMe class device requiring similar
  3261. * assistance to quiesce the device prior to FLR.
  3262. *
  3263. * NVMe specification: https://nvmexpress.org/resources/specifications/
  3264. * Revision 1.0e:
  3265. * Chapter 2: Required and optional PCI config registers
  3266. * Chapter 3: NVMe control registers
  3267. * Chapter 7.3: Reset behavior
  3268. */
  3269. static int nvme_disable_and_flr(struct pci_dev *dev, int probe)
  3270. {
  3271. void __iomem *bar;
  3272. u16 cmd;
  3273. u32 cfg;
  3274. if (dev->class != PCI_CLASS_STORAGE_EXPRESS ||
  3275. !pcie_has_flr(dev) || !pci_resource_start(dev, 0))
  3276. return -ENOTTY;
  3277. if (probe)
  3278. return 0;
  3279. bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg));
  3280. if (!bar)
  3281. return -ENOTTY;
  3282. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3283. pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY);
  3284. cfg = readl(bar + NVME_REG_CC);
  3285. /* Disable controller if enabled */
  3286. if (cfg & NVME_CC_ENABLE) {
  3287. u32 cap = readl(bar + NVME_REG_CAP);
  3288. unsigned long timeout;
  3289. /*
  3290. * Per nvme_disable_ctrl() skip shutdown notification as it
  3291. * could complete commands to the admin queue. We only intend
  3292. * to quiesce the device before reset.
  3293. */
  3294. cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE);
  3295. writel(cfg, bar + NVME_REG_CC);
  3296. /*
  3297. * Some controllers require an additional delay here, see
  3298. * NVME_QUIRK_DELAY_BEFORE_CHK_RDY. None of those are yet
  3299. * supported by this quirk.
  3300. */
  3301. /* Cap register provides max timeout in 500ms increments */
  3302. timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
  3303. for (;;) {
  3304. u32 status = readl(bar + NVME_REG_CSTS);
  3305. /* Ready status becomes zero on disable complete */
  3306. if (!(status & NVME_CSTS_RDY))
  3307. break;
  3308. msleep(100);
  3309. if (time_after(jiffies, timeout)) {
  3310. pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n");
  3311. break;
  3312. }
  3313. }
  3314. }
  3315. pci_iounmap(dev, bar);
  3316. pcie_flr(dev);
  3317. return 0;
  3318. }
  3319. /*
  3320. * Intel DC P3700 NVMe controller will timeout waiting for ready status
  3321. * to change after NVMe enable if the driver starts interacting with the
  3322. * device too soon after FLR. A 250ms delay after FLR has heuristically
  3323. * proven to produce reliably working results for device assignment cases.
  3324. */
  3325. static int delay_250ms_after_flr(struct pci_dev *dev, int probe)
  3326. {
  3327. if (!pcie_has_flr(dev))
  3328. return -ENOTTY;
  3329. if (probe)
  3330. return 0;
  3331. pcie_flr(dev);
  3332. msleep(250);
  3333. return 0;
  3334. }
  3335. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  3336. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  3337. reset_intel_82599_sfp_virtfn },
  3338. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  3339. reset_ivb_igd },
  3340. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  3341. reset_ivb_igd },
  3342. { PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr },
  3343. { PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr },
  3344. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3345. reset_chelsio_generic_dev },
  3346. { 0 }
  3347. };
  3348. /*
  3349. * These device-specific reset methods are here rather than in a driver
  3350. * because when a host assigns a device to a guest VM, the host may need
  3351. * to reset the device but probably doesn't have a driver for it.
  3352. */
  3353. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  3354. {
  3355. const struct pci_dev_reset_methods *i;
  3356. for (i = pci_dev_reset_methods; i->reset; i++) {
  3357. if ((i->vendor == dev->vendor ||
  3358. i->vendor == (u16)PCI_ANY_ID) &&
  3359. (i->device == dev->device ||
  3360. i->device == (u16)PCI_ANY_ID))
  3361. return i->reset(dev, probe);
  3362. }
  3363. return -ENOTTY;
  3364. }
  3365. static void quirk_dma_func0_alias(struct pci_dev *dev)
  3366. {
  3367. if (PCI_FUNC(dev->devfn) != 0)
  3368. pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  3369. }
  3370. /*
  3371. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  3372. *
  3373. * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
  3374. */
  3375. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
  3376. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
  3377. static void quirk_dma_func1_alias(struct pci_dev *dev)
  3378. {
  3379. if (PCI_FUNC(dev->devfn) != 1)
  3380. pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1));
  3381. }
  3382. /*
  3383. * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
  3384. * SKUs function 1 is present and is a legacy IDE controller, in other
  3385. * SKUs this function is not present, making this a ghost requester.
  3386. * https://bugzilla.kernel.org/show_bug.cgi?id=42679
  3387. */
  3388. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
  3389. quirk_dma_func1_alias);
  3390. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
  3391. quirk_dma_func1_alias);
  3392. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
  3393. quirk_dma_func1_alias);
  3394. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
  3395. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
  3396. quirk_dma_func1_alias);
  3397. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
  3398. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
  3399. quirk_dma_func1_alias);
  3400. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
  3401. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
  3402. quirk_dma_func1_alias);
  3403. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
  3404. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
  3405. quirk_dma_func1_alias);
  3406. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */
  3407. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183,
  3408. quirk_dma_func1_alias);
  3409. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
  3410. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
  3411. quirk_dma_func1_alias);
  3412. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
  3413. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
  3414. quirk_dma_func1_alias);
  3415. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
  3416. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
  3417. quirk_dma_func1_alias);
  3418. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
  3419. quirk_dma_func1_alias);
  3420. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
  3421. quirk_dma_func1_alias);
  3422. /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
  3423. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
  3424. PCI_DEVICE_ID_JMICRON_JMB388_ESD,
  3425. quirk_dma_func1_alias);
  3426. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
  3427. DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
  3428. 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
  3429. quirk_dma_func1_alias);
  3430. /*
  3431. * Some devices DMA with the wrong devfn, not just the wrong function.
  3432. * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
  3433. * the alias is "fixed" and independent of the device devfn.
  3434. *
  3435. * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
  3436. * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
  3437. * single device on the secondary bus. In reality, the single exposed
  3438. * device at 0e.0 is the Address Translation Unit (ATU) of the controller
  3439. * that provides a bridge to the internal bus of the I/O processor. The
  3440. * controller supports private devices, which can be hidden from PCI config
  3441. * space. In the case of the Adaptec 3405, a private device at 01.0
  3442. * appears to be the DMA engine, which therefore needs to become a DMA
  3443. * alias for the device.
  3444. */
  3445. static const struct pci_device_id fixed_dma_alias_tbl[] = {
  3446. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3447. PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
  3448. .driver_data = PCI_DEVFN(1, 0) },
  3449. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3450. PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
  3451. .driver_data = PCI_DEVFN(1, 0) },
  3452. { 0 }
  3453. };
  3454. static void quirk_fixed_dma_alias(struct pci_dev *dev)
  3455. {
  3456. const struct pci_device_id *id;
  3457. id = pci_match_id(fixed_dma_alias_tbl, dev);
  3458. if (id)
  3459. pci_add_dma_alias(dev, id->driver_data);
  3460. }
  3461. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
  3462. /*
  3463. * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
  3464. * using the wrong DMA alias for the device. Some of these devices can be
  3465. * used as either forward or reverse bridges, so we need to test whether the
  3466. * device is operating in the correct mode. We could probably apply this
  3467. * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
  3468. * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
  3469. * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
  3470. */
  3471. static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
  3472. {
  3473. if (!pci_is_root_bus(pdev->bus) &&
  3474. pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3475. !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
  3476. pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
  3477. pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
  3478. }
  3479. /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
  3480. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
  3481. quirk_use_pcie_bridge_dma_alias);
  3482. /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
  3483. DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
  3484. /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
  3485. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
  3486. /* ITE 8893 has the same problem as the 8892 */
  3487. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
  3488. /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
  3489. DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
  3490. /*
  3491. * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
  3492. * be added as aliases to the DMA device in order to allow buffer access
  3493. * when IOMMU is enabled. Following devfns have to match RIT-LUT table
  3494. * programmed in the EEPROM.
  3495. */
  3496. static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
  3497. {
  3498. pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0));
  3499. pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0));
  3500. pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3));
  3501. }
  3502. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
  3503. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
  3504. /*
  3505. * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
  3506. * associated not at the root bus, but at a bridge below. This quirk avoids
  3507. * generating invalid DMA aliases.
  3508. */
  3509. static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
  3510. {
  3511. pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
  3512. }
  3513. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
  3514. quirk_bridge_cavm_thrx2_pcie_root);
  3515. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
  3516. quirk_bridge_cavm_thrx2_pcie_root);
  3517. /*
  3518. * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
  3519. * class code. Fix it.
  3520. */
  3521. static void quirk_tw686x_class(struct pci_dev *pdev)
  3522. {
  3523. u32 class = pdev->class;
  3524. /* Use "Multimedia controller" class */
  3525. pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
  3526. pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
  3527. class, pdev->class);
  3528. }
  3529. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
  3530. quirk_tw686x_class);
  3531. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
  3532. quirk_tw686x_class);
  3533. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
  3534. quirk_tw686x_class);
  3535. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
  3536. quirk_tw686x_class);
  3537. /*
  3538. * Some devices have problems with Transaction Layer Packets with the Relaxed
  3539. * Ordering Attribute set. Such devices should mark themselves and other
  3540. * device drivers should check before sending TLPs with RO set.
  3541. */
  3542. static void quirk_relaxedordering_disable(struct pci_dev *dev)
  3543. {
  3544. dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
  3545. pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
  3546. }
  3547. /*
  3548. * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
  3549. * Complex have a Flow Control Credit issue which can cause performance
  3550. * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
  3551. */
  3552. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
  3553. quirk_relaxedordering_disable);
  3554. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
  3555. quirk_relaxedordering_disable);
  3556. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
  3557. quirk_relaxedordering_disable);
  3558. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
  3559. quirk_relaxedordering_disable);
  3560. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
  3561. quirk_relaxedordering_disable);
  3562. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
  3563. quirk_relaxedordering_disable);
  3564. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
  3565. quirk_relaxedordering_disable);
  3566. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
  3567. quirk_relaxedordering_disable);
  3568. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
  3569. quirk_relaxedordering_disable);
  3570. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
  3571. quirk_relaxedordering_disable);
  3572. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
  3573. quirk_relaxedordering_disable);
  3574. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
  3575. quirk_relaxedordering_disable);
  3576. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
  3577. quirk_relaxedordering_disable);
  3578. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
  3579. quirk_relaxedordering_disable);
  3580. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
  3581. quirk_relaxedordering_disable);
  3582. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
  3583. quirk_relaxedordering_disable);
  3584. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
  3585. quirk_relaxedordering_disable);
  3586. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
  3587. quirk_relaxedordering_disable);
  3588. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
  3589. quirk_relaxedordering_disable);
  3590. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
  3591. quirk_relaxedordering_disable);
  3592. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
  3593. quirk_relaxedordering_disable);
  3594. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
  3595. quirk_relaxedordering_disable);
  3596. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
  3597. quirk_relaxedordering_disable);
  3598. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
  3599. quirk_relaxedordering_disable);
  3600. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
  3601. quirk_relaxedordering_disable);
  3602. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
  3603. quirk_relaxedordering_disable);
  3604. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
  3605. quirk_relaxedordering_disable);
  3606. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
  3607. quirk_relaxedordering_disable);
  3608. /*
  3609. * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex
  3610. * where Upstream Transaction Layer Packets with the Relaxed Ordering
  3611. * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
  3612. * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
  3613. * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
  3614. * November 10, 2010). As a result, on this platform we can't use Relaxed
  3615. * Ordering for Upstream TLPs.
  3616. */
  3617. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
  3618. quirk_relaxedordering_disable);
  3619. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
  3620. quirk_relaxedordering_disable);
  3621. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
  3622. quirk_relaxedordering_disable);
  3623. /*
  3624. * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
  3625. * values for the Attribute as were supplied in the header of the
  3626. * corresponding Request, except as explicitly allowed when IDO is used."
  3627. *
  3628. * If a non-compliant device generates a completion with a different
  3629. * attribute than the request, the receiver may accept it (which itself
  3630. * seems non-compliant based on sec 2.3.2), or it may handle it as a
  3631. * Malformed TLP or an Unexpected Completion, which will probably lead to a
  3632. * device access timeout.
  3633. *
  3634. * If the non-compliant device generates completions with zero attributes
  3635. * (instead of copying the attributes from the request), we can work around
  3636. * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
  3637. * upstream devices so they always generate requests with zero attributes.
  3638. *
  3639. * This affects other devices under the same Root Port, but since these
  3640. * attributes are performance hints, there should be no functional problem.
  3641. *
  3642. * Note that Configuration Space accesses are never supposed to have TLP
  3643. * Attributes, so we're safe waiting till after any Configuration Space
  3644. * accesses to do the Root Port fixup.
  3645. */
  3646. static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
  3647. {
  3648. struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
  3649. if (!root_port) {
  3650. pci_warn(pdev, "PCIe Completion erratum may cause device errors\n");
  3651. return;
  3652. }
  3653. pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
  3654. dev_name(&pdev->dev));
  3655. pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
  3656. PCI_EXP_DEVCTL_RELAX_EN |
  3657. PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
  3658. }
  3659. /*
  3660. * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
  3661. * Completion it generates.
  3662. */
  3663. static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
  3664. {
  3665. /*
  3666. * This mask/compare operation selects for Physical Function 4 on a
  3667. * T5. We only need to fix up the Root Port once for any of the
  3668. * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
  3669. * 0x54xx so we use that one.
  3670. */
  3671. if ((pdev->device & 0xff00) == 0x5400)
  3672. quirk_disable_root_port_attributes(pdev);
  3673. }
  3674. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3675. quirk_chelsio_T5_disable_root_port_attributes);
  3676. /*
  3677. * AMD has indicated that the devices below do not support peer-to-peer
  3678. * in any system where they are found in the southbridge with an AMD
  3679. * IOMMU in the system. Multifunction devices that do not support
  3680. * peer-to-peer between functions can claim to support a subset of ACS.
  3681. * Such devices effectively enable request redirect (RR) and completion
  3682. * redirect (CR) since all transactions are redirected to the upstream
  3683. * root complex.
  3684. *
  3685. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  3686. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  3687. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  3688. *
  3689. * 1002:4385 SBx00 SMBus Controller
  3690. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  3691. * 1002:4383 SBx00 Azalia (Intel HDA)
  3692. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  3693. * 1002:4384 SBx00 PCI to PCI Bridge
  3694. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  3695. *
  3696. * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
  3697. *
  3698. * 1022:780f [AMD] FCH PCI Bridge
  3699. * 1022:7809 [AMD] FCH USB OHCI Controller
  3700. */
  3701. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  3702. {
  3703. #ifdef CONFIG_ACPI
  3704. struct acpi_table_header *header = NULL;
  3705. acpi_status status;
  3706. /* Targeting multifunction devices on the SB (appears on root bus) */
  3707. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  3708. return -ENODEV;
  3709. /* The IVRS table describes the AMD IOMMU */
  3710. status = acpi_get_table("IVRS", 0, &header);
  3711. if (ACPI_FAILURE(status))
  3712. return -ENODEV;
  3713. /* Filter out flags not applicable to multifunction */
  3714. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  3715. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  3716. #else
  3717. return -ENODEV;
  3718. #endif
  3719. }
  3720. static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
  3721. {
  3722. /*
  3723. * Effectively selects all downstream ports for whole ThunderX 1
  3724. * family by 0xf800 mask (which represents 8 SoCs), while the lower
  3725. * bits of device ID are used to indicate which subdevice is used
  3726. * within the SoC.
  3727. */
  3728. return (pci_is_pcie(dev) &&
  3729. (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) &&
  3730. ((dev->device & 0xf800) == 0xa000));
  3731. }
  3732. static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
  3733. {
  3734. /*
  3735. * Cavium root ports don't advertise an ACS capability. However,
  3736. * the RTL internally implements similar protection as if ACS had
  3737. * Request Redirection, Completion Redirection, Source Validation,
  3738. * and Upstream Forwarding features enabled. Assert that the
  3739. * hardware implements and enables equivalent ACS functionality for
  3740. * these flags.
  3741. */
  3742. acs_flags &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_SV | PCI_ACS_UF);
  3743. if (!pci_quirk_cavium_acs_match(dev))
  3744. return -ENOTTY;
  3745. return acs_flags ? 0 : 1;
  3746. }
  3747. static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
  3748. {
  3749. /*
  3750. * X-Gene Root Ports matching this quirk do not allow peer-to-peer
  3751. * transactions with others, allowing masking out these bits as if they
  3752. * were unimplemented in the ACS capability.
  3753. */
  3754. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
  3755. return acs_flags ? 0 : 1;
  3756. }
  3757. /*
  3758. * Many Intel PCH root ports do provide ACS-like features to disable peer
  3759. * transactions and validate bus numbers in requests, but do not provide an
  3760. * actual PCIe ACS capability. This is the list of device IDs known to fall
  3761. * into that category as provided by Intel in Red Hat bugzilla 1037684.
  3762. */
  3763. static const u16 pci_quirk_intel_pch_acs_ids[] = {
  3764. /* Ibexpeak PCH */
  3765. 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
  3766. 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
  3767. /* Cougarpoint PCH */
  3768. 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
  3769. 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
  3770. /* Pantherpoint PCH */
  3771. 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
  3772. 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
  3773. /* Lynxpoint-H PCH */
  3774. 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
  3775. 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
  3776. /* Lynxpoint-LP PCH */
  3777. 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
  3778. 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
  3779. /* Wildcat PCH */
  3780. 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
  3781. 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
  3782. /* Patsburg (X79) PCH */
  3783. 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
  3784. /* Wellsburg (X99) PCH */
  3785. 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
  3786. 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
  3787. /* Lynx Point (9 series) PCH */
  3788. 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
  3789. };
  3790. static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
  3791. {
  3792. int i;
  3793. /* Filter out a few obvious non-matches first */
  3794. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3795. return false;
  3796. for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
  3797. if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
  3798. return true;
  3799. return false;
  3800. }
  3801. #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
  3802. static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3803. {
  3804. u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
  3805. INTEL_PCH_ACS_FLAGS : 0;
  3806. if (!pci_quirk_intel_pch_acs_match(dev))
  3807. return -ENOTTY;
  3808. return acs_flags & ~flags ? 0 : 1;
  3809. }
  3810. /*
  3811. * These QCOM root ports do provide ACS-like features to disable peer
  3812. * transactions and validate bus numbers in requests, but do not provide an
  3813. * actual PCIe ACS capability. Hardware supports source validation but it
  3814. * will report the issue as Completer Abort instead of ACS Violation.
  3815. * Hardware doesn't support peer-to-peer and each root port is a root
  3816. * complex with unique segment numbers. It is not possible for one root
  3817. * port to pass traffic to another root port. All PCIe transactions are
  3818. * terminated inside the root port.
  3819. */
  3820. static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
  3821. {
  3822. u16 flags = (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV);
  3823. int ret = acs_flags & ~flags ? 0 : 1;
  3824. pci_info(dev, "Using QCOM ACS Quirk (%d)\n", ret);
  3825. return ret;
  3826. }
  3827. /*
  3828. * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
  3829. * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
  3830. * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
  3831. * control registers whereas the PCIe spec packs them into words (Rev 3.0,
  3832. * 7.16 ACS Extended Capability). The bit definitions are correct, but the
  3833. * control register is at offset 8 instead of 6 and we should probably use
  3834. * dword accesses to them. This applies to the following PCI Device IDs, as
  3835. * found in volume 1 of the datasheet[2]:
  3836. *
  3837. * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
  3838. * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
  3839. *
  3840. * N.B. This doesn't fix what lspci shows.
  3841. *
  3842. * The 100 series chipset specification update includes this as errata #23[3].
  3843. *
  3844. * The 200 series chipset (Union Point) has the same bug according to the
  3845. * specification update (Intel 200 Series Chipset Family Platform Controller
  3846. * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
  3847. * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
  3848. * chipset include:
  3849. *
  3850. * 0xa290-0xa29f PCI Express Root port #{0-16}
  3851. * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
  3852. *
  3853. * Mobile chipsets are also affected, 7th & 8th Generation
  3854. * Specification update confirms ACS errata 22, status no fix: (7th Generation
  3855. * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel
  3856. * Processor Family I/O for U Quad Core Platforms Specification Update,
  3857. * August 2017, Revision 002, Document#: 334660-002)[6]
  3858. * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O
  3859. * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U
  3860. * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7]
  3861. *
  3862. * 0x9d10-0x9d1b PCI Express Root port #{1-12}
  3863. *
  3864. * The 300 series chipset suffers from the same bug so include those root
  3865. * ports here as well.
  3866. *
  3867. * 0xa32c-0xa343 PCI Express Root port #{0-24}
  3868. *
  3869. * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
  3870. * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
  3871. * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
  3872. * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
  3873. * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
  3874. * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html
  3875. * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html
  3876. */
  3877. static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
  3878. {
  3879. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3880. return false;
  3881. switch (dev->device) {
  3882. case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
  3883. case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
  3884. case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */
  3885. case 0xa32c ... 0xa343: /* 300 series */
  3886. return true;
  3887. }
  3888. return false;
  3889. }
  3890. #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
  3891. static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3892. {
  3893. int pos;
  3894. u32 cap, ctrl;
  3895. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  3896. return -ENOTTY;
  3897. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  3898. if (!pos)
  3899. return -ENOTTY;
  3900. /* see pci_acs_flags_enabled() */
  3901. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  3902. acs_flags &= (cap | PCI_ACS_EC);
  3903. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  3904. return acs_flags & ~ctrl ? 0 : 1;
  3905. }
  3906. static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
  3907. {
  3908. /*
  3909. * SV, TB, and UF are not relevant to multifunction endpoints.
  3910. *
  3911. * Multifunction devices are only required to implement RR, CR, and DT
  3912. * in their ACS capability if they support peer-to-peer transactions.
  3913. * Devices matching this quirk have been verified by the vendor to not
  3914. * perform peer-to-peer with other functions, allowing us to mask out
  3915. * these bits as if they were unimplemented in the ACS capability.
  3916. */
  3917. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
  3918. PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
  3919. return acs_flags ? 0 : 1;
  3920. }
  3921. static const struct pci_dev_acs_enabled {
  3922. u16 vendor;
  3923. u16 device;
  3924. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3925. } pci_dev_acs_enabled[] = {
  3926. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3927. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3928. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3929. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3930. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3931. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3932. { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
  3933. { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
  3934. { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
  3935. { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
  3936. { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
  3937. { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
  3938. { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
  3939. { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
  3940. { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
  3941. { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
  3942. { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
  3943. { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
  3944. { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
  3945. { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
  3946. { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
  3947. { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
  3948. { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
  3949. { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
  3950. { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
  3951. { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
  3952. { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
  3953. { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
  3954. { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
  3955. { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
  3956. { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
  3957. /* 82580 */
  3958. { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
  3959. { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
  3960. { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
  3961. { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
  3962. { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
  3963. { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
  3964. { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
  3965. /* 82576 */
  3966. { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
  3967. { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
  3968. { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
  3969. { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
  3970. { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
  3971. { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
  3972. { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
  3973. { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
  3974. /* 82575 */
  3975. { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
  3976. { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
  3977. { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
  3978. /* I350 */
  3979. { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
  3980. { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
  3981. { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
  3982. { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
  3983. /* 82571 (Quads omitted due to non-ACS switch) */
  3984. { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
  3985. { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
  3986. { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
  3987. { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
  3988. /* I219 */
  3989. { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
  3990. { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
  3991. /* QCOM QDF2xxx root ports */
  3992. { PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs },
  3993. { PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs },
  3994. /* Intel PCH root ports */
  3995. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
  3996. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
  3997. { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
  3998. { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
  3999. /* Cavium ThunderX */
  4000. { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
  4001. /* APM X-Gene */
  4002. { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
  4003. /* Ampere Computing */
  4004. { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs },
  4005. { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs },
  4006. { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs },
  4007. { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs },
  4008. { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs },
  4009. { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
  4010. { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
  4011. { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
  4012. { 0 }
  4013. };
  4014. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  4015. {
  4016. const struct pci_dev_acs_enabled *i;
  4017. int ret;
  4018. /*
  4019. * Allow devices that do not expose standard PCIe ACS capabilities
  4020. * or control to indicate their support here. Multi-function express
  4021. * devices which do not allow internal peer-to-peer between functions,
  4022. * but do not implement PCIe ACS may wish to return true here.
  4023. */
  4024. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  4025. if ((i->vendor == dev->vendor ||
  4026. i->vendor == (u16)PCI_ANY_ID) &&
  4027. (i->device == dev->device ||
  4028. i->device == (u16)PCI_ANY_ID)) {
  4029. ret = i->acs_enabled(dev, acs_flags);
  4030. if (ret >= 0)
  4031. return ret;
  4032. }
  4033. }
  4034. return -ENOTTY;
  4035. }
  4036. /* Config space offset of Root Complex Base Address register */
  4037. #define INTEL_LPC_RCBA_REG 0xf0
  4038. /* 31:14 RCBA address */
  4039. #define INTEL_LPC_RCBA_MASK 0xffffc000
  4040. /* RCBA Enable */
  4041. #define INTEL_LPC_RCBA_ENABLE (1 << 0)
  4042. /* Backbone Scratch Pad Register */
  4043. #define INTEL_BSPR_REG 0x1104
  4044. /* Backbone Peer Non-Posted Disable */
  4045. #define INTEL_BSPR_REG_BPNPD (1 << 8)
  4046. /* Backbone Peer Posted Disable */
  4047. #define INTEL_BSPR_REG_BPPD (1 << 9)
  4048. /* Upstream Peer Decode Configuration Register */
  4049. #define INTEL_UPDCR_REG 0x1114
  4050. /* 5:0 Peer Decode Enable bits */
  4051. #define INTEL_UPDCR_REG_MASK 0x3f
  4052. static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
  4053. {
  4054. u32 rcba, bspr, updcr;
  4055. void __iomem *rcba_mem;
  4056. /*
  4057. * Read the RCBA register from the LPC (D31:F0). PCH root ports
  4058. * are D28:F* and therefore get probed before LPC, thus we can't
  4059. * use pci_get_slot()/pci_read_config_dword() here.
  4060. */
  4061. pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
  4062. INTEL_LPC_RCBA_REG, &rcba);
  4063. if (!(rcba & INTEL_LPC_RCBA_ENABLE))
  4064. return -EINVAL;
  4065. rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
  4066. PAGE_ALIGN(INTEL_UPDCR_REG));
  4067. if (!rcba_mem)
  4068. return -ENOMEM;
  4069. /*
  4070. * The BSPR can disallow peer cycles, but it's set by soft strap and
  4071. * therefore read-only. If both posted and non-posted peer cycles are
  4072. * disallowed, we're ok. If either are allowed, then we need to use
  4073. * the UPDCR to disable peer decodes for each port. This provides the
  4074. * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
  4075. */
  4076. bspr = readl(rcba_mem + INTEL_BSPR_REG);
  4077. bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
  4078. if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
  4079. updcr = readl(rcba_mem + INTEL_UPDCR_REG);
  4080. if (updcr & INTEL_UPDCR_REG_MASK) {
  4081. pci_info(dev, "Disabling UPDCR peer decodes\n");
  4082. updcr &= ~INTEL_UPDCR_REG_MASK;
  4083. writel(updcr, rcba_mem + INTEL_UPDCR_REG);
  4084. }
  4085. }
  4086. iounmap(rcba_mem);
  4087. return 0;
  4088. }
  4089. /* Miscellaneous Port Configuration register */
  4090. #define INTEL_MPC_REG 0xd8
  4091. /* MPC: Invalid Receive Bus Number Check Enable */
  4092. #define INTEL_MPC_REG_IRBNCE (1 << 26)
  4093. static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
  4094. {
  4095. u32 mpc;
  4096. /*
  4097. * When enabled, the IRBNCE bit of the MPC register enables the
  4098. * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
  4099. * ensures that requester IDs fall within the bus number range
  4100. * of the bridge. Enable if not already.
  4101. */
  4102. pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
  4103. if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
  4104. pci_info(dev, "Enabling MPC IRBNCE\n");
  4105. mpc |= INTEL_MPC_REG_IRBNCE;
  4106. pci_write_config_word(dev, INTEL_MPC_REG, mpc);
  4107. }
  4108. }
  4109. static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
  4110. {
  4111. if (!pci_quirk_intel_pch_acs_match(dev))
  4112. return -ENOTTY;
  4113. if (pci_quirk_enable_intel_lpc_acs(dev)) {
  4114. pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n");
  4115. return 0;
  4116. }
  4117. pci_quirk_enable_intel_rp_mpc_acs(dev);
  4118. dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
  4119. pci_info(dev, "Intel PCH root port ACS workaround enabled\n");
  4120. return 0;
  4121. }
  4122. static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
  4123. {
  4124. int pos;
  4125. u32 cap, ctrl;
  4126. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  4127. return -ENOTTY;
  4128. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  4129. if (!pos)
  4130. return -ENOTTY;
  4131. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  4132. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  4133. ctrl |= (cap & PCI_ACS_SV);
  4134. ctrl |= (cap & PCI_ACS_RR);
  4135. ctrl |= (cap & PCI_ACS_CR);
  4136. ctrl |= (cap & PCI_ACS_UF);
  4137. pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
  4138. pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n");
  4139. return 0;
  4140. }
  4141. static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev *dev)
  4142. {
  4143. int pos;
  4144. u32 cap, ctrl;
  4145. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  4146. return -ENOTTY;
  4147. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  4148. if (!pos)
  4149. return -ENOTTY;
  4150. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  4151. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  4152. ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
  4153. pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
  4154. pci_info(dev, "Intel SPT PCH root port workaround: disabled ACS redirect\n");
  4155. return 0;
  4156. }
  4157. static const struct pci_dev_acs_ops {
  4158. u16 vendor;
  4159. u16 device;
  4160. int (*enable_acs)(struct pci_dev *dev);
  4161. int (*disable_acs_redir)(struct pci_dev *dev);
  4162. } pci_dev_acs_ops[] = {
  4163. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  4164. .enable_acs = pci_quirk_enable_intel_pch_acs,
  4165. },
  4166. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  4167. .enable_acs = pci_quirk_enable_intel_spt_pch_acs,
  4168. .disable_acs_redir = pci_quirk_disable_intel_spt_pch_acs_redir,
  4169. },
  4170. };
  4171. int pci_dev_specific_enable_acs(struct pci_dev *dev)
  4172. {
  4173. const struct pci_dev_acs_ops *p;
  4174. int i, ret;
  4175. for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
  4176. p = &pci_dev_acs_ops[i];
  4177. if ((p->vendor == dev->vendor ||
  4178. p->vendor == (u16)PCI_ANY_ID) &&
  4179. (p->device == dev->device ||
  4180. p->device == (u16)PCI_ANY_ID) &&
  4181. p->enable_acs) {
  4182. ret = p->enable_acs(dev);
  4183. if (ret >= 0)
  4184. return ret;
  4185. }
  4186. }
  4187. return -ENOTTY;
  4188. }
  4189. int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
  4190. {
  4191. const struct pci_dev_acs_ops *p;
  4192. int i, ret;
  4193. for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
  4194. p = &pci_dev_acs_ops[i];
  4195. if ((p->vendor == dev->vendor ||
  4196. p->vendor == (u16)PCI_ANY_ID) &&
  4197. (p->device == dev->device ||
  4198. p->device == (u16)PCI_ANY_ID) &&
  4199. p->disable_acs_redir) {
  4200. ret = p->disable_acs_redir(dev);
  4201. if (ret >= 0)
  4202. return ret;
  4203. }
  4204. }
  4205. return -ENOTTY;
  4206. }
  4207. /*
  4208. * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with
  4209. * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
  4210. * Next Capability pointer in the MSI Capability Structure should point to
  4211. * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
  4212. * the list.
  4213. */
  4214. static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
  4215. {
  4216. int pos, i = 0;
  4217. u8 next_cap;
  4218. u16 reg16, *cap;
  4219. struct pci_cap_saved_state *state;
  4220. /* Bail if the hardware bug is fixed */
  4221. if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
  4222. return;
  4223. /* Bail if MSI Capability Structure is not found for some reason */
  4224. pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
  4225. if (!pos)
  4226. return;
  4227. /*
  4228. * Bail if Next Capability pointer in the MSI Capability Structure
  4229. * is not the expected incorrect 0x00.
  4230. */
  4231. pci_read_config_byte(pdev, pos + 1, &next_cap);
  4232. if (next_cap)
  4233. return;
  4234. /*
  4235. * PCIe Capability Structure is expected to be at 0x50 and should
  4236. * terminate the list (Next Capability pointer is 0x00). Verify
  4237. * Capability Id and Next Capability pointer is as expected.
  4238. * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
  4239. * to correctly set kernel data structures which have already been
  4240. * set incorrectly due to the hardware bug.
  4241. */
  4242. pos = 0x50;
  4243. pci_read_config_word(pdev, pos, &reg16);
  4244. if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
  4245. u32 status;
  4246. #ifndef PCI_EXP_SAVE_REGS
  4247. #define PCI_EXP_SAVE_REGS 7
  4248. #endif
  4249. int size = PCI_EXP_SAVE_REGS * sizeof(u16);
  4250. pdev->pcie_cap = pos;
  4251. pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
  4252. pdev->pcie_flags_reg = reg16;
  4253. pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
  4254. pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
  4255. pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
  4256. if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
  4257. PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
  4258. pdev->cfg_size = PCI_CFG_SPACE_SIZE;
  4259. if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
  4260. return;
  4261. /* Save PCIe cap */
  4262. state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
  4263. if (!state)
  4264. return;
  4265. state->cap.cap_nr = PCI_CAP_ID_EXP;
  4266. state->cap.cap_extended = 0;
  4267. state->cap.size = size;
  4268. cap = (u16 *)&state->cap.data[0];
  4269. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
  4270. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
  4271. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
  4272. pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
  4273. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
  4274. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
  4275. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
  4276. hlist_add_head(&state->next, &pdev->saved_cap_space);
  4277. }
  4278. }
  4279. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
  4280. /* FLR may cause some 82579 devices to hang */
  4281. static void quirk_intel_no_flr(struct pci_dev *dev)
  4282. {
  4283. dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
  4284. }
  4285. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_intel_no_flr);
  4286. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_intel_no_flr);
  4287. static void quirk_no_ext_tags(struct pci_dev *pdev)
  4288. {
  4289. struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
  4290. if (!bridge)
  4291. return;
  4292. bridge->no_ext_tags = 1;
  4293. pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n");
  4294. pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
  4295. }
  4296. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
  4297. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
  4298. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
  4299. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
  4300. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
  4301. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
  4302. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
  4303. #ifdef CONFIG_PCI_ATS
  4304. /*
  4305. * Some devices have a broken ATS implementation causing IOMMU stalls.
  4306. * Don't use ATS for those devices.
  4307. */
  4308. static void quirk_no_ats(struct pci_dev *pdev)
  4309. {
  4310. pci_info(pdev, "disabling ATS (broken on this device)\n");
  4311. pdev->ats_cap = 0;
  4312. }
  4313. /* AMD Stoney platform GPU */
  4314. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_no_ats);
  4315. #endif /* CONFIG_PCI_ATS */
  4316. /* Freescale PCIe doesn't support MSI in RC mode */
  4317. static void quirk_fsl_no_msi(struct pci_dev *pdev)
  4318. {
  4319. if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
  4320. pdev->no_msi = 1;
  4321. }
  4322. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
  4323. /*
  4324. * GPUs with integrated HDA controller for streaming audio to attached displays
  4325. * need a device link from the HDA controller (consumer) to the GPU (supplier)
  4326. * so that the GPU is powered up whenever the HDA controller is accessed.
  4327. * The GPU and HDA controller are functions 0 and 1 of the same PCI device.
  4328. * The device link stays in place until shutdown (or removal of the PCI device
  4329. * if it's hotplugged). Runtime PM is allowed by default on the HDA controller
  4330. * to prevent it from permanently keeping the GPU awake.
  4331. */
  4332. static void quirk_gpu_hda(struct pci_dev *hda)
  4333. {
  4334. struct pci_dev *gpu;
  4335. if (PCI_FUNC(hda->devfn) != 1)
  4336. return;
  4337. gpu = pci_get_domain_bus_and_slot(pci_domain_nr(hda->bus),
  4338. hda->bus->number,
  4339. PCI_DEVFN(PCI_SLOT(hda->devfn), 0));
  4340. if (!gpu || (gpu->class >> 16) != PCI_BASE_CLASS_DISPLAY) {
  4341. pci_dev_put(gpu);
  4342. return;
  4343. }
  4344. if (!device_link_add(&hda->dev, &gpu->dev,
  4345. DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME))
  4346. pci_err(hda, "cannot link HDA to GPU %s\n", pci_name(gpu));
  4347. pm_runtime_allow(&hda->dev);
  4348. pci_dev_put(gpu);
  4349. }
  4350. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  4351. PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
  4352. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID,
  4353. PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
  4354. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
  4355. PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
  4356. /*
  4357. * Some IDT switches incorrectly flag an ACS Source Validation error on
  4358. * completions for config read requests even though PCIe r4.0, sec
  4359. * 6.12.1.1, says that completions are never affected by ACS Source
  4360. * Validation. Here's the text of IDT 89H32H8G3-YC, erratum #36:
  4361. *
  4362. * Item #36 - Downstream port applies ACS Source Validation to Completions
  4363. * Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that
  4364. * completions are never affected by ACS Source Validation. However,
  4365. * completions received by a downstream port of the PCIe switch from a
  4366. * device that has not yet captured a PCIe bus number are incorrectly
  4367. * dropped by ACS Source Validation by the switch downstream port.
  4368. *
  4369. * The workaround suggested by IDT is to issue a config write to the
  4370. * downstream device before issuing the first config read. This allows the
  4371. * downstream device to capture its bus and device numbers (see PCIe r4.0,
  4372. * sec 2.2.9), thus avoiding the ACS error on the completion.
  4373. *
  4374. * However, we don't know when the device is ready to accept the config
  4375. * write, so we do config reads until we receive a non-Config Request Retry
  4376. * Status, then do the config write.
  4377. *
  4378. * To avoid hitting the erratum when doing the config reads, we disable ACS
  4379. * SV around this process.
  4380. */
  4381. int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *l, int timeout)
  4382. {
  4383. int pos;
  4384. u16 ctrl = 0;
  4385. bool found;
  4386. struct pci_dev *bridge = bus->self;
  4387. pos = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ACS);
  4388. /* Disable ACS SV before initial config reads */
  4389. if (pos) {
  4390. pci_read_config_word(bridge, pos + PCI_ACS_CTRL, &ctrl);
  4391. if (ctrl & PCI_ACS_SV)
  4392. pci_write_config_word(bridge, pos + PCI_ACS_CTRL,
  4393. ctrl & ~PCI_ACS_SV);
  4394. }
  4395. found = pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
  4396. /* Write Vendor ID (read-only) so the endpoint latches its bus/dev */
  4397. if (found)
  4398. pci_bus_write_config_word(bus, devfn, PCI_VENDOR_ID, 0);
  4399. /* Re-enable ACS_SV if it was previously enabled */
  4400. if (ctrl & PCI_ACS_SV)
  4401. pci_write_config_word(bridge, pos + PCI_ACS_CTRL, ctrl);
  4402. return found;
  4403. }
  4404. /*
  4405. * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between
  4406. * NT endpoints via the internal switch fabric. These IDs replace the
  4407. * originating requestor ID TLPs which access host memory on peer NTB
  4408. * ports. Therefore, all proxy IDs must be aliased to the NTB device
  4409. * to permit access when the IOMMU is turned on.
  4410. */
  4411. static void quirk_switchtec_ntb_dma_alias(struct pci_dev *pdev)
  4412. {
  4413. void __iomem *mmio;
  4414. struct ntb_info_regs __iomem *mmio_ntb;
  4415. struct ntb_ctrl_regs __iomem *mmio_ctrl;
  4416. struct sys_info_regs __iomem *mmio_sys_info;
  4417. u64 partition_map;
  4418. u8 partition;
  4419. int pp;
  4420. if (pci_enable_device(pdev)) {
  4421. pci_err(pdev, "Cannot enable Switchtec device\n");
  4422. return;
  4423. }
  4424. mmio = pci_iomap(pdev, 0, 0);
  4425. if (mmio == NULL) {
  4426. pci_disable_device(pdev);
  4427. pci_err(pdev, "Cannot iomap Switchtec device\n");
  4428. return;
  4429. }
  4430. pci_info(pdev, "Setting Switchtec proxy ID aliases\n");
  4431. mmio_ntb = mmio + SWITCHTEC_GAS_NTB_OFFSET;
  4432. mmio_ctrl = (void __iomem *) mmio_ntb + SWITCHTEC_NTB_REG_CTRL_OFFSET;
  4433. mmio_sys_info = mmio + SWITCHTEC_GAS_SYS_INFO_OFFSET;
  4434. partition = ioread8(&mmio_ntb->partition_id);
  4435. partition_map = ioread32(&mmio_ntb->ep_map);
  4436. partition_map |= ((u64) ioread32(&mmio_ntb->ep_map + 4)) << 32;
  4437. partition_map &= ~(1ULL << partition);
  4438. for (pp = 0; pp < (sizeof(partition_map) * 8); pp++) {
  4439. struct ntb_ctrl_regs __iomem *mmio_peer_ctrl;
  4440. u32 table_sz = 0;
  4441. int te;
  4442. if (!(partition_map & (1ULL << pp)))
  4443. continue;
  4444. pci_dbg(pdev, "Processing partition %d\n", pp);
  4445. mmio_peer_ctrl = &mmio_ctrl[pp];
  4446. table_sz = ioread16(&mmio_peer_ctrl->req_id_table_size);
  4447. if (!table_sz) {
  4448. pci_warn(pdev, "Partition %d table_sz 0\n", pp);
  4449. continue;
  4450. }
  4451. if (table_sz > 512) {
  4452. pci_warn(pdev,
  4453. "Invalid Switchtec partition %d table_sz %d\n",
  4454. pp, table_sz);
  4455. continue;
  4456. }
  4457. for (te = 0; te < table_sz; te++) {
  4458. u32 rid_entry;
  4459. u8 devfn;
  4460. rid_entry = ioread32(&mmio_peer_ctrl->req_id_table[te]);
  4461. devfn = (rid_entry >> 1) & 0xFF;
  4462. pci_dbg(pdev,
  4463. "Aliasing Partition %d Proxy ID %02x.%d\n",
  4464. pp, PCI_SLOT(devfn), PCI_FUNC(devfn));
  4465. pci_add_dma_alias(pdev, devfn);
  4466. }
  4467. }
  4468. pci_iounmap(pdev, mmio);
  4469. pci_disable_device(pdev);
  4470. }
  4471. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8531,
  4472. quirk_switchtec_ntb_dma_alias);
  4473. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8532,
  4474. quirk_switchtec_ntb_dma_alias);
  4475. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8533,
  4476. quirk_switchtec_ntb_dma_alias);
  4477. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8534,
  4478. quirk_switchtec_ntb_dma_alias);
  4479. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8535,
  4480. quirk_switchtec_ntb_dma_alias);
  4481. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8536,
  4482. quirk_switchtec_ntb_dma_alias);
  4483. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8543,
  4484. quirk_switchtec_ntb_dma_alias);
  4485. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8544,
  4486. quirk_switchtec_ntb_dma_alias);
  4487. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8545,
  4488. quirk_switchtec_ntb_dma_alias);
  4489. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8546,
  4490. quirk_switchtec_ntb_dma_alias);
  4491. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8551,
  4492. quirk_switchtec_ntb_dma_alias);
  4493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8552,
  4494. quirk_switchtec_ntb_dma_alias);
  4495. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8553,
  4496. quirk_switchtec_ntb_dma_alias);
  4497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8554,
  4498. quirk_switchtec_ntb_dma_alias);
  4499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8555,
  4500. quirk_switchtec_ntb_dma_alias);
  4501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8556,
  4502. quirk_switchtec_ntb_dma_alias);
  4503. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8561,
  4504. quirk_switchtec_ntb_dma_alias);
  4505. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8562,
  4506. quirk_switchtec_ntb_dma_alias);
  4507. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8563,
  4508. quirk_switchtec_ntb_dma_alias);
  4509. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8564,
  4510. quirk_switchtec_ntb_dma_alias);
  4511. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8565,
  4512. quirk_switchtec_ntb_dma_alias);
  4513. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8566,
  4514. quirk_switchtec_ntb_dma_alias);
  4515. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8571,
  4516. quirk_switchtec_ntb_dma_alias);
  4517. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8572,
  4518. quirk_switchtec_ntb_dma_alias);
  4519. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8573,
  4520. quirk_switchtec_ntb_dma_alias);
  4521. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8574,
  4522. quirk_switchtec_ntb_dma_alias);
  4523. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8575,
  4524. quirk_switchtec_ntb_dma_alias);
  4525. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MICROSEMI, 0x8576,
  4526. quirk_switchtec_ntb_dma_alias);