am335x-baltos-ir5221.dts 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532
  1. /*
  2. * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. /*
  9. * VScom OnRISC
  10. * http://www.vscom.de
  11. */
  12. /dts-v1/;
  13. #include "am33xx.dtsi"
  14. #include <dt-bindings/pwm/pwm.h>
  15. #include <dt-bindings/interrupt-controller/irq.h>
  16. / {
  17. model = "OnRISC Baltos iR 5221";
  18. compatible = "vscom,onrisc", "ti,am33xx";
  19. cpus {
  20. cpu@0 {
  21. cpu0-supply = <&vdd1_reg>;
  22. };
  23. };
  24. memory {
  25. device_type = "memory";
  26. reg = <0x80000000 0x10000000>; /* 256 MB */
  27. };
  28. vbat: fixedregulator@0 {
  29. compatible = "regulator-fixed";
  30. regulator-name = "vbat";
  31. regulator-min-microvolt = <5000000>;
  32. regulator-max-microvolt = <5000000>;
  33. regulator-boot-on;
  34. };
  35. wl12xx_vmmc: fixedregulator@2 {
  36. pinctrl-names = "default";
  37. pinctrl-0 = <&wl12xx_gpio>;
  38. compatible = "regulator-fixed";
  39. regulator-name = "vwl1271";
  40. regulator-min-microvolt = <3300000>;
  41. regulator-max-microvolt = <3300000>;
  42. gpio = <&gpio3 8 0>;
  43. startup-delay-us = <70000>;
  44. enable-active-high;
  45. };
  46. };
  47. &am33xx_pinmux {
  48. mmc2_pins: pinmux_mmc2_pins {
  49. pinctrl-single,pins = <
  50. AM33XX_IOPAD(0x820, PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_ad8.mmc1_dat0_mux0 */
  51. AM33XX_IOPAD(0x824, PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_ad9.mmc1_dat1_mux0 */
  52. AM33XX_IOPAD(0x828, PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_ad10.mmc1_dat2_mux0 */
  53. AM33XX_IOPAD(0x82c, PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_ad11.mmc1_dat3_mux0 */
  54. AM33XX_IOPAD(0x880, PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_csn1.mmc1_clk_mux0 */
  55. AM33XX_IOPAD(0x884, PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_csn2.mmc1_cmd_mux0 */
  56. AM33XX_IOPAD(0x9e4, PIN_INPUT_PULLUP | MUX_MODE7) /* emu0.gpio3[7] */
  57. >;
  58. };
  59. wl12xx_gpio: pinmux_wl12xx_gpio {
  60. pinctrl-single,pins = <
  61. AM33XX_IOPAD(0x9e8, PIN_OUTPUT_PULLUP | MUX_MODE7) /* emu1.gpio3[8] */
  62. >;
  63. };
  64. tps65910_pins: pinmux_tps65910_pins {
  65. pinctrl-single,pins = <
  66. AM33XX_IOPAD(0x878, PIN_INPUT_PULLUP | MUX_MODE7) /* gpmc_ben1.gpio1[28] */
  67. >;
  68. };
  69. tca6416_pins: pinmux_tca6416_pins {
  70. pinctrl-single,pins = <
  71. AM33XX_IOPAD(0x9b4, PIN_INPUT_PULLUP | MUX_MODE7) /* xdma_event_intr1.gpio0[20] tca6416 stuff */
  72. >;
  73. };
  74. i2c1_pins: pinmux_i2c1_pins {
  75. pinctrl-single,pins = <
  76. AM33XX_IOPAD(0x958, PIN_INPUT | MUX_MODE2) /* spi0_d1.i2c1_sda_mux3 */
  77. AM33XX_IOPAD(0x95c, PIN_INPUT | MUX_MODE2) /* spi0_cs0.i2c1_scl_mux3 */
  78. >;
  79. };
  80. dcan1_pins: pinmux_dcan1_pins {
  81. pinctrl-single,pins = <
  82. AM33XX_IOPAD(0x968, PIN_OUTPUT | MUX_MODE2) /* uart0_ctsn.dcan1_tx_mux0 */
  83. AM33XX_IOPAD(0x96c, PIN_INPUT | MUX_MODE2) /* uart0_rtsn.dcan1_rx_mux0 */
  84. >;
  85. };
  86. uart0_pins: pinmux_uart0_pins {
  87. pinctrl-single,pins = <
  88. AM33XX_IOPAD(0x970, PIN_INPUT_PULLUP | MUX_MODE0) /* uart0_rxd.uart0_rxd */
  89. AM33XX_IOPAD(0x974, PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* uart0_txd.uart0_txd */
  90. >;
  91. };
  92. uart1_pins: pinmux_uart1_pins {
  93. pinctrl-single,pins = <
  94. AM33XX_IOPAD(0x980, PIN_INPUT | MUX_MODE0) /* uart1_rxd */
  95. AM33XX_IOPAD(0x984, PIN_INPUT | MUX_MODE0) /* uart1_txd */
  96. AM33XX_IOPAD(0x978, PIN_INPUT_PULLDOWN | MUX_MODE7) /* uart1_ctsn, INPUT | MODE0 */
  97. AM33XX_IOPAD(0x97c, PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* uart1_rtsn, OUTPUT | MODE0 */
  98. AM33XX_IOPAD(0x8e0, PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* lcd_vsync.gpio2[22] DTR */
  99. AM33XX_IOPAD(0x8e4, PIN_INPUT_PULLDOWN | MUX_MODE7) /* lcd_hsync.gpio2[23] DSR */
  100. AM33XX_IOPAD(0x8e8, PIN_INPUT_PULLDOWN | MUX_MODE7) /* lcd_pclk.gpio2[24] DCD */
  101. AM33XX_IOPAD(0x8ec, PIN_INPUT_PULLDOWN | MUX_MODE7) /* lcd_ac_bias_en.gpio2[25] RI */
  102. >;
  103. };
  104. uart2_pins: pinmux_uart2_pins {
  105. pinctrl-single,pins = <
  106. AM33XX_IOPAD(0x950, PIN_INPUT | MUX_MODE1) /* spi0_sclk.uart2_rxd_mux3 */
  107. AM33XX_IOPAD(0x954, PIN_OUTPUT | MUX_MODE1) /* spi0_d0.uart2_txd_mux3 */
  108. AM33XX_IOPAD(0x988, PIN_INPUT_PULLDOWN | MUX_MODE7) /* i2c0_sda.uart2_ctsn_mux0 */
  109. AM33XX_IOPAD(0x98c, PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* i2c0_scl.uart2_rtsn_mux0 */
  110. AM33XX_IOPAD(0x830, PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad12.gpio1[12] DTR */
  111. AM33XX_IOPAD(0x834, PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad13.gpio1[13] DSR */
  112. AM33XX_IOPAD(0x838, PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad14.gpio1[14] DCD */
  113. AM33XX_IOPAD(0x83c, PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_ad15.gpio1[15] RI */
  114. AM33XX_IOPAD(0x9a0, PIN_INPUT_PULLUP | MUX_MODE7) /* mcasp0_aclkr.gpio3[18], INPUT_PULLDOWN | MODE7 */
  115. >;
  116. };
  117. cpsw_default: cpsw_default {
  118. pinctrl-single,pins = <
  119. /* Slave 1 */
  120. AM33XX_IOPAD(0x90c, PIN_INPUT_PULLDOWN | MUX_MODE1) /* mii1_crs.rmii1_crs_dv */
  121. AM33XX_IOPAD(0x914, PIN_OUTPUT_PULLDOWN | MUX_MODE1) /* mii1_tx_en.rmii1_txen */
  122. AM33XX_IOPAD(0x924, PIN_OUTPUT_PULLDOWN | MUX_MODE1) /* mii1_txd1.rmii1_txd1 */
  123. AM33XX_IOPAD(0x928, PIN_OUTPUT_PULLDOWN | MUX_MODE1) /* mii1_txd0.rmii1_txd0 */
  124. AM33XX_IOPAD(0x93c, PIN_INPUT_PULLDOWN | MUX_MODE1) /* mii1_rxd1.rmii1_rxd1 */
  125. AM33XX_IOPAD(0x940, PIN_INPUT_PULLDOWN | MUX_MODE1) /* mii1_rxd0.rmii1_rxd0 */
  126. AM33XX_IOPAD(0x944, PIN_INPUT_PULLDOWN | MUX_MODE0) /* rmii1_ref_clk.rmii1_refclk */
  127. /* Slave 2 */
  128. AM33XX_IOPAD(0x840, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* gpmc_a0.rgmii2_tctl */
  129. AM33XX_IOPAD(0x844, PIN_INPUT_PULLDOWN | MUX_MODE2) /* gpmc_a1.rgmii2_rctl */
  130. AM33XX_IOPAD(0x848, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* gpmc_a2.rgmii2_td3 */
  131. AM33XX_IOPAD(0x84c, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* gpmc_a3.rgmii2_td2 */
  132. AM33XX_IOPAD(0x850, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* gpmc_a4.rgmii2_td1 */
  133. AM33XX_IOPAD(0x854, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* gpmc_a5.rgmii2_td0 */
  134. AM33XX_IOPAD(0x858, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* gpmc_a6.rgmii2_tclk */
  135. AM33XX_IOPAD(0x85c, PIN_INPUT_PULLDOWN | MUX_MODE2) /* gpmc_a7.rgmii2_rclk */
  136. AM33XX_IOPAD(0x860, PIN_INPUT_PULLDOWN | MUX_MODE2) /* gpmc_a8.rgmii2_rd3 */
  137. AM33XX_IOPAD(0x864, PIN_INPUT_PULLDOWN | MUX_MODE2) /* gpmc_a9.rgmii2_rd2 */
  138. AM33XX_IOPAD(0x868, PIN_INPUT_PULLDOWN | MUX_MODE2) /* gpmc_a10.rgmii2_rd1 */
  139. AM33XX_IOPAD(0x86c, PIN_INPUT_PULLDOWN | MUX_MODE2) /* gpmc_a11.rgmii2_rd0 */
  140. >;
  141. };
  142. cpsw_sleep: cpsw_sleep {
  143. pinctrl-single,pins = <
  144. /* Slave 1 reset value */
  145. AM33XX_IOPAD(0x90c, PIN_INPUT_PULLDOWN | MUX_MODE7)
  146. AM33XX_IOPAD(0x914, PIN_INPUT_PULLDOWN | MUX_MODE7)
  147. AM33XX_IOPAD(0x924, PIN_INPUT_PULLDOWN | MUX_MODE7)
  148. AM33XX_IOPAD(0x928, PIN_INPUT_PULLDOWN | MUX_MODE7)
  149. AM33XX_IOPAD(0x93c, PIN_INPUT_PULLDOWN | MUX_MODE7)
  150. AM33XX_IOPAD(0x940, PIN_INPUT_PULLDOWN | MUX_MODE7)
  151. AM33XX_IOPAD(0x944, PIN_INPUT_PULLDOWN | MUX_MODE7)
  152. /* Slave 2 reset value*/
  153. AM33XX_IOPAD(0x840, PIN_INPUT_PULLDOWN | MUX_MODE7)
  154. AM33XX_IOPAD(0x844, PIN_INPUT_PULLDOWN | MUX_MODE7)
  155. AM33XX_IOPAD(0x848, PIN_INPUT_PULLDOWN | MUX_MODE7)
  156. AM33XX_IOPAD(0x84c, PIN_INPUT_PULLDOWN | MUX_MODE7)
  157. AM33XX_IOPAD(0x850, PIN_INPUT_PULLDOWN | MUX_MODE7)
  158. AM33XX_IOPAD(0x854, PIN_INPUT_PULLDOWN | MUX_MODE7)
  159. AM33XX_IOPAD(0x858, PIN_INPUT_PULLDOWN | MUX_MODE7)
  160. AM33XX_IOPAD(0x85c, PIN_INPUT_PULLDOWN | MUX_MODE7)
  161. AM33XX_IOPAD(0x860, PIN_INPUT_PULLDOWN | MUX_MODE7)
  162. AM33XX_IOPAD(0x864, PIN_INPUT_PULLDOWN | MUX_MODE7)
  163. AM33XX_IOPAD(0x868, PIN_INPUT_PULLDOWN | MUX_MODE7)
  164. AM33XX_IOPAD(0x86c, PIN_INPUT_PULLDOWN | MUX_MODE7)
  165. >;
  166. };
  167. davinci_mdio_default: davinci_mdio_default {
  168. pinctrl-single,pins = <
  169. /* MDIO */
  170. AM33XX_IOPAD(0x948, PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* mdio_data.mdio_data */
  171. AM33XX_IOPAD(0x94c, PIN_OUTPUT_PULLUP | MUX_MODE0) /* mdio_clk.mdio_clk */
  172. >;
  173. };
  174. davinci_mdio_sleep: davinci_mdio_sleep {
  175. pinctrl-single,pins = <
  176. /* MDIO reset value */
  177. AM33XX_IOPAD(0x948, PIN_INPUT_PULLDOWN | MUX_MODE7)
  178. AM33XX_IOPAD(0x94c, PIN_INPUT_PULLDOWN | MUX_MODE7)
  179. >;
  180. };
  181. nandflash_pins_s0: nandflash_pins_s0 {
  182. pinctrl-single,pins = <
  183. AM33XX_IOPAD(0x800, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad0.gpmc_ad0 */
  184. AM33XX_IOPAD(0x804, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad1.gpmc_ad1 */
  185. AM33XX_IOPAD(0x808, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad2.gpmc_ad2 */
  186. AM33XX_IOPAD(0x80c, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad3.gpmc_ad3 */
  187. AM33XX_IOPAD(0x810, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad4.gpmc_ad4 */
  188. AM33XX_IOPAD(0x814, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad5.gpmc_ad5 */
  189. AM33XX_IOPAD(0x818, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad6.gpmc_ad6 */
  190. AM33XX_IOPAD(0x81c, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad7.gpmc_ad7 */
  191. AM33XX_IOPAD(0x870, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_wait0.gpmc_wait0 */
  192. AM33XX_IOPAD(0x874, PIN_INPUT_PULLUP | MUX_MODE7) /* gpmc_wpn.gpio0_30 */
  193. AM33XX_IOPAD(0x87c, PIN_OUTPUT | MUX_MODE0) /* gpmc_csn0.gpmc_csn0 */
  194. AM33XX_IOPAD(0x890, PIN_OUTPUT | MUX_MODE0) /* gpmc_advn_ale.gpmc_advn_ale */
  195. AM33XX_IOPAD(0x894, PIN_OUTPUT | MUX_MODE0) /* gpmc_oen_ren.gpmc_oen_ren */
  196. AM33XX_IOPAD(0x898, PIN_OUTPUT | MUX_MODE0) /* gpmc_wen.gpmc_wen */
  197. AM33XX_IOPAD(0x89c, PIN_OUTPUT | MUX_MODE0) /* gpmc_be0n_cle.gpmc_be0n_cle */
  198. >;
  199. };
  200. };
  201. &elm {
  202. status = "okay";
  203. };
  204. &gpmc {
  205. pinctrl-names = "default";
  206. pinctrl-0 = <&nandflash_pins_s0>;
  207. ranges = <0 0 0x08000000 0x10000000>; /* CS0: NAND */
  208. status = "okay";
  209. nand@0,0 {
  210. compatible = "ti,omap2-nand";
  211. reg = <0 0 4>; /* CS0, offset 0, IO size 4 */
  212. interrupt-parent = <&gpmc>;
  213. interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
  214. <1 IRQ_TYPE_NONE>; /* termcount */
  215. nand-bus-width = <8>;
  216. ti,nand-ecc-opt = "bch8";
  217. ti,nand-xfer-type = "polled";
  218. gpmc,device-nand = "true";
  219. gpmc,device-width = <1>;
  220. gpmc,sync-clk-ps = <0>;
  221. gpmc,cs-on-ns = <0>;
  222. gpmc,cs-rd-off-ns = <44>;
  223. gpmc,cs-wr-off-ns = <44>;
  224. gpmc,adv-on-ns = <6>;
  225. gpmc,adv-rd-off-ns = <34>;
  226. gpmc,adv-wr-off-ns = <44>;
  227. gpmc,we-on-ns = <0>;
  228. gpmc,we-off-ns = <40>;
  229. gpmc,oe-on-ns = <0>;
  230. gpmc,oe-off-ns = <54>;
  231. gpmc,access-ns = <64>;
  232. gpmc,rd-cycle-ns = <82>;
  233. gpmc,wr-cycle-ns = <82>;
  234. gpmc,bus-turnaround-ns = <0>;
  235. gpmc,cycle2cycle-delay-ns = <0>;
  236. gpmc,clk-activation-ns = <0>;
  237. gpmc,wr-access-ns = <40>;
  238. gpmc,wr-data-mux-bus-ns = <0>;
  239. #address-cells = <1>;
  240. #size-cells = <1>;
  241. elm_id = <&elm>;
  242. };
  243. };
  244. &uart0 {
  245. pinctrl-names = "default";
  246. pinctrl-0 = <&uart0_pins>;
  247. status = "okay";
  248. };
  249. &uart1 {
  250. pinctrl-names = "default";
  251. pinctrl-0 = <&uart1_pins>;
  252. dtr-gpios = <&gpio2 22 GPIO_ACTIVE_LOW>;
  253. dsr-gpios = <&gpio2 23 GPIO_ACTIVE_LOW>;
  254. dcd-gpios = <&gpio2 24 GPIO_ACTIVE_LOW>;
  255. rng-gpios = <&gpio2 25 GPIO_ACTIVE_LOW>;
  256. cts-gpios = <&gpio0 12 GPIO_ACTIVE_LOW>;
  257. rts-gpios = <&gpio0 13 GPIO_ACTIVE_LOW>;
  258. status = "okay";
  259. };
  260. &uart2 {
  261. pinctrl-names = "default";
  262. pinctrl-0 = <&uart2_pins>;
  263. dtr-gpios = <&gpio1 12 GPIO_ACTIVE_LOW>;
  264. dsr-gpios = <&gpio1 13 GPIO_ACTIVE_LOW>;
  265. dcd-gpios = <&gpio1 14 GPIO_ACTIVE_LOW>;
  266. rng-gpios = <&gpio1 15 GPIO_ACTIVE_LOW>;
  267. cts-gpios = <&gpio3 5 GPIO_ACTIVE_LOW>;
  268. rts-gpios = <&gpio3 6 GPIO_ACTIVE_LOW>;
  269. status = "okay";
  270. };
  271. &i2c1 {
  272. pinctrl-names = "default";
  273. pinctrl-0 = <&i2c1_pins>;
  274. status = "okay";
  275. clock-frequency = <400000>;
  276. tps: tps@2d {
  277. reg = <0x2d>;
  278. gpio-controller;
  279. #gpio-cells = <2>;
  280. interrupt-parent = <&gpio1>;
  281. interrupts = <28 GPIO_ACTIVE_LOW>;
  282. pinctrl-names = "default";
  283. pinctrl-0 = <&tps65910_pins>;
  284. };
  285. at24@50 {
  286. compatible = "at24,24c02";
  287. pagesize = <8>;
  288. reg = <0x50>;
  289. };
  290. tca6416: gpio@20 {
  291. compatible = "ti,tca6416";
  292. reg = <0x20>;
  293. gpio-controller;
  294. #gpio-cells = <2>;
  295. interrupt-parent = <&gpio0>;
  296. interrupts = <20 GPIO_ACTIVE_LOW>;
  297. pinctrl-names = "default";
  298. pinctrl-0 = <&tca6416_pins>;
  299. };
  300. };
  301. &usb {
  302. status = "okay";
  303. };
  304. &usb_ctrl_mod {
  305. status = "okay";
  306. };
  307. &usb0_phy {
  308. status = "okay";
  309. };
  310. &usb1_phy {
  311. status = "okay";
  312. };
  313. &usb0 {
  314. status = "okay";
  315. dr_mode = "host";
  316. };
  317. &usb1 {
  318. status = "okay";
  319. dr_mode = "otg";
  320. };
  321. &cppi41dma {
  322. status = "okay";
  323. };
  324. #include "tps65910.dtsi"
  325. &tps {
  326. vcc1-supply = <&vbat>;
  327. vcc2-supply = <&vbat>;
  328. vcc3-supply = <&vbat>;
  329. vcc4-supply = <&vbat>;
  330. vcc5-supply = <&vbat>;
  331. vcc6-supply = <&vbat>;
  332. vcc7-supply = <&vbat>;
  333. vccio-supply = <&vbat>;
  334. ti,en-ck32k-xtal = <1>;
  335. regulators {
  336. vrtc_reg: regulator@0 {
  337. regulator-always-on;
  338. };
  339. vio_reg: regulator@1 {
  340. regulator-always-on;
  341. };
  342. vdd1_reg: regulator@2 {
  343. /* VDD_MPU voltage limits 0.95V - 1.26V with +/-4% tolerance */
  344. regulator-name = "vdd_mpu";
  345. regulator-min-microvolt = <912500>;
  346. regulator-max-microvolt = <1312500>;
  347. regulator-boot-on;
  348. regulator-always-on;
  349. };
  350. vdd2_reg: regulator@3 {
  351. /* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */
  352. regulator-name = "vdd_core";
  353. regulator-min-microvolt = <912500>;
  354. regulator-max-microvolt = <1150000>;
  355. regulator-boot-on;
  356. regulator-always-on;
  357. };
  358. vdd3_reg: regulator@4 {
  359. regulator-always-on;
  360. };
  361. vdig1_reg: regulator@5 {
  362. regulator-always-on;
  363. };
  364. vdig2_reg: regulator@6 {
  365. regulator-always-on;
  366. };
  367. vpll_reg: regulator@7 {
  368. regulator-always-on;
  369. };
  370. vdac_reg: regulator@8 {
  371. regulator-always-on;
  372. };
  373. vaux1_reg: regulator@9 {
  374. regulator-always-on;
  375. };
  376. vaux2_reg: regulator@10 {
  377. regulator-always-on;
  378. };
  379. vaux33_reg: regulator@11 {
  380. regulator-always-on;
  381. };
  382. vmmc_reg: regulator@12 {
  383. regulator-min-microvolt = <1800000>;
  384. regulator-max-microvolt = <3300000>;
  385. regulator-always-on;
  386. };
  387. };
  388. };
  389. &mac {
  390. pinctrl-names = "default", "sleep";
  391. pinctrl-0 = <&cpsw_default>;
  392. pinctrl-1 = <&cpsw_sleep>;
  393. dual_emac = <1>;
  394. status = "okay";
  395. };
  396. &davinci_mdio {
  397. pinctrl-names = "default", "sleep";
  398. pinctrl-0 = <&davinci_mdio_default>;
  399. pinctrl-1 = <&davinci_mdio_sleep>;
  400. status = "okay";
  401. };
  402. &cpsw_emac0 {
  403. phy-mode = "rmii";
  404. dual_emac_res_vlan = <1>;
  405. fixed-link {
  406. speed = <100>;
  407. full-duplex;
  408. };
  409. };
  410. &cpsw_emac1 {
  411. phy_id = <&davinci_mdio>, <7>;
  412. phy-mode = "rgmii-txid";
  413. dual_emac_res_vlan = <2>;
  414. };
  415. &phy_sel {
  416. rmii-clock-ext = <1>;
  417. };
  418. &mmc1 {
  419. vmmc-supply = <&vmmc_reg>;
  420. status = "okay";
  421. };
  422. &mmc2 {
  423. status = "okay";
  424. vmmc-supply = <&wl12xx_vmmc>;
  425. ti,non-removable;
  426. bus-width = <4>;
  427. cap-power-off-card;
  428. pinctrl-names = "default";
  429. pinctrl-0 = <&mmc2_pins>;
  430. #address-cells = <1>;
  431. #size-cells = <0>;
  432. wlcore: wlcore@2 {
  433. compatible = "ti,wl1835";
  434. reg = <2>;
  435. interrupt-parent = <&gpio3>;
  436. interrupts = <7 IRQ_TYPE_LEVEL_HIGH>;
  437. };
  438. };
  439. &sham {
  440. status = "okay";
  441. };
  442. &aes {
  443. status = "okay";
  444. };
  445. &gpio0 {
  446. ti,no-reset-on-init;
  447. };
  448. &dcan1 {
  449. pinctrl-names = "default";
  450. pinctrl-0 = <&dcan1_pins>;
  451. status = "okay";
  452. };