i915_gpu_error.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313
  1. /*
  2. * Copyright (c) 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. * Mika Kuoppala <mika.kuoppala@intel.com>
  27. *
  28. */
  29. #include <generated/utsrelease.h>
  30. #include "i915_drv.h"
  31. static const char *yesno(int v)
  32. {
  33. return v ? "yes" : "no";
  34. }
  35. static const char *ring_str(int ring)
  36. {
  37. switch (ring) {
  38. case RCS: return "render";
  39. case VCS: return "bsd";
  40. case BCS: return "blt";
  41. case VECS: return "vebox";
  42. case VCS2: return "bsd2";
  43. default: return "";
  44. }
  45. }
  46. static const char *pin_flag(int pinned)
  47. {
  48. if (pinned > 0)
  49. return " P";
  50. else if (pinned < 0)
  51. return " p";
  52. else
  53. return "";
  54. }
  55. static const char *tiling_flag(int tiling)
  56. {
  57. switch (tiling) {
  58. default:
  59. case I915_TILING_NONE: return "";
  60. case I915_TILING_X: return " X";
  61. case I915_TILING_Y: return " Y";
  62. }
  63. }
  64. static const char *dirty_flag(int dirty)
  65. {
  66. return dirty ? " dirty" : "";
  67. }
  68. static const char *purgeable_flag(int purgeable)
  69. {
  70. return purgeable ? " purgeable" : "";
  71. }
  72. static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
  73. {
  74. if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
  75. e->err = -ENOSPC;
  76. return false;
  77. }
  78. if (e->bytes == e->size - 1 || e->err)
  79. return false;
  80. return true;
  81. }
  82. static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
  83. unsigned len)
  84. {
  85. if (e->pos + len <= e->start) {
  86. e->pos += len;
  87. return false;
  88. }
  89. /* First vsnprintf needs to fit in its entirety for memmove */
  90. if (len >= e->size) {
  91. e->err = -EIO;
  92. return false;
  93. }
  94. return true;
  95. }
  96. static void __i915_error_advance(struct drm_i915_error_state_buf *e,
  97. unsigned len)
  98. {
  99. /* If this is first printf in this window, adjust it so that
  100. * start position matches start of the buffer
  101. */
  102. if (e->pos < e->start) {
  103. const size_t off = e->start - e->pos;
  104. /* Should not happen but be paranoid */
  105. if (off > len || e->bytes) {
  106. e->err = -EIO;
  107. return;
  108. }
  109. memmove(e->buf, e->buf + off, len - off);
  110. e->bytes = len - off;
  111. e->pos = e->start;
  112. return;
  113. }
  114. e->bytes += len;
  115. e->pos += len;
  116. }
  117. static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
  118. const char *f, va_list args)
  119. {
  120. unsigned len;
  121. if (!__i915_error_ok(e))
  122. return;
  123. /* Seek the first printf which is hits start position */
  124. if (e->pos < e->start) {
  125. va_list tmp;
  126. va_copy(tmp, args);
  127. len = vsnprintf(NULL, 0, f, tmp);
  128. va_end(tmp);
  129. if (!__i915_error_seek(e, len))
  130. return;
  131. }
  132. len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
  133. if (len >= e->size - e->bytes)
  134. len = e->size - e->bytes - 1;
  135. __i915_error_advance(e, len);
  136. }
  137. static void i915_error_puts(struct drm_i915_error_state_buf *e,
  138. const char *str)
  139. {
  140. unsigned len;
  141. if (!__i915_error_ok(e))
  142. return;
  143. len = strlen(str);
  144. /* Seek the first printf which is hits start position */
  145. if (e->pos < e->start) {
  146. if (!__i915_error_seek(e, len))
  147. return;
  148. }
  149. if (len >= e->size - e->bytes)
  150. len = e->size - e->bytes - 1;
  151. memcpy(e->buf + e->bytes, str, len);
  152. __i915_error_advance(e, len);
  153. }
  154. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  155. #define err_puts(e, s) i915_error_puts(e, s)
  156. static void print_error_buffers(struct drm_i915_error_state_buf *m,
  157. const char *name,
  158. struct drm_i915_error_buffer *err,
  159. int count)
  160. {
  161. err_printf(m, "%s [%d]:\n", name, count);
  162. while (count--) {
  163. err_printf(m, " %08x %8u %02x %02x %x %x",
  164. err->gtt_offset,
  165. err->size,
  166. err->read_domains,
  167. err->write_domain,
  168. err->rseqno, err->wseqno);
  169. err_puts(m, pin_flag(err->pinned));
  170. err_puts(m, tiling_flag(err->tiling));
  171. err_puts(m, dirty_flag(err->dirty));
  172. err_puts(m, purgeable_flag(err->purgeable));
  173. err_puts(m, err->userptr ? " userptr" : "");
  174. err_puts(m, err->ring != -1 ? " " : "");
  175. err_puts(m, ring_str(err->ring));
  176. err_puts(m, i915_cache_level_str(err->cache_level));
  177. if (err->name)
  178. err_printf(m, " (name: %d)", err->name);
  179. if (err->fence_reg != I915_FENCE_REG_NONE)
  180. err_printf(m, " (fence: %d)", err->fence_reg);
  181. err_puts(m, "\n");
  182. err++;
  183. }
  184. }
  185. static const char *hangcheck_action_to_str(enum intel_ring_hangcheck_action a)
  186. {
  187. switch (a) {
  188. case HANGCHECK_IDLE:
  189. return "idle";
  190. case HANGCHECK_WAIT:
  191. return "wait";
  192. case HANGCHECK_ACTIVE:
  193. return "active";
  194. case HANGCHECK_KICK:
  195. return "kick";
  196. case HANGCHECK_HUNG:
  197. return "hung";
  198. }
  199. return "unknown";
  200. }
  201. static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
  202. struct drm_device *dev,
  203. struct drm_i915_error_ring *ring)
  204. {
  205. if (!ring->valid)
  206. return;
  207. err_printf(m, " HEAD: 0x%08x\n", ring->head);
  208. err_printf(m, " TAIL: 0x%08x\n", ring->tail);
  209. err_printf(m, " CTL: 0x%08x\n", ring->ctl);
  210. err_printf(m, " HWS: 0x%08x\n", ring->hws);
  211. err_printf(m, " ACTHD: 0x%08x %08x\n", (u32)(ring->acthd>>32), (u32)ring->acthd);
  212. err_printf(m, " IPEIR: 0x%08x\n", ring->ipeir);
  213. err_printf(m, " IPEHR: 0x%08x\n", ring->ipehr);
  214. err_printf(m, " INSTDONE: 0x%08x\n", ring->instdone);
  215. if (INTEL_INFO(dev)->gen >= 4) {
  216. err_printf(m, " BBADDR: 0x%08x %08x\n", (u32)(ring->bbaddr>>32), (u32)ring->bbaddr);
  217. err_printf(m, " BB_STATE: 0x%08x\n", ring->bbstate);
  218. err_printf(m, " INSTPS: 0x%08x\n", ring->instps);
  219. }
  220. err_printf(m, " INSTPM: 0x%08x\n", ring->instpm);
  221. err_printf(m, " FADDR: 0x%08x %08x\n", upper_32_bits(ring->faddr),
  222. lower_32_bits(ring->faddr));
  223. if (INTEL_INFO(dev)->gen >= 6) {
  224. err_printf(m, " RC PSMI: 0x%08x\n", ring->rc_psmi);
  225. err_printf(m, " FAULT_REG: 0x%08x\n", ring->fault_reg);
  226. err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  227. ring->semaphore_mboxes[0],
  228. ring->semaphore_seqno[0]);
  229. err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  230. ring->semaphore_mboxes[1],
  231. ring->semaphore_seqno[1]);
  232. if (HAS_VEBOX(dev)) {
  233. err_printf(m, " SYNC_2: 0x%08x [last synced 0x%08x]\n",
  234. ring->semaphore_mboxes[2],
  235. ring->semaphore_seqno[2]);
  236. }
  237. }
  238. if (USES_PPGTT(dev)) {
  239. err_printf(m, " GFX_MODE: 0x%08x\n", ring->vm_info.gfx_mode);
  240. if (INTEL_INFO(dev)->gen >= 8) {
  241. int i;
  242. for (i = 0; i < 4; i++)
  243. err_printf(m, " PDP%d: 0x%016llx\n",
  244. i, ring->vm_info.pdp[i]);
  245. } else {
  246. err_printf(m, " PP_DIR_BASE: 0x%08x\n",
  247. ring->vm_info.pp_dir_base);
  248. }
  249. }
  250. err_printf(m, " seqno: 0x%08x\n", ring->seqno);
  251. err_printf(m, " waiting: %s\n", yesno(ring->waiting));
  252. err_printf(m, " ring->head: 0x%08x\n", ring->cpu_ring_head);
  253. err_printf(m, " ring->tail: 0x%08x\n", ring->cpu_ring_tail);
  254. err_printf(m, " hangcheck: %s [%d]\n",
  255. hangcheck_action_to_str(ring->hangcheck_action),
  256. ring->hangcheck_score);
  257. }
  258. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
  259. {
  260. va_list args;
  261. va_start(args, f);
  262. i915_error_vprintf(e, f, args);
  263. va_end(args);
  264. }
  265. static void print_error_obj(struct drm_i915_error_state_buf *m,
  266. struct drm_i915_error_object *obj)
  267. {
  268. int page, offset, elt;
  269. for (page = offset = 0; page < obj->page_count; page++) {
  270. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  271. err_printf(m, "%08x : %08x\n", offset,
  272. obj->pages[page][elt]);
  273. offset += 4;
  274. }
  275. }
  276. }
  277. int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
  278. const struct i915_error_state_file_priv *error_priv)
  279. {
  280. struct drm_device *dev = error_priv->dev;
  281. struct drm_i915_private *dev_priv = dev->dev_private;
  282. struct drm_i915_error_state *error = error_priv->error;
  283. struct drm_i915_error_object *obj;
  284. int i, j, offset, elt;
  285. int max_hangcheck_score;
  286. if (!error) {
  287. err_printf(m, "no error state collected\n");
  288. goto out;
  289. }
  290. err_printf(m, "%s\n", error->error_msg);
  291. err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  292. error->time.tv_usec);
  293. err_printf(m, "Kernel: " UTS_RELEASE "\n");
  294. max_hangcheck_score = 0;
  295. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  296. if (error->ring[i].hangcheck_score > max_hangcheck_score)
  297. max_hangcheck_score = error->ring[i].hangcheck_score;
  298. }
  299. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  300. if (error->ring[i].hangcheck_score == max_hangcheck_score &&
  301. error->ring[i].pid != -1) {
  302. err_printf(m, "Active process (on ring %s): %s [%d]\n",
  303. ring_str(i),
  304. error->ring[i].comm,
  305. error->ring[i].pid);
  306. }
  307. }
  308. err_printf(m, "Reset count: %u\n", error->reset_count);
  309. err_printf(m, "Suspend count: %u\n", error->suspend_count);
  310. err_printf(m, "PCI ID: 0x%04x\n", dev->pdev->device);
  311. err_printf(m, "EIR: 0x%08x\n", error->eir);
  312. err_printf(m, "IER: 0x%08x\n", error->ier);
  313. err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  314. err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
  315. err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
  316. err_printf(m, "CCID: 0x%08x\n", error->ccid);
  317. err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
  318. for (i = 0; i < dev_priv->num_fence_regs; i++)
  319. err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  320. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  321. err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
  322. error->extra_instdone[i]);
  323. if (INTEL_INFO(dev)->gen >= 6) {
  324. err_printf(m, "ERROR: 0x%08x\n", error->error);
  325. err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  326. }
  327. if (INTEL_INFO(dev)->gen == 7)
  328. err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  329. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  330. err_printf(m, "%s command stream:\n", ring_str(i));
  331. i915_ring_error_state(m, dev, &error->ring[i]);
  332. }
  333. if (error->active_bo)
  334. print_error_buffers(m, "Active",
  335. error->active_bo[0],
  336. error->active_bo_count[0]);
  337. if (error->pinned_bo)
  338. print_error_buffers(m, "Pinned",
  339. error->pinned_bo[0],
  340. error->pinned_bo_count[0]);
  341. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  342. obj = error->ring[i].batchbuffer;
  343. if (obj) {
  344. err_puts(m, dev_priv->ring[i].name);
  345. if (error->ring[i].pid != -1)
  346. err_printf(m, " (submitted by %s [%d])",
  347. error->ring[i].comm,
  348. error->ring[i].pid);
  349. err_printf(m, " --- gtt_offset = 0x%08x\n",
  350. obj->gtt_offset);
  351. print_error_obj(m, obj);
  352. }
  353. obj = error->ring[i].wa_batchbuffer;
  354. if (obj) {
  355. err_printf(m, "%s (w/a) --- gtt_offset = 0x%08x\n",
  356. dev_priv->ring[i].name, obj->gtt_offset);
  357. print_error_obj(m, obj);
  358. }
  359. if (error->ring[i].num_requests) {
  360. err_printf(m, "%s --- %d requests\n",
  361. dev_priv->ring[i].name,
  362. error->ring[i].num_requests);
  363. for (j = 0; j < error->ring[i].num_requests; j++) {
  364. err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  365. error->ring[i].requests[j].seqno,
  366. error->ring[i].requests[j].jiffies,
  367. error->ring[i].requests[j].tail);
  368. }
  369. }
  370. if ((obj = error->ring[i].ringbuffer)) {
  371. err_printf(m, "%s --- ringbuffer = 0x%08x\n",
  372. dev_priv->ring[i].name,
  373. obj->gtt_offset);
  374. print_error_obj(m, obj);
  375. }
  376. if ((obj = error->ring[i].hws_page)) {
  377. err_printf(m, "%s --- HW Status = 0x%08x\n",
  378. dev_priv->ring[i].name,
  379. obj->gtt_offset);
  380. offset = 0;
  381. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  382. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  383. offset,
  384. obj->pages[0][elt],
  385. obj->pages[0][elt+1],
  386. obj->pages[0][elt+2],
  387. obj->pages[0][elt+3]);
  388. offset += 16;
  389. }
  390. }
  391. if ((obj = error->ring[i].ctx)) {
  392. err_printf(m, "%s --- HW Context = 0x%08x\n",
  393. dev_priv->ring[i].name,
  394. obj->gtt_offset);
  395. print_error_obj(m, obj);
  396. }
  397. }
  398. if ((obj = error->semaphore_obj)) {
  399. err_printf(m, "Semaphore page = 0x%08x\n", obj->gtt_offset);
  400. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  401. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  402. elt * 4,
  403. obj->pages[0][elt],
  404. obj->pages[0][elt+1],
  405. obj->pages[0][elt+2],
  406. obj->pages[0][elt+3]);
  407. }
  408. }
  409. if (error->overlay)
  410. intel_overlay_print_error_state(m, error->overlay);
  411. if (error->display)
  412. intel_display_print_error_state(m, dev, error->display);
  413. out:
  414. if (m->bytes == 0 && m->err)
  415. return m->err;
  416. return 0;
  417. }
  418. int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
  419. size_t count, loff_t pos)
  420. {
  421. memset(ebuf, 0, sizeof(*ebuf));
  422. /* We need to have enough room to store any i915_error_state printf
  423. * so that we can move it to start position.
  424. */
  425. ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
  426. ebuf->buf = kmalloc(ebuf->size,
  427. GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
  428. if (ebuf->buf == NULL) {
  429. ebuf->size = PAGE_SIZE;
  430. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  431. }
  432. if (ebuf->buf == NULL) {
  433. ebuf->size = 128;
  434. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  435. }
  436. if (ebuf->buf == NULL)
  437. return -ENOMEM;
  438. ebuf->start = pos;
  439. return 0;
  440. }
  441. static void i915_error_object_free(struct drm_i915_error_object *obj)
  442. {
  443. int page;
  444. if (obj == NULL)
  445. return;
  446. for (page = 0; page < obj->page_count; page++)
  447. kfree(obj->pages[page]);
  448. kfree(obj);
  449. }
  450. static void i915_error_state_free(struct kref *error_ref)
  451. {
  452. struct drm_i915_error_state *error = container_of(error_ref,
  453. typeof(*error), ref);
  454. int i;
  455. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  456. i915_error_object_free(error->ring[i].batchbuffer);
  457. i915_error_object_free(error->ring[i].ringbuffer);
  458. i915_error_object_free(error->ring[i].hws_page);
  459. i915_error_object_free(error->ring[i].ctx);
  460. kfree(error->ring[i].requests);
  461. }
  462. i915_error_object_free(error->semaphore_obj);
  463. kfree(error->active_bo);
  464. kfree(error->overlay);
  465. kfree(error->display);
  466. kfree(error);
  467. }
  468. static struct drm_i915_error_object *
  469. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  470. struct drm_i915_gem_object *src,
  471. struct i915_address_space *vm,
  472. const int num_pages)
  473. {
  474. struct drm_i915_error_object *dst;
  475. int i;
  476. u32 reloc_offset;
  477. if (src == NULL || src->pages == NULL)
  478. return NULL;
  479. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  480. if (dst == NULL)
  481. return NULL;
  482. reloc_offset = dst->gtt_offset = i915_gem_obj_offset(src, vm);
  483. for (i = 0; i < num_pages; i++) {
  484. unsigned long flags;
  485. void *d;
  486. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  487. if (d == NULL)
  488. goto unwind;
  489. local_irq_save(flags);
  490. if (src->cache_level == I915_CACHE_NONE &&
  491. reloc_offset < dev_priv->gtt.mappable_end &&
  492. src->has_global_gtt_mapping &&
  493. i915_is_ggtt(vm)) {
  494. void __iomem *s;
  495. /* Simply ignore tiling or any overlapping fence.
  496. * It's part of the error state, and this hopefully
  497. * captures what the GPU read.
  498. */
  499. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  500. reloc_offset);
  501. memcpy_fromio(d, s, PAGE_SIZE);
  502. io_mapping_unmap_atomic(s);
  503. } else if (src->stolen) {
  504. unsigned long offset;
  505. offset = dev_priv->mm.stolen_base;
  506. offset += src->stolen->start;
  507. offset += i << PAGE_SHIFT;
  508. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  509. } else {
  510. struct page *page;
  511. void *s;
  512. page = i915_gem_object_get_page(src, i);
  513. drm_clflush_pages(&page, 1);
  514. s = kmap_atomic(page);
  515. memcpy(d, s, PAGE_SIZE);
  516. kunmap_atomic(s);
  517. drm_clflush_pages(&page, 1);
  518. }
  519. local_irq_restore(flags);
  520. dst->pages[i] = d;
  521. reloc_offset += PAGE_SIZE;
  522. }
  523. dst->page_count = num_pages;
  524. return dst;
  525. unwind:
  526. while (i--)
  527. kfree(dst->pages[i]);
  528. kfree(dst);
  529. return NULL;
  530. }
  531. #define i915_error_object_create(dev_priv, src, vm) \
  532. i915_error_object_create_sized((dev_priv), (src), (vm), \
  533. (src)->base.size>>PAGE_SHIFT)
  534. #define i915_error_ggtt_object_create(dev_priv, src) \
  535. i915_error_object_create_sized((dev_priv), (src), &(dev_priv)->gtt.base, \
  536. (src)->base.size>>PAGE_SHIFT)
  537. static void capture_bo(struct drm_i915_error_buffer *err,
  538. struct drm_i915_gem_object *obj)
  539. {
  540. err->size = obj->base.size;
  541. err->name = obj->base.name;
  542. err->rseqno = obj->last_read_seqno;
  543. err->wseqno = obj->last_write_seqno;
  544. err->gtt_offset = i915_gem_obj_ggtt_offset(obj);
  545. err->read_domains = obj->base.read_domains;
  546. err->write_domain = obj->base.write_domain;
  547. err->fence_reg = obj->fence_reg;
  548. err->pinned = 0;
  549. if (i915_gem_obj_is_pinned(obj))
  550. err->pinned = 1;
  551. if (obj->user_pin_count > 0)
  552. err->pinned = -1;
  553. err->tiling = obj->tiling_mode;
  554. err->dirty = obj->dirty;
  555. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  556. err->userptr = obj->userptr.mm != NULL;
  557. err->ring = obj->ring ? obj->ring->id : -1;
  558. err->cache_level = obj->cache_level;
  559. }
  560. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  561. int count, struct list_head *head)
  562. {
  563. struct i915_vma *vma;
  564. int i = 0;
  565. list_for_each_entry(vma, head, mm_list) {
  566. capture_bo(err++, vma->obj);
  567. if (++i == count)
  568. break;
  569. }
  570. return i;
  571. }
  572. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  573. int count, struct list_head *head)
  574. {
  575. struct drm_i915_gem_object *obj;
  576. int i = 0;
  577. list_for_each_entry(obj, head, global_list) {
  578. if (!i915_gem_obj_is_pinned(obj))
  579. continue;
  580. capture_bo(err++, obj);
  581. if (++i == count)
  582. break;
  583. }
  584. return i;
  585. }
  586. /* Generate a semi-unique error code. The code is not meant to have meaning, The
  587. * code's only purpose is to try to prevent false duplicated bug reports by
  588. * grossly estimating a GPU error state.
  589. *
  590. * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
  591. * the hang if we could strip the GTT offset information from it.
  592. *
  593. * It's only a small step better than a random number in its current form.
  594. */
  595. static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
  596. struct drm_i915_error_state *error,
  597. int *ring_id)
  598. {
  599. uint32_t error_code = 0;
  600. int i;
  601. /* IPEHR would be an ideal way to detect errors, as it's the gross
  602. * measure of "the command that hung." However, has some very common
  603. * synchronization commands which almost always appear in the case
  604. * strictly a client bug. Use instdone to differentiate those some.
  605. */
  606. for (i = 0; i < I915_NUM_RINGS; i++) {
  607. if (error->ring[i].hangcheck_action == HANGCHECK_HUNG) {
  608. if (ring_id)
  609. *ring_id = i;
  610. return error->ring[i].ipehr ^ error->ring[i].instdone;
  611. }
  612. }
  613. return error_code;
  614. }
  615. static void i915_gem_record_fences(struct drm_device *dev,
  616. struct drm_i915_error_state *error)
  617. {
  618. struct drm_i915_private *dev_priv = dev->dev_private;
  619. int i;
  620. /* Fences */
  621. switch (INTEL_INFO(dev)->gen) {
  622. case 8:
  623. case 7:
  624. case 6:
  625. for (i = 0; i < dev_priv->num_fence_regs; i++)
  626. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  627. break;
  628. case 5:
  629. case 4:
  630. for (i = 0; i < 16; i++)
  631. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  632. break;
  633. case 3:
  634. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  635. for (i = 0; i < 8; i++)
  636. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  637. case 2:
  638. for (i = 0; i < 8; i++)
  639. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  640. break;
  641. default:
  642. BUG();
  643. }
  644. }
  645. static void gen8_record_semaphore_state(struct drm_i915_private *dev_priv,
  646. struct drm_i915_error_state *error,
  647. struct intel_engine_cs *ring,
  648. struct drm_i915_error_ring *ering)
  649. {
  650. struct intel_engine_cs *useless;
  651. int i;
  652. if (!i915_semaphore_is_enabled(dev_priv->dev))
  653. return;
  654. if (!error->semaphore_obj)
  655. error->semaphore_obj =
  656. i915_error_object_create(dev_priv,
  657. dev_priv->semaphore_obj,
  658. &dev_priv->gtt.base);
  659. for_each_ring(useless, dev_priv, i) {
  660. u16 signal_offset =
  661. (GEN8_SIGNAL_OFFSET(ring, i) & PAGE_MASK) / 4;
  662. u32 *tmp = error->semaphore_obj->pages[0];
  663. ering->semaphore_mboxes[i] = tmp[signal_offset];
  664. ering->semaphore_seqno[i] = ring->semaphore.sync_seqno[i];
  665. }
  666. }
  667. static void gen6_record_semaphore_state(struct drm_i915_private *dev_priv,
  668. struct intel_engine_cs *ring,
  669. struct drm_i915_error_ring *ering)
  670. {
  671. ering->semaphore_mboxes[0] = I915_READ(RING_SYNC_0(ring->mmio_base));
  672. ering->semaphore_mboxes[1] = I915_READ(RING_SYNC_1(ring->mmio_base));
  673. ering->semaphore_seqno[0] = ring->semaphore.sync_seqno[0];
  674. ering->semaphore_seqno[1] = ring->semaphore.sync_seqno[1];
  675. if (HAS_VEBOX(dev_priv->dev)) {
  676. ering->semaphore_mboxes[2] =
  677. I915_READ(RING_SYNC_2(ring->mmio_base));
  678. ering->semaphore_seqno[2] = ring->semaphore.sync_seqno[2];
  679. }
  680. }
  681. static void i915_record_ring_state(struct drm_device *dev,
  682. struct drm_i915_error_state *error,
  683. struct intel_engine_cs *ring,
  684. struct drm_i915_error_ring *ering)
  685. {
  686. struct drm_i915_private *dev_priv = dev->dev_private;
  687. if (INTEL_INFO(dev)->gen >= 6) {
  688. ering->rc_psmi = I915_READ(ring->mmio_base + 0x50);
  689. ering->fault_reg = I915_READ(RING_FAULT_REG(ring));
  690. if (INTEL_INFO(dev)->gen >= 8)
  691. gen8_record_semaphore_state(dev_priv, error, ring, ering);
  692. else
  693. gen6_record_semaphore_state(dev_priv, ring, ering);
  694. }
  695. if (INTEL_INFO(dev)->gen >= 4) {
  696. ering->faddr = I915_READ(RING_DMA_FADD(ring->mmio_base));
  697. ering->ipeir = I915_READ(RING_IPEIR(ring->mmio_base));
  698. ering->ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  699. ering->instdone = I915_READ(RING_INSTDONE(ring->mmio_base));
  700. ering->instps = I915_READ(RING_INSTPS(ring->mmio_base));
  701. ering->bbaddr = I915_READ(RING_BBADDR(ring->mmio_base));
  702. if (INTEL_INFO(dev)->gen >= 8) {
  703. ering->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(ring->mmio_base)) << 32;
  704. ering->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(ring->mmio_base)) << 32;
  705. }
  706. ering->bbstate = I915_READ(RING_BBSTATE(ring->mmio_base));
  707. } else {
  708. ering->faddr = I915_READ(DMA_FADD_I8XX);
  709. ering->ipeir = I915_READ(IPEIR);
  710. ering->ipehr = I915_READ(IPEHR);
  711. ering->instdone = I915_READ(INSTDONE);
  712. }
  713. ering->waiting = waitqueue_active(&ring->irq_queue);
  714. ering->instpm = I915_READ(RING_INSTPM(ring->mmio_base));
  715. ering->seqno = ring->get_seqno(ring, false);
  716. ering->acthd = intel_ring_get_active_head(ring);
  717. ering->head = I915_READ_HEAD(ring);
  718. ering->tail = I915_READ_TAIL(ring);
  719. ering->ctl = I915_READ_CTL(ring);
  720. if (I915_NEED_GFX_HWS(dev)) {
  721. int mmio;
  722. if (IS_GEN7(dev)) {
  723. switch (ring->id) {
  724. default:
  725. case RCS:
  726. mmio = RENDER_HWS_PGA_GEN7;
  727. break;
  728. case BCS:
  729. mmio = BLT_HWS_PGA_GEN7;
  730. break;
  731. case VCS:
  732. mmio = BSD_HWS_PGA_GEN7;
  733. break;
  734. case VECS:
  735. mmio = VEBOX_HWS_PGA_GEN7;
  736. break;
  737. }
  738. } else if (IS_GEN6(ring->dev)) {
  739. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  740. } else {
  741. /* XXX: gen8 returns to sanity */
  742. mmio = RING_HWS_PGA(ring->mmio_base);
  743. }
  744. ering->hws = I915_READ(mmio);
  745. }
  746. ering->cpu_ring_head = ring->buffer->head;
  747. ering->cpu_ring_tail = ring->buffer->tail;
  748. ering->hangcheck_score = ring->hangcheck.score;
  749. ering->hangcheck_action = ring->hangcheck.action;
  750. if (USES_PPGTT(dev)) {
  751. int i;
  752. ering->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(ring));
  753. switch (INTEL_INFO(dev)->gen) {
  754. case 8:
  755. for (i = 0; i < 4; i++) {
  756. ering->vm_info.pdp[i] =
  757. I915_READ(GEN8_RING_PDP_UDW(ring, i));
  758. ering->vm_info.pdp[i] <<= 32;
  759. ering->vm_info.pdp[i] |=
  760. I915_READ(GEN8_RING_PDP_LDW(ring, i));
  761. }
  762. break;
  763. case 7:
  764. ering->vm_info.pp_dir_base =
  765. I915_READ(RING_PP_DIR_BASE(ring));
  766. break;
  767. case 6:
  768. ering->vm_info.pp_dir_base =
  769. I915_READ(RING_PP_DIR_BASE_READ(ring));
  770. break;
  771. }
  772. }
  773. }
  774. static void i915_gem_record_active_context(struct intel_engine_cs *ring,
  775. struct drm_i915_error_state *error,
  776. struct drm_i915_error_ring *ering)
  777. {
  778. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  779. struct drm_i915_gem_object *obj;
  780. /* Currently render ring is the only HW context user */
  781. if (ring->id != RCS || !error->ccid)
  782. return;
  783. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  784. if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
  785. ering->ctx = i915_error_ggtt_object_create(dev_priv, obj);
  786. break;
  787. }
  788. }
  789. }
  790. static void i915_gem_record_rings(struct drm_device *dev,
  791. struct drm_i915_error_state *error)
  792. {
  793. struct drm_i915_private *dev_priv = dev->dev_private;
  794. struct drm_i915_gem_request *request;
  795. int i, count;
  796. for (i = 0; i < I915_NUM_RINGS; i++) {
  797. struct intel_engine_cs *ring = &dev_priv->ring[i];
  798. error->ring[i].pid = -1;
  799. if (ring->dev == NULL)
  800. continue;
  801. error->ring[i].valid = true;
  802. i915_record_ring_state(dev, error, ring, &error->ring[i]);
  803. request = i915_gem_find_active_request(ring);
  804. if (request) {
  805. /* We need to copy these to an anonymous buffer
  806. * as the simplest method to avoid being overwritten
  807. * by userspace.
  808. */
  809. error->ring[i].batchbuffer =
  810. i915_error_object_create(dev_priv,
  811. request->batch_obj,
  812. request->ctx ?
  813. request->ctx->vm :
  814. &dev_priv->gtt.base);
  815. if (HAS_BROKEN_CS_TLB(dev_priv->dev) &&
  816. ring->scratch.obj)
  817. error->ring[i].wa_batchbuffer =
  818. i915_error_ggtt_object_create(dev_priv,
  819. ring->scratch.obj);
  820. if (request->file_priv) {
  821. struct task_struct *task;
  822. rcu_read_lock();
  823. task = pid_task(request->file_priv->file->pid,
  824. PIDTYPE_PID);
  825. if (task) {
  826. strcpy(error->ring[i].comm, task->comm);
  827. error->ring[i].pid = task->pid;
  828. }
  829. rcu_read_unlock();
  830. }
  831. }
  832. error->ring[i].ringbuffer =
  833. i915_error_ggtt_object_create(dev_priv, ring->buffer->obj);
  834. if (ring->status_page.obj)
  835. error->ring[i].hws_page =
  836. i915_error_ggtt_object_create(dev_priv, ring->status_page.obj);
  837. i915_gem_record_active_context(ring, error, &error->ring[i]);
  838. count = 0;
  839. list_for_each_entry(request, &ring->request_list, list)
  840. count++;
  841. error->ring[i].num_requests = count;
  842. error->ring[i].requests =
  843. kcalloc(count, sizeof(*error->ring[i].requests),
  844. GFP_ATOMIC);
  845. if (error->ring[i].requests == NULL) {
  846. error->ring[i].num_requests = 0;
  847. continue;
  848. }
  849. count = 0;
  850. list_for_each_entry(request, &ring->request_list, list) {
  851. struct drm_i915_error_request *erq;
  852. erq = &error->ring[i].requests[count++];
  853. erq->seqno = request->seqno;
  854. erq->jiffies = request->emitted_jiffies;
  855. erq->tail = request->tail;
  856. }
  857. }
  858. }
  859. /* FIXME: Since pin count/bound list is global, we duplicate what we capture per
  860. * VM.
  861. */
  862. static void i915_gem_capture_vm(struct drm_i915_private *dev_priv,
  863. struct drm_i915_error_state *error,
  864. struct i915_address_space *vm,
  865. const int ndx)
  866. {
  867. struct drm_i915_error_buffer *active_bo = NULL, *pinned_bo = NULL;
  868. struct drm_i915_gem_object *obj;
  869. struct i915_vma *vma;
  870. int i;
  871. i = 0;
  872. list_for_each_entry(vma, &vm->active_list, mm_list)
  873. i++;
  874. error->active_bo_count[ndx] = i;
  875. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
  876. if (i915_gem_obj_is_pinned(obj))
  877. i++;
  878. error->pinned_bo_count[ndx] = i - error->active_bo_count[ndx];
  879. if (i) {
  880. active_bo = kcalloc(i, sizeof(*active_bo), GFP_ATOMIC);
  881. if (active_bo)
  882. pinned_bo = active_bo + error->active_bo_count[ndx];
  883. }
  884. if (active_bo)
  885. error->active_bo_count[ndx] =
  886. capture_active_bo(active_bo,
  887. error->active_bo_count[ndx],
  888. &vm->active_list);
  889. if (pinned_bo)
  890. error->pinned_bo_count[ndx] =
  891. capture_pinned_bo(pinned_bo,
  892. error->pinned_bo_count[ndx],
  893. &dev_priv->mm.bound_list);
  894. error->active_bo[ndx] = active_bo;
  895. error->pinned_bo[ndx] = pinned_bo;
  896. }
  897. static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
  898. struct drm_i915_error_state *error)
  899. {
  900. struct i915_address_space *vm;
  901. int cnt = 0, i = 0;
  902. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  903. cnt++;
  904. error->active_bo = kcalloc(cnt, sizeof(*error->active_bo), GFP_ATOMIC);
  905. error->pinned_bo = kcalloc(cnt, sizeof(*error->pinned_bo), GFP_ATOMIC);
  906. error->active_bo_count = kcalloc(cnt, sizeof(*error->active_bo_count),
  907. GFP_ATOMIC);
  908. error->pinned_bo_count = kcalloc(cnt, sizeof(*error->pinned_bo_count),
  909. GFP_ATOMIC);
  910. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  911. i915_gem_capture_vm(dev_priv, error, vm, i++);
  912. }
  913. /* Capture all registers which don't fit into another category. */
  914. static void i915_capture_reg_state(struct drm_i915_private *dev_priv,
  915. struct drm_i915_error_state *error)
  916. {
  917. struct drm_device *dev = dev_priv->dev;
  918. /* General organization
  919. * 1. Registers specific to a single generation
  920. * 2. Registers which belong to multiple generations
  921. * 3. Feature specific registers.
  922. * 4. Everything else
  923. * Please try to follow the order.
  924. */
  925. /* 1: Registers specific to a single generation */
  926. if (IS_VALLEYVIEW(dev)) {
  927. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  928. error->forcewake = I915_READ(FORCEWAKE_VLV);
  929. }
  930. if (IS_GEN7(dev))
  931. error->err_int = I915_READ(GEN7_ERR_INT);
  932. if (IS_GEN6(dev)) {
  933. error->forcewake = I915_READ(FORCEWAKE);
  934. error->gab_ctl = I915_READ(GAB_CTL);
  935. error->gfx_mode = I915_READ(GFX_MODE);
  936. }
  937. /* 2: Registers which belong to multiple generations */
  938. if (INTEL_INFO(dev)->gen >= 7)
  939. error->forcewake = I915_READ(FORCEWAKE_MT);
  940. if (INTEL_INFO(dev)->gen >= 6) {
  941. error->derrmr = I915_READ(DERRMR);
  942. error->error = I915_READ(ERROR_GEN6);
  943. error->done_reg = I915_READ(DONE_REG);
  944. }
  945. /* 3: Feature specific registers */
  946. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  947. error->gam_ecochk = I915_READ(GAM_ECOCHK);
  948. error->gac_eco = I915_READ(GAC_ECO_BITS);
  949. }
  950. /* 4: Everything else */
  951. if (HAS_HW_CONTEXTS(dev))
  952. error->ccid = I915_READ(CCID);
  953. if (HAS_PCH_SPLIT(dev))
  954. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  955. else {
  956. if (IS_GEN2(dev))
  957. error->ier = I915_READ16(IER);
  958. else
  959. error->ier = I915_READ(IER);
  960. }
  961. /* 4: Everything else */
  962. error->eir = I915_READ(EIR);
  963. error->pgtbl_er = I915_READ(PGTBL_ER);
  964. i915_get_extra_instdone(dev, error->extra_instdone);
  965. }
  966. static void i915_error_capture_msg(struct drm_device *dev,
  967. struct drm_i915_error_state *error,
  968. bool wedged,
  969. const char *error_msg)
  970. {
  971. struct drm_i915_private *dev_priv = dev->dev_private;
  972. u32 ecode;
  973. int ring_id = -1, len;
  974. ecode = i915_error_generate_code(dev_priv, error, &ring_id);
  975. len = scnprintf(error->error_msg, sizeof(error->error_msg),
  976. "GPU HANG: ecode %d:0x%08x", ring_id, ecode);
  977. if (ring_id != -1 && error->ring[ring_id].pid != -1)
  978. len += scnprintf(error->error_msg + len,
  979. sizeof(error->error_msg) - len,
  980. ", in %s [%d]",
  981. error->ring[ring_id].comm,
  982. error->ring[ring_id].pid);
  983. scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
  984. ", reason: %s, action: %s",
  985. error_msg,
  986. wedged ? "reset" : "continue");
  987. }
  988. static void i915_capture_gen_state(struct drm_i915_private *dev_priv,
  989. struct drm_i915_error_state *error)
  990. {
  991. error->reset_count = i915_reset_count(&dev_priv->gpu_error);
  992. error->suspend_count = dev_priv->suspend_count;
  993. }
  994. /**
  995. * i915_capture_error_state - capture an error record for later analysis
  996. * @dev: drm device
  997. *
  998. * Should be called when an error is detected (either a hang or an error
  999. * interrupt) to capture error state from the time of the error. Fills
  1000. * out a structure which becomes available in debugfs for user level tools
  1001. * to pick up.
  1002. */
  1003. void i915_capture_error_state(struct drm_device *dev, bool wedged,
  1004. const char *error_msg)
  1005. {
  1006. static bool warned;
  1007. struct drm_i915_private *dev_priv = dev->dev_private;
  1008. struct drm_i915_error_state *error;
  1009. unsigned long flags;
  1010. /* Account for pipe specific data like PIPE*STAT */
  1011. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1012. if (!error) {
  1013. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1014. return;
  1015. }
  1016. kref_init(&error->ref);
  1017. i915_capture_gen_state(dev_priv, error);
  1018. i915_capture_reg_state(dev_priv, error);
  1019. i915_gem_capture_buffers(dev_priv, error);
  1020. i915_gem_record_fences(dev, error);
  1021. i915_gem_record_rings(dev, error);
  1022. do_gettimeofday(&error->time);
  1023. error->overlay = intel_overlay_capture_error_state(dev);
  1024. error->display = intel_display_capture_error_state(dev);
  1025. i915_error_capture_msg(dev, error, wedged, error_msg);
  1026. DRM_INFO("%s\n", error->error_msg);
  1027. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1028. if (dev_priv->gpu_error.first_error == NULL) {
  1029. dev_priv->gpu_error.first_error = error;
  1030. error = NULL;
  1031. }
  1032. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1033. if (error) {
  1034. i915_error_state_free(&error->ref);
  1035. return;
  1036. }
  1037. if (!warned) {
  1038. DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
  1039. DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
  1040. DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
  1041. DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
  1042. DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n", dev->primary->index);
  1043. warned = true;
  1044. }
  1045. }
  1046. void i915_error_state_get(struct drm_device *dev,
  1047. struct i915_error_state_file_priv *error_priv)
  1048. {
  1049. struct drm_i915_private *dev_priv = dev->dev_private;
  1050. unsigned long flags;
  1051. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1052. error_priv->error = dev_priv->gpu_error.first_error;
  1053. if (error_priv->error)
  1054. kref_get(&error_priv->error->ref);
  1055. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1056. }
  1057. void i915_error_state_put(struct i915_error_state_file_priv *error_priv)
  1058. {
  1059. if (error_priv->error)
  1060. kref_put(&error_priv->error->ref, i915_error_state_free);
  1061. }
  1062. void i915_destroy_error_state(struct drm_device *dev)
  1063. {
  1064. struct drm_i915_private *dev_priv = dev->dev_private;
  1065. struct drm_i915_error_state *error;
  1066. unsigned long flags;
  1067. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1068. error = dev_priv->gpu_error.first_error;
  1069. dev_priv->gpu_error.first_error = NULL;
  1070. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1071. if (error)
  1072. kref_put(&error->ref, i915_error_state_free);
  1073. }
  1074. const char *i915_cache_level_str(int type)
  1075. {
  1076. switch (type) {
  1077. case I915_CACHE_NONE: return " uncached";
  1078. case I915_CACHE_LLC: return " snooped or LLC";
  1079. case I915_CACHE_L3_LLC: return " L3+LLC";
  1080. case I915_CACHE_WT: return " WT";
  1081. default: return "";
  1082. }
  1083. }
  1084. /* NB: please notice the memset */
  1085. void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone)
  1086. {
  1087. struct drm_i915_private *dev_priv = dev->dev_private;
  1088. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  1089. switch (INTEL_INFO(dev)->gen) {
  1090. case 2:
  1091. case 3:
  1092. instdone[0] = I915_READ(INSTDONE);
  1093. break;
  1094. case 4:
  1095. case 5:
  1096. case 6:
  1097. instdone[0] = I915_READ(INSTDONE_I965);
  1098. instdone[1] = I915_READ(INSTDONE1);
  1099. break;
  1100. default:
  1101. WARN_ONCE(1, "Unsupported platform\n");
  1102. case 7:
  1103. case 8:
  1104. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  1105. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1106. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1107. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1108. break;
  1109. }
  1110. }