spi-atmel.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510
  1. /*
  2. * Driver for Atmel AT32 and AT91 SPI Controllers
  3. *
  4. * Copyright (C) 2006 Atmel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/clk.h>
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/delay.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/dmaengine.h>
  17. #include <linux/err.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/spi/spi.h>
  20. #include <linux/slab.h>
  21. #include <linux/platform_data/atmel.h>
  22. #include <linux/platform_data/dma-atmel.h>
  23. #include <linux/of.h>
  24. #include <linux/io.h>
  25. #include <linux/gpio.h>
  26. #include <linux/pinctrl/consumer.h>
  27. /* SPI register offsets */
  28. #define SPI_CR 0x0000
  29. #define SPI_MR 0x0004
  30. #define SPI_RDR 0x0008
  31. #define SPI_TDR 0x000c
  32. #define SPI_SR 0x0010
  33. #define SPI_IER 0x0014
  34. #define SPI_IDR 0x0018
  35. #define SPI_IMR 0x001c
  36. #define SPI_CSR0 0x0030
  37. #define SPI_CSR1 0x0034
  38. #define SPI_CSR2 0x0038
  39. #define SPI_CSR3 0x003c
  40. #define SPI_VERSION 0x00fc
  41. #define SPI_RPR 0x0100
  42. #define SPI_RCR 0x0104
  43. #define SPI_TPR 0x0108
  44. #define SPI_TCR 0x010c
  45. #define SPI_RNPR 0x0110
  46. #define SPI_RNCR 0x0114
  47. #define SPI_TNPR 0x0118
  48. #define SPI_TNCR 0x011c
  49. #define SPI_PTCR 0x0120
  50. #define SPI_PTSR 0x0124
  51. /* Bitfields in CR */
  52. #define SPI_SPIEN_OFFSET 0
  53. #define SPI_SPIEN_SIZE 1
  54. #define SPI_SPIDIS_OFFSET 1
  55. #define SPI_SPIDIS_SIZE 1
  56. #define SPI_SWRST_OFFSET 7
  57. #define SPI_SWRST_SIZE 1
  58. #define SPI_LASTXFER_OFFSET 24
  59. #define SPI_LASTXFER_SIZE 1
  60. /* Bitfields in MR */
  61. #define SPI_MSTR_OFFSET 0
  62. #define SPI_MSTR_SIZE 1
  63. #define SPI_PS_OFFSET 1
  64. #define SPI_PS_SIZE 1
  65. #define SPI_PCSDEC_OFFSET 2
  66. #define SPI_PCSDEC_SIZE 1
  67. #define SPI_FDIV_OFFSET 3
  68. #define SPI_FDIV_SIZE 1
  69. #define SPI_MODFDIS_OFFSET 4
  70. #define SPI_MODFDIS_SIZE 1
  71. #define SPI_WDRBT_OFFSET 5
  72. #define SPI_WDRBT_SIZE 1
  73. #define SPI_LLB_OFFSET 7
  74. #define SPI_LLB_SIZE 1
  75. #define SPI_PCS_OFFSET 16
  76. #define SPI_PCS_SIZE 4
  77. #define SPI_DLYBCS_OFFSET 24
  78. #define SPI_DLYBCS_SIZE 8
  79. /* Bitfields in RDR */
  80. #define SPI_RD_OFFSET 0
  81. #define SPI_RD_SIZE 16
  82. /* Bitfields in TDR */
  83. #define SPI_TD_OFFSET 0
  84. #define SPI_TD_SIZE 16
  85. /* Bitfields in SR */
  86. #define SPI_RDRF_OFFSET 0
  87. #define SPI_RDRF_SIZE 1
  88. #define SPI_TDRE_OFFSET 1
  89. #define SPI_TDRE_SIZE 1
  90. #define SPI_MODF_OFFSET 2
  91. #define SPI_MODF_SIZE 1
  92. #define SPI_OVRES_OFFSET 3
  93. #define SPI_OVRES_SIZE 1
  94. #define SPI_ENDRX_OFFSET 4
  95. #define SPI_ENDRX_SIZE 1
  96. #define SPI_ENDTX_OFFSET 5
  97. #define SPI_ENDTX_SIZE 1
  98. #define SPI_RXBUFF_OFFSET 6
  99. #define SPI_RXBUFF_SIZE 1
  100. #define SPI_TXBUFE_OFFSET 7
  101. #define SPI_TXBUFE_SIZE 1
  102. #define SPI_NSSR_OFFSET 8
  103. #define SPI_NSSR_SIZE 1
  104. #define SPI_TXEMPTY_OFFSET 9
  105. #define SPI_TXEMPTY_SIZE 1
  106. #define SPI_SPIENS_OFFSET 16
  107. #define SPI_SPIENS_SIZE 1
  108. /* Bitfields in CSR0 */
  109. #define SPI_CPOL_OFFSET 0
  110. #define SPI_CPOL_SIZE 1
  111. #define SPI_NCPHA_OFFSET 1
  112. #define SPI_NCPHA_SIZE 1
  113. #define SPI_CSAAT_OFFSET 3
  114. #define SPI_CSAAT_SIZE 1
  115. #define SPI_BITS_OFFSET 4
  116. #define SPI_BITS_SIZE 4
  117. #define SPI_SCBR_OFFSET 8
  118. #define SPI_SCBR_SIZE 8
  119. #define SPI_DLYBS_OFFSET 16
  120. #define SPI_DLYBS_SIZE 8
  121. #define SPI_DLYBCT_OFFSET 24
  122. #define SPI_DLYBCT_SIZE 8
  123. /* Bitfields in RCR */
  124. #define SPI_RXCTR_OFFSET 0
  125. #define SPI_RXCTR_SIZE 16
  126. /* Bitfields in TCR */
  127. #define SPI_TXCTR_OFFSET 0
  128. #define SPI_TXCTR_SIZE 16
  129. /* Bitfields in RNCR */
  130. #define SPI_RXNCR_OFFSET 0
  131. #define SPI_RXNCR_SIZE 16
  132. /* Bitfields in TNCR */
  133. #define SPI_TXNCR_OFFSET 0
  134. #define SPI_TXNCR_SIZE 16
  135. /* Bitfields in PTCR */
  136. #define SPI_RXTEN_OFFSET 0
  137. #define SPI_RXTEN_SIZE 1
  138. #define SPI_RXTDIS_OFFSET 1
  139. #define SPI_RXTDIS_SIZE 1
  140. #define SPI_TXTEN_OFFSET 8
  141. #define SPI_TXTEN_SIZE 1
  142. #define SPI_TXTDIS_OFFSET 9
  143. #define SPI_TXTDIS_SIZE 1
  144. /* Constants for BITS */
  145. #define SPI_BITS_8_BPT 0
  146. #define SPI_BITS_9_BPT 1
  147. #define SPI_BITS_10_BPT 2
  148. #define SPI_BITS_11_BPT 3
  149. #define SPI_BITS_12_BPT 4
  150. #define SPI_BITS_13_BPT 5
  151. #define SPI_BITS_14_BPT 6
  152. #define SPI_BITS_15_BPT 7
  153. #define SPI_BITS_16_BPT 8
  154. /* Bit manipulation macros */
  155. #define SPI_BIT(name) \
  156. (1 << SPI_##name##_OFFSET)
  157. #define SPI_BF(name, value) \
  158. (((value) & ((1 << SPI_##name##_SIZE) - 1)) << SPI_##name##_OFFSET)
  159. #define SPI_BFEXT(name, value) \
  160. (((value) >> SPI_##name##_OFFSET) & ((1 << SPI_##name##_SIZE) - 1))
  161. #define SPI_BFINS(name, value, old) \
  162. (((old) & ~(((1 << SPI_##name##_SIZE) - 1) << SPI_##name##_OFFSET)) \
  163. | SPI_BF(name, value))
  164. /* Register access macros */
  165. #define spi_readl(port, reg) \
  166. __raw_readl((port)->regs + SPI_##reg)
  167. #define spi_writel(port, reg, value) \
  168. __raw_writel((value), (port)->regs + SPI_##reg)
  169. /* use PIO for small transfers, avoiding DMA setup/teardown overhead and
  170. * cache operations; better heuristics consider wordsize and bitrate.
  171. */
  172. #define DMA_MIN_BYTES 16
  173. #define SPI_DMA_TIMEOUT (msecs_to_jiffies(1000))
  174. struct atmel_spi_dma {
  175. struct dma_chan *chan_rx;
  176. struct dma_chan *chan_tx;
  177. struct scatterlist sgrx;
  178. struct scatterlist sgtx;
  179. struct dma_async_tx_descriptor *data_desc_rx;
  180. struct dma_async_tx_descriptor *data_desc_tx;
  181. struct at_dma_slave dma_slave;
  182. };
  183. struct atmel_spi_caps {
  184. bool is_spi2;
  185. bool has_wdrbt;
  186. bool has_dma_support;
  187. };
  188. /*
  189. * The core SPI transfer engine just talks to a register bank to set up
  190. * DMA transfers; transfer queue progress is driven by IRQs. The clock
  191. * framework provides the base clock, subdivided for each spi_device.
  192. */
  193. struct atmel_spi {
  194. spinlock_t lock;
  195. unsigned long flags;
  196. phys_addr_t phybase;
  197. void __iomem *regs;
  198. int irq;
  199. struct clk *clk;
  200. struct platform_device *pdev;
  201. struct spi_transfer *current_transfer;
  202. int current_remaining_bytes;
  203. int done_status;
  204. struct completion xfer_completion;
  205. /* scratch buffer */
  206. void *buffer;
  207. dma_addr_t buffer_dma;
  208. struct atmel_spi_caps caps;
  209. bool use_dma;
  210. bool use_pdc;
  211. /* dmaengine data */
  212. struct atmel_spi_dma dma;
  213. bool keep_cs;
  214. bool cs_active;
  215. };
  216. /* Controller-specific per-slave state */
  217. struct atmel_spi_device {
  218. unsigned int npcs_pin;
  219. u32 csr;
  220. };
  221. #define BUFFER_SIZE PAGE_SIZE
  222. #define INVALID_DMA_ADDRESS 0xffffffff
  223. /*
  224. * Version 2 of the SPI controller has
  225. * - CR.LASTXFER
  226. * - SPI_MR.DIV32 may become FDIV or must-be-zero (here: always zero)
  227. * - SPI_SR.TXEMPTY, SPI_SR.NSSR (and corresponding irqs)
  228. * - SPI_CSRx.CSAAT
  229. * - SPI_CSRx.SBCR allows faster clocking
  230. */
  231. static bool atmel_spi_is_v2(struct atmel_spi *as)
  232. {
  233. return as->caps.is_spi2;
  234. }
  235. /*
  236. * Earlier SPI controllers (e.g. on at91rm9200) have a design bug whereby
  237. * they assume that spi slave device state will not change on deselect, so
  238. * that automagic deselection is OK. ("NPCSx rises if no data is to be
  239. * transmitted") Not so! Workaround uses nCSx pins as GPIOs; or newer
  240. * controllers have CSAAT and friends.
  241. *
  242. * Since the CSAAT functionality is a bit weird on newer controllers as
  243. * well, we use GPIO to control nCSx pins on all controllers, updating
  244. * MR.PCS to avoid confusing the controller. Using GPIOs also lets us
  245. * support active-high chipselects despite the controller's belief that
  246. * only active-low devices/systems exists.
  247. *
  248. * However, at91rm9200 has a second erratum whereby nCS0 doesn't work
  249. * right when driven with GPIO. ("Mode Fault does not allow more than one
  250. * Master on Chip Select 0.") No workaround exists for that ... so for
  251. * nCS0 on that chip, we (a) don't use the GPIO, (b) can't support CS_HIGH,
  252. * and (c) will trigger that first erratum in some cases.
  253. */
  254. static void cs_activate(struct atmel_spi *as, struct spi_device *spi)
  255. {
  256. struct atmel_spi_device *asd = spi->controller_state;
  257. unsigned active = spi->mode & SPI_CS_HIGH;
  258. u32 mr;
  259. if (atmel_spi_is_v2(as)) {
  260. spi_writel(as, CSR0 + 4 * spi->chip_select, asd->csr);
  261. /* For the low SPI version, there is a issue that PDC transfer
  262. * on CS1,2,3 needs SPI_CSR0.BITS config as SPI_CSR1,2,3.BITS
  263. */
  264. spi_writel(as, CSR0, asd->csr);
  265. if (as->caps.has_wdrbt) {
  266. spi_writel(as, MR,
  267. SPI_BF(PCS, ~(0x01 << spi->chip_select))
  268. | SPI_BIT(WDRBT)
  269. | SPI_BIT(MODFDIS)
  270. | SPI_BIT(MSTR));
  271. } else {
  272. spi_writel(as, MR,
  273. SPI_BF(PCS, ~(0x01 << spi->chip_select))
  274. | SPI_BIT(MODFDIS)
  275. | SPI_BIT(MSTR));
  276. }
  277. mr = spi_readl(as, MR);
  278. gpio_set_value(asd->npcs_pin, active);
  279. } else {
  280. u32 cpol = (spi->mode & SPI_CPOL) ? SPI_BIT(CPOL) : 0;
  281. int i;
  282. u32 csr;
  283. /* Make sure clock polarity is correct */
  284. for (i = 0; i < spi->master->num_chipselect; i++) {
  285. csr = spi_readl(as, CSR0 + 4 * i);
  286. if ((csr ^ cpol) & SPI_BIT(CPOL))
  287. spi_writel(as, CSR0 + 4 * i,
  288. csr ^ SPI_BIT(CPOL));
  289. }
  290. mr = spi_readl(as, MR);
  291. mr = SPI_BFINS(PCS, ~(1 << spi->chip_select), mr);
  292. if (spi->chip_select != 0)
  293. gpio_set_value(asd->npcs_pin, active);
  294. spi_writel(as, MR, mr);
  295. }
  296. dev_dbg(&spi->dev, "activate %u%s, mr %08x\n",
  297. asd->npcs_pin, active ? " (high)" : "",
  298. mr);
  299. }
  300. static void cs_deactivate(struct atmel_spi *as, struct spi_device *spi)
  301. {
  302. struct atmel_spi_device *asd = spi->controller_state;
  303. unsigned active = spi->mode & SPI_CS_HIGH;
  304. u32 mr;
  305. /* only deactivate *this* device; sometimes transfers to
  306. * another device may be active when this routine is called.
  307. */
  308. mr = spi_readl(as, MR);
  309. if (~SPI_BFEXT(PCS, mr) & (1 << spi->chip_select)) {
  310. mr = SPI_BFINS(PCS, 0xf, mr);
  311. spi_writel(as, MR, mr);
  312. }
  313. dev_dbg(&spi->dev, "DEactivate %u%s, mr %08x\n",
  314. asd->npcs_pin, active ? " (low)" : "",
  315. mr);
  316. if (atmel_spi_is_v2(as) || spi->chip_select != 0)
  317. gpio_set_value(asd->npcs_pin, !active);
  318. }
  319. static void atmel_spi_lock(struct atmel_spi *as) __acquires(&as->lock)
  320. {
  321. spin_lock_irqsave(&as->lock, as->flags);
  322. }
  323. static void atmel_spi_unlock(struct atmel_spi *as) __releases(&as->lock)
  324. {
  325. spin_unlock_irqrestore(&as->lock, as->flags);
  326. }
  327. static inline bool atmel_spi_use_dma(struct atmel_spi *as,
  328. struct spi_transfer *xfer)
  329. {
  330. return as->use_dma && xfer->len >= DMA_MIN_BYTES;
  331. }
  332. static int atmel_spi_dma_slave_config(struct atmel_spi *as,
  333. struct dma_slave_config *slave_config,
  334. u8 bits_per_word)
  335. {
  336. int err = 0;
  337. if (bits_per_word > 8) {
  338. slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  339. slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  340. } else {
  341. slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  342. slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  343. }
  344. slave_config->dst_addr = (dma_addr_t)as->phybase + SPI_TDR;
  345. slave_config->src_addr = (dma_addr_t)as->phybase + SPI_RDR;
  346. slave_config->src_maxburst = 1;
  347. slave_config->dst_maxburst = 1;
  348. slave_config->device_fc = false;
  349. slave_config->direction = DMA_MEM_TO_DEV;
  350. if (dmaengine_slave_config(as->dma.chan_tx, slave_config)) {
  351. dev_err(&as->pdev->dev,
  352. "failed to configure tx dma channel\n");
  353. err = -EINVAL;
  354. }
  355. slave_config->direction = DMA_DEV_TO_MEM;
  356. if (dmaengine_slave_config(as->dma.chan_rx, slave_config)) {
  357. dev_err(&as->pdev->dev,
  358. "failed to configure rx dma channel\n");
  359. err = -EINVAL;
  360. }
  361. return err;
  362. }
  363. static bool filter(struct dma_chan *chan, void *pdata)
  364. {
  365. struct atmel_spi_dma *sl_pdata = pdata;
  366. struct at_dma_slave *sl;
  367. if (!sl_pdata)
  368. return false;
  369. sl = &sl_pdata->dma_slave;
  370. if (sl->dma_dev == chan->device->dev) {
  371. chan->private = sl;
  372. return true;
  373. } else {
  374. return false;
  375. }
  376. }
  377. static int atmel_spi_configure_dma(struct atmel_spi *as)
  378. {
  379. struct dma_slave_config slave_config;
  380. struct device *dev = &as->pdev->dev;
  381. int err;
  382. dma_cap_mask_t mask;
  383. dma_cap_zero(mask);
  384. dma_cap_set(DMA_SLAVE, mask);
  385. as->dma.chan_tx = dma_request_slave_channel_compat(mask, filter,
  386. &as->dma,
  387. dev, "tx");
  388. if (!as->dma.chan_tx) {
  389. dev_err(dev,
  390. "DMA TX channel not available, SPI unable to use DMA\n");
  391. err = -EBUSY;
  392. goto error;
  393. }
  394. as->dma.chan_rx = dma_request_slave_channel_compat(mask, filter,
  395. &as->dma,
  396. dev, "rx");
  397. if (!as->dma.chan_rx) {
  398. dev_err(dev,
  399. "DMA RX channel not available, SPI unable to use DMA\n");
  400. err = -EBUSY;
  401. goto error;
  402. }
  403. err = atmel_spi_dma_slave_config(as, &slave_config, 8);
  404. if (err)
  405. goto error;
  406. dev_info(&as->pdev->dev,
  407. "Using %s (tx) and %s (rx) for DMA transfers\n",
  408. dma_chan_name(as->dma.chan_tx),
  409. dma_chan_name(as->dma.chan_rx));
  410. return 0;
  411. error:
  412. if (as->dma.chan_rx)
  413. dma_release_channel(as->dma.chan_rx);
  414. if (as->dma.chan_tx)
  415. dma_release_channel(as->dma.chan_tx);
  416. return err;
  417. }
  418. static void atmel_spi_stop_dma(struct atmel_spi *as)
  419. {
  420. if (as->dma.chan_rx)
  421. as->dma.chan_rx->device->device_control(as->dma.chan_rx,
  422. DMA_TERMINATE_ALL, 0);
  423. if (as->dma.chan_tx)
  424. as->dma.chan_tx->device->device_control(as->dma.chan_tx,
  425. DMA_TERMINATE_ALL, 0);
  426. }
  427. static void atmel_spi_release_dma(struct atmel_spi *as)
  428. {
  429. if (as->dma.chan_rx)
  430. dma_release_channel(as->dma.chan_rx);
  431. if (as->dma.chan_tx)
  432. dma_release_channel(as->dma.chan_tx);
  433. }
  434. /* This function is called by the DMA driver from tasklet context */
  435. static void dma_callback(void *data)
  436. {
  437. struct spi_master *master = data;
  438. struct atmel_spi *as = spi_master_get_devdata(master);
  439. complete(&as->xfer_completion);
  440. }
  441. /*
  442. * Next transfer using PIO.
  443. */
  444. static void atmel_spi_next_xfer_pio(struct spi_master *master,
  445. struct spi_transfer *xfer)
  446. {
  447. struct atmel_spi *as = spi_master_get_devdata(master);
  448. unsigned long xfer_pos = xfer->len - as->current_remaining_bytes;
  449. dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_pio\n");
  450. /* Make sure data is not remaining in RDR */
  451. spi_readl(as, RDR);
  452. while (spi_readl(as, SR) & SPI_BIT(RDRF)) {
  453. spi_readl(as, RDR);
  454. cpu_relax();
  455. }
  456. if (xfer->tx_buf) {
  457. if (xfer->bits_per_word > 8)
  458. spi_writel(as, TDR, *(u16 *)(xfer->tx_buf + xfer_pos));
  459. else
  460. spi_writel(as, TDR, *(u8 *)(xfer->tx_buf + xfer_pos));
  461. } else {
  462. spi_writel(as, TDR, 0);
  463. }
  464. dev_dbg(master->dev.parent,
  465. " start pio xfer %p: len %u tx %p rx %p bitpw %d\n",
  466. xfer, xfer->len, xfer->tx_buf, xfer->rx_buf,
  467. xfer->bits_per_word);
  468. /* Enable relevant interrupts */
  469. spi_writel(as, IER, SPI_BIT(RDRF) | SPI_BIT(OVRES));
  470. }
  471. /*
  472. * Submit next transfer for DMA.
  473. */
  474. static int atmel_spi_next_xfer_dma_submit(struct spi_master *master,
  475. struct spi_transfer *xfer,
  476. u32 *plen)
  477. {
  478. struct atmel_spi *as = spi_master_get_devdata(master);
  479. struct dma_chan *rxchan = as->dma.chan_rx;
  480. struct dma_chan *txchan = as->dma.chan_tx;
  481. struct dma_async_tx_descriptor *rxdesc;
  482. struct dma_async_tx_descriptor *txdesc;
  483. struct dma_slave_config slave_config;
  484. dma_cookie_t cookie;
  485. u32 len = *plen;
  486. dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_dma_submit\n");
  487. /* Check that the channels are available */
  488. if (!rxchan || !txchan)
  489. return -ENODEV;
  490. /* release lock for DMA operations */
  491. atmel_spi_unlock(as);
  492. /* prepare the RX dma transfer */
  493. sg_init_table(&as->dma.sgrx, 1);
  494. if (xfer->rx_buf) {
  495. as->dma.sgrx.dma_address = xfer->rx_dma + xfer->len - *plen;
  496. } else {
  497. as->dma.sgrx.dma_address = as->buffer_dma;
  498. if (len > BUFFER_SIZE)
  499. len = BUFFER_SIZE;
  500. }
  501. /* prepare the TX dma transfer */
  502. sg_init_table(&as->dma.sgtx, 1);
  503. if (xfer->tx_buf) {
  504. as->dma.sgtx.dma_address = xfer->tx_dma + xfer->len - *plen;
  505. } else {
  506. as->dma.sgtx.dma_address = as->buffer_dma;
  507. if (len > BUFFER_SIZE)
  508. len = BUFFER_SIZE;
  509. memset(as->buffer, 0, len);
  510. }
  511. sg_dma_len(&as->dma.sgtx) = len;
  512. sg_dma_len(&as->dma.sgrx) = len;
  513. *plen = len;
  514. if (atmel_spi_dma_slave_config(as, &slave_config, 8))
  515. goto err_exit;
  516. /* Send both scatterlists */
  517. rxdesc = rxchan->device->device_prep_slave_sg(rxchan,
  518. &as->dma.sgrx,
  519. 1,
  520. DMA_FROM_DEVICE,
  521. DMA_PREP_INTERRUPT | DMA_CTRL_ACK,
  522. NULL);
  523. if (!rxdesc)
  524. goto err_dma;
  525. txdesc = txchan->device->device_prep_slave_sg(txchan,
  526. &as->dma.sgtx,
  527. 1,
  528. DMA_TO_DEVICE,
  529. DMA_PREP_INTERRUPT | DMA_CTRL_ACK,
  530. NULL);
  531. if (!txdesc)
  532. goto err_dma;
  533. dev_dbg(master->dev.parent,
  534. " start dma xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
  535. xfer, xfer->len, xfer->tx_buf, (unsigned long long)xfer->tx_dma,
  536. xfer->rx_buf, (unsigned long long)xfer->rx_dma);
  537. /* Enable relevant interrupts */
  538. spi_writel(as, IER, SPI_BIT(OVRES));
  539. /* Put the callback on the RX transfer only, that should finish last */
  540. rxdesc->callback = dma_callback;
  541. rxdesc->callback_param = master;
  542. /* Submit and fire RX and TX with TX last so we're ready to read! */
  543. cookie = rxdesc->tx_submit(rxdesc);
  544. if (dma_submit_error(cookie))
  545. goto err_dma;
  546. cookie = txdesc->tx_submit(txdesc);
  547. if (dma_submit_error(cookie))
  548. goto err_dma;
  549. rxchan->device->device_issue_pending(rxchan);
  550. txchan->device->device_issue_pending(txchan);
  551. /* take back lock */
  552. atmel_spi_lock(as);
  553. return 0;
  554. err_dma:
  555. spi_writel(as, IDR, SPI_BIT(OVRES));
  556. atmel_spi_stop_dma(as);
  557. err_exit:
  558. atmel_spi_lock(as);
  559. return -ENOMEM;
  560. }
  561. static void atmel_spi_next_xfer_data(struct spi_master *master,
  562. struct spi_transfer *xfer,
  563. dma_addr_t *tx_dma,
  564. dma_addr_t *rx_dma,
  565. u32 *plen)
  566. {
  567. struct atmel_spi *as = spi_master_get_devdata(master);
  568. u32 len = *plen;
  569. /* use scratch buffer only when rx or tx data is unspecified */
  570. if (xfer->rx_buf)
  571. *rx_dma = xfer->rx_dma + xfer->len - *plen;
  572. else {
  573. *rx_dma = as->buffer_dma;
  574. if (len > BUFFER_SIZE)
  575. len = BUFFER_SIZE;
  576. }
  577. if (xfer->tx_buf)
  578. *tx_dma = xfer->tx_dma + xfer->len - *plen;
  579. else {
  580. *tx_dma = as->buffer_dma;
  581. if (len > BUFFER_SIZE)
  582. len = BUFFER_SIZE;
  583. memset(as->buffer, 0, len);
  584. dma_sync_single_for_device(&as->pdev->dev,
  585. as->buffer_dma, len, DMA_TO_DEVICE);
  586. }
  587. *plen = len;
  588. }
  589. static int atmel_spi_set_xfer_speed(struct atmel_spi *as,
  590. struct spi_device *spi,
  591. struct spi_transfer *xfer)
  592. {
  593. u32 scbr, csr;
  594. unsigned long bus_hz;
  595. /* v1 chips start out at half the peripheral bus speed. */
  596. bus_hz = clk_get_rate(as->clk);
  597. if (!atmel_spi_is_v2(as))
  598. bus_hz /= 2;
  599. /*
  600. * Calculate the lowest divider that satisfies the
  601. * constraint, assuming div32/fdiv/mbz == 0.
  602. */
  603. if (xfer->speed_hz)
  604. scbr = DIV_ROUND_UP(bus_hz, xfer->speed_hz);
  605. else
  606. /*
  607. * This can happend if max_speed is null.
  608. * In this case, we set the lowest possible speed
  609. */
  610. scbr = 0xff;
  611. /*
  612. * If the resulting divider doesn't fit into the
  613. * register bitfield, we can't satisfy the constraint.
  614. */
  615. if (scbr >= (1 << SPI_SCBR_SIZE)) {
  616. dev_err(&spi->dev,
  617. "setup: %d Hz too slow, scbr %u; min %ld Hz\n",
  618. xfer->speed_hz, scbr, bus_hz/255);
  619. return -EINVAL;
  620. }
  621. if (scbr == 0) {
  622. dev_err(&spi->dev,
  623. "setup: %d Hz too high, scbr %u; max %ld Hz\n",
  624. xfer->speed_hz, scbr, bus_hz);
  625. return -EINVAL;
  626. }
  627. csr = spi_readl(as, CSR0 + 4 * spi->chip_select);
  628. csr = SPI_BFINS(SCBR, scbr, csr);
  629. spi_writel(as, CSR0 + 4 * spi->chip_select, csr);
  630. return 0;
  631. }
  632. /*
  633. * Submit next transfer for PDC.
  634. * lock is held, spi irq is blocked
  635. */
  636. static void atmel_spi_pdc_next_xfer(struct spi_master *master,
  637. struct spi_message *msg,
  638. struct spi_transfer *xfer)
  639. {
  640. struct atmel_spi *as = spi_master_get_devdata(master);
  641. u32 len;
  642. dma_addr_t tx_dma, rx_dma;
  643. spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
  644. len = as->current_remaining_bytes;
  645. atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
  646. as->current_remaining_bytes -= len;
  647. spi_writel(as, RPR, rx_dma);
  648. spi_writel(as, TPR, tx_dma);
  649. if (msg->spi->bits_per_word > 8)
  650. len >>= 1;
  651. spi_writel(as, RCR, len);
  652. spi_writel(as, TCR, len);
  653. dev_dbg(&msg->spi->dev,
  654. " start xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
  655. xfer, xfer->len, xfer->tx_buf,
  656. (unsigned long long)xfer->tx_dma, xfer->rx_buf,
  657. (unsigned long long)xfer->rx_dma);
  658. if (as->current_remaining_bytes) {
  659. len = as->current_remaining_bytes;
  660. atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
  661. as->current_remaining_bytes -= len;
  662. spi_writel(as, RNPR, rx_dma);
  663. spi_writel(as, TNPR, tx_dma);
  664. if (msg->spi->bits_per_word > 8)
  665. len >>= 1;
  666. spi_writel(as, RNCR, len);
  667. spi_writel(as, TNCR, len);
  668. dev_dbg(&msg->spi->dev,
  669. " next xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
  670. xfer, xfer->len, xfer->tx_buf,
  671. (unsigned long long)xfer->tx_dma, xfer->rx_buf,
  672. (unsigned long long)xfer->rx_dma);
  673. }
  674. /* REVISIT: We're waiting for ENDRX before we start the next
  675. * transfer because we need to handle some difficult timing
  676. * issues otherwise. If we wait for ENDTX in one transfer and
  677. * then starts waiting for ENDRX in the next, it's difficult
  678. * to tell the difference between the ENDRX interrupt we're
  679. * actually waiting for and the ENDRX interrupt of the
  680. * previous transfer.
  681. *
  682. * It should be doable, though. Just not now...
  683. */
  684. spi_writel(as, IER, SPI_BIT(ENDRX) | SPI_BIT(OVRES));
  685. spi_writel(as, PTCR, SPI_BIT(TXTEN) | SPI_BIT(RXTEN));
  686. }
  687. /*
  688. * For DMA, tx_buf/tx_dma have the same relationship as rx_buf/rx_dma:
  689. * - The buffer is either valid for CPU access, else NULL
  690. * - If the buffer is valid, so is its DMA address
  691. *
  692. * This driver manages the dma address unless message->is_dma_mapped.
  693. */
  694. static int
  695. atmel_spi_dma_map_xfer(struct atmel_spi *as, struct spi_transfer *xfer)
  696. {
  697. struct device *dev = &as->pdev->dev;
  698. xfer->tx_dma = xfer->rx_dma = INVALID_DMA_ADDRESS;
  699. if (xfer->tx_buf) {
  700. /* tx_buf is a const void* where we need a void * for the dma
  701. * mapping */
  702. void *nonconst_tx = (void *)xfer->tx_buf;
  703. xfer->tx_dma = dma_map_single(dev,
  704. nonconst_tx, xfer->len,
  705. DMA_TO_DEVICE);
  706. if (dma_mapping_error(dev, xfer->tx_dma))
  707. return -ENOMEM;
  708. }
  709. if (xfer->rx_buf) {
  710. xfer->rx_dma = dma_map_single(dev,
  711. xfer->rx_buf, xfer->len,
  712. DMA_FROM_DEVICE);
  713. if (dma_mapping_error(dev, xfer->rx_dma)) {
  714. if (xfer->tx_buf)
  715. dma_unmap_single(dev,
  716. xfer->tx_dma, xfer->len,
  717. DMA_TO_DEVICE);
  718. return -ENOMEM;
  719. }
  720. }
  721. return 0;
  722. }
  723. static void atmel_spi_dma_unmap_xfer(struct spi_master *master,
  724. struct spi_transfer *xfer)
  725. {
  726. if (xfer->tx_dma != INVALID_DMA_ADDRESS)
  727. dma_unmap_single(master->dev.parent, xfer->tx_dma,
  728. xfer->len, DMA_TO_DEVICE);
  729. if (xfer->rx_dma != INVALID_DMA_ADDRESS)
  730. dma_unmap_single(master->dev.parent, xfer->rx_dma,
  731. xfer->len, DMA_FROM_DEVICE);
  732. }
  733. static void atmel_spi_disable_pdc_transfer(struct atmel_spi *as)
  734. {
  735. spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
  736. }
  737. /* Called from IRQ
  738. *
  739. * Must update "current_remaining_bytes" to keep track of data
  740. * to transfer.
  741. */
  742. static void
  743. atmel_spi_pump_pio_data(struct atmel_spi *as, struct spi_transfer *xfer)
  744. {
  745. u8 *rxp;
  746. u16 *rxp16;
  747. unsigned long xfer_pos = xfer->len - as->current_remaining_bytes;
  748. if (xfer->rx_buf) {
  749. if (xfer->bits_per_word > 8) {
  750. rxp16 = (u16 *)(((u8 *)xfer->rx_buf) + xfer_pos);
  751. *rxp16 = spi_readl(as, RDR);
  752. } else {
  753. rxp = ((u8 *)xfer->rx_buf) + xfer_pos;
  754. *rxp = spi_readl(as, RDR);
  755. }
  756. } else {
  757. spi_readl(as, RDR);
  758. }
  759. if (xfer->bits_per_word > 8) {
  760. as->current_remaining_bytes -= 2;
  761. if (as->current_remaining_bytes < 0)
  762. as->current_remaining_bytes = 0;
  763. } else {
  764. as->current_remaining_bytes--;
  765. }
  766. }
  767. /* Interrupt
  768. *
  769. * No need for locking in this Interrupt handler: done_status is the
  770. * only information modified.
  771. */
  772. static irqreturn_t
  773. atmel_spi_pio_interrupt(int irq, void *dev_id)
  774. {
  775. struct spi_master *master = dev_id;
  776. struct atmel_spi *as = spi_master_get_devdata(master);
  777. u32 status, pending, imr;
  778. struct spi_transfer *xfer;
  779. int ret = IRQ_NONE;
  780. imr = spi_readl(as, IMR);
  781. status = spi_readl(as, SR);
  782. pending = status & imr;
  783. if (pending & SPI_BIT(OVRES)) {
  784. ret = IRQ_HANDLED;
  785. spi_writel(as, IDR, SPI_BIT(OVRES));
  786. dev_warn(master->dev.parent, "overrun\n");
  787. /*
  788. * When we get an overrun, we disregard the current
  789. * transfer. Data will not be copied back from any
  790. * bounce buffer and msg->actual_len will not be
  791. * updated with the last xfer.
  792. *
  793. * We will also not process any remaning transfers in
  794. * the message.
  795. */
  796. as->done_status = -EIO;
  797. smp_wmb();
  798. /* Clear any overrun happening while cleaning up */
  799. spi_readl(as, SR);
  800. complete(&as->xfer_completion);
  801. } else if (pending & SPI_BIT(RDRF)) {
  802. atmel_spi_lock(as);
  803. if (as->current_remaining_bytes) {
  804. ret = IRQ_HANDLED;
  805. xfer = as->current_transfer;
  806. atmel_spi_pump_pio_data(as, xfer);
  807. if (!as->current_remaining_bytes)
  808. spi_writel(as, IDR, pending);
  809. complete(&as->xfer_completion);
  810. }
  811. atmel_spi_unlock(as);
  812. } else {
  813. WARN_ONCE(pending, "IRQ not handled, pending = %x\n", pending);
  814. ret = IRQ_HANDLED;
  815. spi_writel(as, IDR, pending);
  816. }
  817. return ret;
  818. }
  819. static irqreturn_t
  820. atmel_spi_pdc_interrupt(int irq, void *dev_id)
  821. {
  822. struct spi_master *master = dev_id;
  823. struct atmel_spi *as = spi_master_get_devdata(master);
  824. u32 status, pending, imr;
  825. int ret = IRQ_NONE;
  826. imr = spi_readl(as, IMR);
  827. status = spi_readl(as, SR);
  828. pending = status & imr;
  829. if (pending & SPI_BIT(OVRES)) {
  830. ret = IRQ_HANDLED;
  831. spi_writel(as, IDR, (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX)
  832. | SPI_BIT(OVRES)));
  833. /* Clear any overrun happening while cleaning up */
  834. spi_readl(as, SR);
  835. as->done_status = -EIO;
  836. complete(&as->xfer_completion);
  837. } else if (pending & (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX))) {
  838. ret = IRQ_HANDLED;
  839. spi_writel(as, IDR, pending);
  840. complete(&as->xfer_completion);
  841. }
  842. return ret;
  843. }
  844. static int atmel_spi_setup(struct spi_device *spi)
  845. {
  846. struct atmel_spi *as;
  847. struct atmel_spi_device *asd;
  848. u32 csr;
  849. unsigned int bits = spi->bits_per_word;
  850. unsigned int npcs_pin;
  851. int ret;
  852. as = spi_master_get_devdata(spi->master);
  853. /* see notes above re chipselect */
  854. if (!atmel_spi_is_v2(as)
  855. && spi->chip_select == 0
  856. && (spi->mode & SPI_CS_HIGH)) {
  857. dev_dbg(&spi->dev, "setup: can't be active-high\n");
  858. return -EINVAL;
  859. }
  860. csr = SPI_BF(BITS, bits - 8);
  861. if (spi->mode & SPI_CPOL)
  862. csr |= SPI_BIT(CPOL);
  863. if (!(spi->mode & SPI_CPHA))
  864. csr |= SPI_BIT(NCPHA);
  865. /* DLYBS is mostly irrelevant since we manage chipselect using GPIOs.
  866. *
  867. * DLYBCT would add delays between words, slowing down transfers.
  868. * It could potentially be useful to cope with DMA bottlenecks, but
  869. * in those cases it's probably best to just use a lower bitrate.
  870. */
  871. csr |= SPI_BF(DLYBS, 0);
  872. csr |= SPI_BF(DLYBCT, 0);
  873. /* chipselect must have been muxed as GPIO (e.g. in board setup) */
  874. npcs_pin = (unsigned int)spi->controller_data;
  875. if (gpio_is_valid(spi->cs_gpio))
  876. npcs_pin = spi->cs_gpio;
  877. asd = spi->controller_state;
  878. if (!asd) {
  879. asd = kzalloc(sizeof(struct atmel_spi_device), GFP_KERNEL);
  880. if (!asd)
  881. return -ENOMEM;
  882. ret = gpio_request(npcs_pin, dev_name(&spi->dev));
  883. if (ret) {
  884. kfree(asd);
  885. return ret;
  886. }
  887. asd->npcs_pin = npcs_pin;
  888. spi->controller_state = asd;
  889. gpio_direction_output(npcs_pin, !(spi->mode & SPI_CS_HIGH));
  890. }
  891. asd->csr = csr;
  892. dev_dbg(&spi->dev,
  893. "setup: bpw %u mode 0x%x -> csr%d %08x\n",
  894. bits, spi->mode, spi->chip_select, csr);
  895. if (!atmel_spi_is_v2(as))
  896. spi_writel(as, CSR0 + 4 * spi->chip_select, csr);
  897. return 0;
  898. }
  899. static int atmel_spi_one_transfer(struct spi_master *master,
  900. struct spi_message *msg,
  901. struct spi_transfer *xfer)
  902. {
  903. struct atmel_spi *as;
  904. struct spi_device *spi = msg->spi;
  905. u8 bits;
  906. u32 len;
  907. struct atmel_spi_device *asd;
  908. int timeout;
  909. int ret;
  910. as = spi_master_get_devdata(master);
  911. if (!(xfer->tx_buf || xfer->rx_buf) && xfer->len) {
  912. dev_dbg(&spi->dev, "missing rx or tx buf\n");
  913. return -EINVAL;
  914. }
  915. if (xfer->bits_per_word) {
  916. asd = spi->controller_state;
  917. bits = (asd->csr >> 4) & 0xf;
  918. if (bits != xfer->bits_per_word - 8) {
  919. dev_dbg(&spi->dev,
  920. "you can't yet change bits_per_word in transfers\n");
  921. return -ENOPROTOOPT;
  922. }
  923. }
  924. /*
  925. * DMA map early, for performance (empties dcache ASAP) and
  926. * better fault reporting.
  927. */
  928. if ((!msg->is_dma_mapped)
  929. && (atmel_spi_use_dma(as, xfer) || as->use_pdc)) {
  930. if (atmel_spi_dma_map_xfer(as, xfer) < 0)
  931. return -ENOMEM;
  932. }
  933. atmel_spi_set_xfer_speed(as, msg->spi, xfer);
  934. as->done_status = 0;
  935. as->current_transfer = xfer;
  936. as->current_remaining_bytes = xfer->len;
  937. while (as->current_remaining_bytes) {
  938. reinit_completion(&as->xfer_completion);
  939. if (as->use_pdc) {
  940. atmel_spi_pdc_next_xfer(master, msg, xfer);
  941. } else if (atmel_spi_use_dma(as, xfer)) {
  942. len = as->current_remaining_bytes;
  943. ret = atmel_spi_next_xfer_dma_submit(master,
  944. xfer, &len);
  945. if (ret) {
  946. dev_err(&spi->dev,
  947. "unable to use DMA, fallback to PIO\n");
  948. atmel_spi_next_xfer_pio(master, xfer);
  949. } else {
  950. as->current_remaining_bytes -= len;
  951. if (as->current_remaining_bytes < 0)
  952. as->current_remaining_bytes = 0;
  953. }
  954. } else {
  955. atmel_spi_next_xfer_pio(master, xfer);
  956. }
  957. ret = wait_for_completion_timeout(&as->xfer_completion,
  958. SPI_DMA_TIMEOUT);
  959. if (WARN_ON(ret == 0)) {
  960. dev_err(&spi->dev,
  961. "spi trasfer timeout, err %d\n", ret);
  962. as->done_status = -EIO;
  963. } else {
  964. ret = 0;
  965. }
  966. if (as->done_status)
  967. break;
  968. }
  969. if (as->done_status) {
  970. if (as->use_pdc) {
  971. dev_warn(master->dev.parent,
  972. "overrun (%u/%u remaining)\n",
  973. spi_readl(as, TCR), spi_readl(as, RCR));
  974. /*
  975. * Clean up DMA registers and make sure the data
  976. * registers are empty.
  977. */
  978. spi_writel(as, RNCR, 0);
  979. spi_writel(as, TNCR, 0);
  980. spi_writel(as, RCR, 0);
  981. spi_writel(as, TCR, 0);
  982. for (timeout = 1000; timeout; timeout--)
  983. if (spi_readl(as, SR) & SPI_BIT(TXEMPTY))
  984. break;
  985. if (!timeout)
  986. dev_warn(master->dev.parent,
  987. "timeout waiting for TXEMPTY");
  988. while (spi_readl(as, SR) & SPI_BIT(RDRF))
  989. spi_readl(as, RDR);
  990. /* Clear any overrun happening while cleaning up */
  991. spi_readl(as, SR);
  992. } else if (atmel_spi_use_dma(as, xfer)) {
  993. atmel_spi_stop_dma(as);
  994. }
  995. if (!msg->is_dma_mapped
  996. && (atmel_spi_use_dma(as, xfer) || as->use_pdc))
  997. atmel_spi_dma_unmap_xfer(master, xfer);
  998. return 0;
  999. } else {
  1000. /* only update length if no error */
  1001. msg->actual_length += xfer->len;
  1002. }
  1003. if (!msg->is_dma_mapped
  1004. && (atmel_spi_use_dma(as, xfer) || as->use_pdc))
  1005. atmel_spi_dma_unmap_xfer(master, xfer);
  1006. if (xfer->delay_usecs)
  1007. udelay(xfer->delay_usecs);
  1008. if (xfer->cs_change) {
  1009. if (list_is_last(&xfer->transfer_list,
  1010. &msg->transfers)) {
  1011. as->keep_cs = true;
  1012. } else {
  1013. as->cs_active = !as->cs_active;
  1014. if (as->cs_active)
  1015. cs_activate(as, msg->spi);
  1016. else
  1017. cs_deactivate(as, msg->spi);
  1018. }
  1019. }
  1020. return 0;
  1021. }
  1022. static int atmel_spi_transfer_one_message(struct spi_master *master,
  1023. struct spi_message *msg)
  1024. {
  1025. struct atmel_spi *as;
  1026. struct spi_transfer *xfer;
  1027. struct spi_device *spi = msg->spi;
  1028. int ret = 0;
  1029. as = spi_master_get_devdata(master);
  1030. dev_dbg(&spi->dev, "new message %p submitted for %s\n",
  1031. msg, dev_name(&spi->dev));
  1032. atmel_spi_lock(as);
  1033. cs_activate(as, spi);
  1034. as->cs_active = true;
  1035. as->keep_cs = false;
  1036. msg->status = 0;
  1037. msg->actual_length = 0;
  1038. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  1039. ret = atmel_spi_one_transfer(master, msg, xfer);
  1040. if (ret)
  1041. goto msg_done;
  1042. }
  1043. if (as->use_pdc)
  1044. atmel_spi_disable_pdc_transfer(as);
  1045. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  1046. dev_dbg(&spi->dev,
  1047. " xfer %p: len %u tx %p/%pad rx %p/%pad\n",
  1048. xfer, xfer->len,
  1049. xfer->tx_buf, &xfer->tx_dma,
  1050. xfer->rx_buf, &xfer->rx_dma);
  1051. }
  1052. msg_done:
  1053. if (!as->keep_cs)
  1054. cs_deactivate(as, msg->spi);
  1055. atmel_spi_unlock(as);
  1056. msg->status = as->done_status;
  1057. spi_finalize_current_message(spi->master);
  1058. return ret;
  1059. }
  1060. static void atmel_spi_cleanup(struct spi_device *spi)
  1061. {
  1062. struct atmel_spi_device *asd = spi->controller_state;
  1063. unsigned gpio = (unsigned) spi->controller_data;
  1064. if (!asd)
  1065. return;
  1066. spi->controller_state = NULL;
  1067. gpio_free(gpio);
  1068. kfree(asd);
  1069. }
  1070. static inline unsigned int atmel_get_version(struct atmel_spi *as)
  1071. {
  1072. return spi_readl(as, VERSION) & 0x00000fff;
  1073. }
  1074. static void atmel_get_caps(struct atmel_spi *as)
  1075. {
  1076. unsigned int version;
  1077. version = atmel_get_version(as);
  1078. dev_info(&as->pdev->dev, "version: 0x%x\n", version);
  1079. as->caps.is_spi2 = version > 0x121;
  1080. as->caps.has_wdrbt = version >= 0x210;
  1081. as->caps.has_dma_support = version >= 0x212;
  1082. }
  1083. /*-------------------------------------------------------------------------*/
  1084. static int atmel_spi_probe(struct platform_device *pdev)
  1085. {
  1086. struct resource *regs;
  1087. int irq;
  1088. struct clk *clk;
  1089. int ret;
  1090. struct spi_master *master;
  1091. struct atmel_spi *as;
  1092. /* Select default pin state */
  1093. pinctrl_pm_select_default_state(&pdev->dev);
  1094. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1095. if (!regs)
  1096. return -ENXIO;
  1097. irq = platform_get_irq(pdev, 0);
  1098. if (irq < 0)
  1099. return irq;
  1100. clk = devm_clk_get(&pdev->dev, "spi_clk");
  1101. if (IS_ERR(clk))
  1102. return PTR_ERR(clk);
  1103. /* setup spi core then atmel-specific driver state */
  1104. ret = -ENOMEM;
  1105. master = spi_alloc_master(&pdev->dev, sizeof(*as));
  1106. if (!master)
  1107. goto out_free;
  1108. /* the spi->mode bits understood by this driver: */
  1109. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  1110. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 16);
  1111. master->dev.of_node = pdev->dev.of_node;
  1112. master->bus_num = pdev->id;
  1113. master->num_chipselect = master->dev.of_node ? 0 : 4;
  1114. master->setup = atmel_spi_setup;
  1115. master->transfer_one_message = atmel_spi_transfer_one_message;
  1116. master->cleanup = atmel_spi_cleanup;
  1117. platform_set_drvdata(pdev, master);
  1118. as = spi_master_get_devdata(master);
  1119. /*
  1120. * Scratch buffer is used for throwaway rx and tx data.
  1121. * It's coherent to minimize dcache pollution.
  1122. */
  1123. as->buffer = dma_alloc_coherent(&pdev->dev, BUFFER_SIZE,
  1124. &as->buffer_dma, GFP_KERNEL);
  1125. if (!as->buffer)
  1126. goto out_free;
  1127. spin_lock_init(&as->lock);
  1128. as->pdev = pdev;
  1129. as->regs = devm_ioremap_resource(&pdev->dev, regs);
  1130. if (IS_ERR(as->regs)) {
  1131. ret = PTR_ERR(as->regs);
  1132. goto out_free_buffer;
  1133. }
  1134. as->phybase = regs->start;
  1135. as->irq = irq;
  1136. as->clk = clk;
  1137. init_completion(&as->xfer_completion);
  1138. atmel_get_caps(as);
  1139. as->use_dma = false;
  1140. as->use_pdc = false;
  1141. if (as->caps.has_dma_support) {
  1142. if (atmel_spi_configure_dma(as) == 0)
  1143. as->use_dma = true;
  1144. } else {
  1145. as->use_pdc = true;
  1146. }
  1147. if (as->caps.has_dma_support && !as->use_dma)
  1148. dev_info(&pdev->dev, "Atmel SPI Controller using PIO only\n");
  1149. if (as->use_pdc) {
  1150. ret = devm_request_irq(&pdev->dev, irq, atmel_spi_pdc_interrupt,
  1151. 0, dev_name(&pdev->dev), master);
  1152. } else {
  1153. ret = devm_request_irq(&pdev->dev, irq, atmel_spi_pio_interrupt,
  1154. 0, dev_name(&pdev->dev), master);
  1155. }
  1156. if (ret)
  1157. goto out_unmap_regs;
  1158. /* Initialize the hardware */
  1159. ret = clk_prepare_enable(clk);
  1160. if (ret)
  1161. goto out_free_irq;
  1162. spi_writel(as, CR, SPI_BIT(SWRST));
  1163. spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
  1164. if (as->caps.has_wdrbt) {
  1165. spi_writel(as, MR, SPI_BIT(WDRBT) | SPI_BIT(MODFDIS)
  1166. | SPI_BIT(MSTR));
  1167. } else {
  1168. spi_writel(as, MR, SPI_BIT(MSTR) | SPI_BIT(MODFDIS));
  1169. }
  1170. if (as->use_pdc)
  1171. spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
  1172. spi_writel(as, CR, SPI_BIT(SPIEN));
  1173. /* go! */
  1174. dev_info(&pdev->dev, "Atmel SPI Controller at 0x%08lx (irq %d)\n",
  1175. (unsigned long)regs->start, irq);
  1176. ret = devm_spi_register_master(&pdev->dev, master);
  1177. if (ret)
  1178. goto out_free_dma;
  1179. return 0;
  1180. out_free_dma:
  1181. if (as->use_dma)
  1182. atmel_spi_release_dma(as);
  1183. spi_writel(as, CR, SPI_BIT(SWRST));
  1184. spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
  1185. clk_disable_unprepare(clk);
  1186. out_free_irq:
  1187. out_unmap_regs:
  1188. out_free_buffer:
  1189. dma_free_coherent(&pdev->dev, BUFFER_SIZE, as->buffer,
  1190. as->buffer_dma);
  1191. out_free:
  1192. spi_master_put(master);
  1193. return ret;
  1194. }
  1195. static int atmel_spi_remove(struct platform_device *pdev)
  1196. {
  1197. struct spi_master *master = platform_get_drvdata(pdev);
  1198. struct atmel_spi *as = spi_master_get_devdata(master);
  1199. /* reset the hardware and block queue progress */
  1200. spin_lock_irq(&as->lock);
  1201. if (as->use_dma) {
  1202. atmel_spi_stop_dma(as);
  1203. atmel_spi_release_dma(as);
  1204. }
  1205. spi_writel(as, CR, SPI_BIT(SWRST));
  1206. spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
  1207. spi_readl(as, SR);
  1208. spin_unlock_irq(&as->lock);
  1209. dma_free_coherent(&pdev->dev, BUFFER_SIZE, as->buffer,
  1210. as->buffer_dma);
  1211. clk_disable_unprepare(as->clk);
  1212. return 0;
  1213. }
  1214. #ifdef CONFIG_PM_SLEEP
  1215. static int atmel_spi_suspend(struct device *dev)
  1216. {
  1217. struct spi_master *master = dev_get_drvdata(dev);
  1218. struct atmel_spi *as = spi_master_get_devdata(master);
  1219. int ret;
  1220. /* Stop the queue running */
  1221. ret = spi_master_suspend(master);
  1222. if (ret) {
  1223. dev_warn(dev, "cannot suspend master\n");
  1224. return ret;
  1225. }
  1226. clk_disable_unprepare(as->clk);
  1227. pinctrl_pm_select_sleep_state(dev);
  1228. return 0;
  1229. }
  1230. static int atmel_spi_resume(struct device *dev)
  1231. {
  1232. struct spi_master *master = dev_get_drvdata(dev);
  1233. struct atmel_spi *as = spi_master_get_devdata(master);
  1234. int ret;
  1235. pinctrl_pm_select_default_state(dev);
  1236. clk_prepare_enable(as->clk);
  1237. /* Start the queue running */
  1238. ret = spi_master_resume(master);
  1239. if (ret)
  1240. dev_err(dev, "problem starting queue (%d)\n", ret);
  1241. return ret;
  1242. }
  1243. static SIMPLE_DEV_PM_OPS(atmel_spi_pm_ops, atmel_spi_suspend, atmel_spi_resume);
  1244. #define ATMEL_SPI_PM_OPS (&atmel_spi_pm_ops)
  1245. #else
  1246. #define ATMEL_SPI_PM_OPS NULL
  1247. #endif
  1248. #if defined(CONFIG_OF)
  1249. static const struct of_device_id atmel_spi_dt_ids[] = {
  1250. { .compatible = "atmel,at91rm9200-spi" },
  1251. { /* sentinel */ }
  1252. };
  1253. MODULE_DEVICE_TABLE(of, atmel_spi_dt_ids);
  1254. #endif
  1255. static struct platform_driver atmel_spi_driver = {
  1256. .driver = {
  1257. .name = "atmel_spi",
  1258. .owner = THIS_MODULE,
  1259. .pm = ATMEL_SPI_PM_OPS,
  1260. .of_match_table = of_match_ptr(atmel_spi_dt_ids),
  1261. },
  1262. .probe = atmel_spi_probe,
  1263. .remove = atmel_spi_remove,
  1264. };
  1265. module_platform_driver(atmel_spi_driver);
  1266. MODULE_DESCRIPTION("Atmel AT32/AT91 SPI Controller driver");
  1267. MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
  1268. MODULE_LICENSE("GPL");
  1269. MODULE_ALIAS("platform:atmel_spi");