rockchip_drm_vop.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655
  1. /*
  2. * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
  3. * Author:Mark Yao <mark.yao@rock-chips.com>
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <drm/drm.h>
  15. #include <drm/drmP.h>
  16. #include <drm/drm_atomic.h>
  17. #include <drm/drm_crtc.h>
  18. #include <drm/drm_crtc_helper.h>
  19. #include <drm/drm_flip_work.h>
  20. #include <drm/drm_plane_helper.h>
  21. #ifdef CONFIG_DRM_ANALOGIX_DP
  22. #include <drm/bridge/analogix_dp.h>
  23. #endif
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/clk.h>
  28. #include <linux/iopoll.h>
  29. #include <linux/of.h>
  30. #include <linux/of_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/component.h>
  33. #include <linux/reset.h>
  34. #include <linux/delay.h>
  35. #include "rockchip_drm_drv.h"
  36. #include "rockchip_drm_gem.h"
  37. #include "rockchip_drm_fb.h"
  38. #include "rockchip_drm_psr.h"
  39. #include "rockchip_drm_vop.h"
  40. #define __REG_SET_RELAXED(x, off, mask, shift, v, write_mask) \
  41. vop_mask_write(x, off, mask, shift, v, write_mask, true)
  42. #define __REG_SET_NORMAL(x, off, mask, shift, v, write_mask) \
  43. vop_mask_write(x, off, mask, shift, v, write_mask, false)
  44. #define REG_SET(x, base, reg, v, mode) \
  45. __REG_SET_##mode(x, base + reg.offset, \
  46. reg.mask, reg.shift, v, reg.write_mask)
  47. #define REG_SET_MASK(x, base, reg, mask, v, mode) \
  48. __REG_SET_##mode(x, base + reg.offset, \
  49. mask, reg.shift, v, reg.write_mask)
  50. #define VOP_WIN_SET(x, win, name, v) \
  51. REG_SET(x, win->base, win->phy->name, v, RELAXED)
  52. #define VOP_SCL_SET(x, win, name, v) \
  53. REG_SET(x, win->base, win->phy->scl->name, v, RELAXED)
  54. #define VOP_SCL_SET_EXT(x, win, name, v) \
  55. REG_SET(x, win->base, win->phy->scl->ext->name, v, RELAXED)
  56. #define VOP_CTRL_SET(x, name, v) \
  57. REG_SET(x, 0, (x)->data->ctrl->name, v, NORMAL)
  58. #define VOP_INTR_GET(vop, name) \
  59. vop_read_reg(vop, 0, &vop->data->ctrl->name)
  60. #define VOP_INTR_SET(vop, name, mask, v) \
  61. REG_SET_MASK(vop, 0, vop->data->intr->name, mask, v, NORMAL)
  62. #define VOP_INTR_SET_TYPE(vop, name, type, v) \
  63. do { \
  64. int i, reg = 0, mask = 0; \
  65. for (i = 0; i < vop->data->intr->nintrs; i++) { \
  66. if (vop->data->intr->intrs[i] & type) { \
  67. reg |= (v) << i; \
  68. mask |= 1 << i; \
  69. } \
  70. } \
  71. VOP_INTR_SET(vop, name, mask, reg); \
  72. } while (0)
  73. #define VOP_INTR_GET_TYPE(vop, name, type) \
  74. vop_get_intr_type(vop, &vop->data->intr->name, type)
  75. #define VOP_WIN_GET(x, win, name) \
  76. vop_read_reg(x, win->base, &win->phy->name)
  77. #define VOP_WIN_GET_YRGBADDR(vop, win) \
  78. vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
  79. #define to_vop(x) container_of(x, struct vop, crtc)
  80. #define to_vop_win(x) container_of(x, struct vop_win, base)
  81. enum vop_pending {
  82. VOP_PENDING_FB_UNREF,
  83. };
  84. struct vop_win {
  85. struct drm_plane base;
  86. const struct vop_win_data *data;
  87. struct vop *vop;
  88. };
  89. struct vop {
  90. struct drm_crtc crtc;
  91. struct device *dev;
  92. struct drm_device *drm_dev;
  93. bool is_enabled;
  94. /* mutex vsync_ work */
  95. struct mutex vsync_mutex;
  96. bool vsync_work_pending;
  97. struct completion dsp_hold_completion;
  98. /* protected by dev->event_lock */
  99. struct drm_pending_vblank_event *event;
  100. struct drm_flip_work fb_unref_work;
  101. unsigned long pending;
  102. struct completion line_flag_completion;
  103. const struct vop_data *data;
  104. uint32_t *regsbak;
  105. void __iomem *regs;
  106. /* physical map length of vop register */
  107. uint32_t len;
  108. /* one time only one process allowed to config the register */
  109. spinlock_t reg_lock;
  110. /* lock vop irq reg */
  111. spinlock_t irq_lock;
  112. unsigned int irq;
  113. /* vop AHP clk */
  114. struct clk *hclk;
  115. /* vop dclk */
  116. struct clk *dclk;
  117. /* vop share memory frequency */
  118. struct clk *aclk;
  119. /* vop dclk reset */
  120. struct reset_control *dclk_rst;
  121. struct vop_win win[];
  122. };
  123. static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
  124. {
  125. writel(v, vop->regs + offset);
  126. vop->regsbak[offset >> 2] = v;
  127. }
  128. static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
  129. {
  130. return readl(vop->regs + offset);
  131. }
  132. static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
  133. const struct vop_reg *reg)
  134. {
  135. return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
  136. }
  137. static inline void vop_mask_write(struct vop *vop, uint32_t offset,
  138. uint32_t mask, uint32_t shift, uint32_t v,
  139. bool write_mask, bool relaxed)
  140. {
  141. if (!mask)
  142. return;
  143. if (write_mask) {
  144. v = ((v << shift) & 0xffff) | (mask << (shift + 16));
  145. } else {
  146. uint32_t cached_val = vop->regsbak[offset >> 2];
  147. v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
  148. vop->regsbak[offset >> 2] = v;
  149. }
  150. if (relaxed)
  151. writel_relaxed(v, vop->regs + offset);
  152. else
  153. writel(v, vop->regs + offset);
  154. }
  155. static inline uint32_t vop_get_intr_type(struct vop *vop,
  156. const struct vop_reg *reg, int type)
  157. {
  158. uint32_t i, ret = 0;
  159. uint32_t regs = vop_read_reg(vop, 0, reg);
  160. for (i = 0; i < vop->data->intr->nintrs; i++) {
  161. if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
  162. ret |= vop->data->intr->intrs[i];
  163. }
  164. return ret;
  165. }
  166. static inline void vop_cfg_done(struct vop *vop)
  167. {
  168. VOP_CTRL_SET(vop, cfg_done, 1);
  169. }
  170. static bool has_rb_swapped(uint32_t format)
  171. {
  172. switch (format) {
  173. case DRM_FORMAT_XBGR8888:
  174. case DRM_FORMAT_ABGR8888:
  175. case DRM_FORMAT_BGR888:
  176. case DRM_FORMAT_BGR565:
  177. return true;
  178. default:
  179. return false;
  180. }
  181. }
  182. static enum vop_data_format vop_convert_format(uint32_t format)
  183. {
  184. switch (format) {
  185. case DRM_FORMAT_XRGB8888:
  186. case DRM_FORMAT_ARGB8888:
  187. case DRM_FORMAT_XBGR8888:
  188. case DRM_FORMAT_ABGR8888:
  189. return VOP_FMT_ARGB8888;
  190. case DRM_FORMAT_RGB888:
  191. case DRM_FORMAT_BGR888:
  192. return VOP_FMT_RGB888;
  193. case DRM_FORMAT_RGB565:
  194. case DRM_FORMAT_BGR565:
  195. return VOP_FMT_RGB565;
  196. case DRM_FORMAT_NV12:
  197. return VOP_FMT_YUV420SP;
  198. case DRM_FORMAT_NV16:
  199. return VOP_FMT_YUV422SP;
  200. case DRM_FORMAT_NV24:
  201. return VOP_FMT_YUV444SP;
  202. default:
  203. DRM_ERROR("unsupported format[%08x]\n", format);
  204. return -EINVAL;
  205. }
  206. }
  207. static bool is_yuv_support(uint32_t format)
  208. {
  209. switch (format) {
  210. case DRM_FORMAT_NV12:
  211. case DRM_FORMAT_NV16:
  212. case DRM_FORMAT_NV24:
  213. return true;
  214. default:
  215. return false;
  216. }
  217. }
  218. static bool is_alpha_support(uint32_t format)
  219. {
  220. switch (format) {
  221. case DRM_FORMAT_ARGB8888:
  222. case DRM_FORMAT_ABGR8888:
  223. return true;
  224. default:
  225. return false;
  226. }
  227. }
  228. static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
  229. uint32_t dst, bool is_horizontal,
  230. int vsu_mode, int *vskiplines)
  231. {
  232. uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
  233. if (is_horizontal) {
  234. if (mode == SCALE_UP)
  235. val = GET_SCL_FT_BIC(src, dst);
  236. else if (mode == SCALE_DOWN)
  237. val = GET_SCL_FT_BILI_DN(src, dst);
  238. } else {
  239. if (mode == SCALE_UP) {
  240. if (vsu_mode == SCALE_UP_BIL)
  241. val = GET_SCL_FT_BILI_UP(src, dst);
  242. else
  243. val = GET_SCL_FT_BIC(src, dst);
  244. } else if (mode == SCALE_DOWN) {
  245. if (vskiplines) {
  246. *vskiplines = scl_get_vskiplines(src, dst);
  247. val = scl_get_bili_dn_vskip(src, dst,
  248. *vskiplines);
  249. } else {
  250. val = GET_SCL_FT_BILI_DN(src, dst);
  251. }
  252. }
  253. }
  254. return val;
  255. }
  256. static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
  257. uint32_t src_w, uint32_t src_h, uint32_t dst_w,
  258. uint32_t dst_h, uint32_t pixel_format)
  259. {
  260. uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
  261. uint16_t cbcr_hor_scl_mode = SCALE_NONE;
  262. uint16_t cbcr_ver_scl_mode = SCALE_NONE;
  263. int hsub = drm_format_horz_chroma_subsampling(pixel_format);
  264. int vsub = drm_format_vert_chroma_subsampling(pixel_format);
  265. bool is_yuv = is_yuv_support(pixel_format);
  266. uint16_t cbcr_src_w = src_w / hsub;
  267. uint16_t cbcr_src_h = src_h / vsub;
  268. uint16_t vsu_mode;
  269. uint16_t lb_mode;
  270. uint32_t val;
  271. int vskiplines = 0;
  272. if (dst_w > 3840) {
  273. DRM_DEV_ERROR(vop->dev, "Maximum dst width (3840) exceeded\n");
  274. return;
  275. }
  276. if (!win->phy->scl->ext) {
  277. VOP_SCL_SET(vop, win, scale_yrgb_x,
  278. scl_cal_scale2(src_w, dst_w));
  279. VOP_SCL_SET(vop, win, scale_yrgb_y,
  280. scl_cal_scale2(src_h, dst_h));
  281. if (is_yuv) {
  282. VOP_SCL_SET(vop, win, scale_cbcr_x,
  283. scl_cal_scale2(cbcr_src_w, dst_w));
  284. VOP_SCL_SET(vop, win, scale_cbcr_y,
  285. scl_cal_scale2(cbcr_src_h, dst_h));
  286. }
  287. return;
  288. }
  289. yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
  290. yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
  291. if (is_yuv) {
  292. cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
  293. cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
  294. if (cbcr_hor_scl_mode == SCALE_DOWN)
  295. lb_mode = scl_vop_cal_lb_mode(dst_w, true);
  296. else
  297. lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
  298. } else {
  299. if (yrgb_hor_scl_mode == SCALE_DOWN)
  300. lb_mode = scl_vop_cal_lb_mode(dst_w, false);
  301. else
  302. lb_mode = scl_vop_cal_lb_mode(src_w, false);
  303. }
  304. VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
  305. if (lb_mode == LB_RGB_3840X2) {
  306. if (yrgb_ver_scl_mode != SCALE_NONE) {
  307. DRM_DEV_ERROR(vop->dev, "not allow yrgb ver scale\n");
  308. return;
  309. }
  310. if (cbcr_ver_scl_mode != SCALE_NONE) {
  311. DRM_DEV_ERROR(vop->dev, "not allow cbcr ver scale\n");
  312. return;
  313. }
  314. vsu_mode = SCALE_UP_BIL;
  315. } else if (lb_mode == LB_RGB_2560X4) {
  316. vsu_mode = SCALE_UP_BIL;
  317. } else {
  318. vsu_mode = SCALE_UP_BIC;
  319. }
  320. val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
  321. true, 0, NULL);
  322. VOP_SCL_SET(vop, win, scale_yrgb_x, val);
  323. val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
  324. false, vsu_mode, &vskiplines);
  325. VOP_SCL_SET(vop, win, scale_yrgb_y, val);
  326. VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
  327. VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
  328. VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
  329. VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
  330. VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
  331. VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
  332. VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
  333. if (is_yuv) {
  334. val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
  335. dst_w, true, 0, NULL);
  336. VOP_SCL_SET(vop, win, scale_cbcr_x, val);
  337. val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
  338. dst_h, false, vsu_mode, &vskiplines);
  339. VOP_SCL_SET(vop, win, scale_cbcr_y, val);
  340. VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
  341. VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
  342. VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
  343. VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
  344. VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
  345. VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
  346. VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
  347. }
  348. }
  349. static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
  350. {
  351. unsigned long flags;
  352. if (WARN_ON(!vop->is_enabled))
  353. return;
  354. spin_lock_irqsave(&vop->irq_lock, flags);
  355. VOP_INTR_SET_TYPE(vop, clear, DSP_HOLD_VALID_INTR, 1);
  356. VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
  357. spin_unlock_irqrestore(&vop->irq_lock, flags);
  358. }
  359. static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
  360. {
  361. unsigned long flags;
  362. if (WARN_ON(!vop->is_enabled))
  363. return;
  364. spin_lock_irqsave(&vop->irq_lock, flags);
  365. VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
  366. spin_unlock_irqrestore(&vop->irq_lock, flags);
  367. }
  368. /*
  369. * (1) each frame starts at the start of the Vsync pulse which is signaled by
  370. * the "FRAME_SYNC" interrupt.
  371. * (2) the active data region of each frame ends at dsp_vact_end
  372. * (3) we should program this same number (dsp_vact_end) into dsp_line_frag_num,
  373. * to get "LINE_FLAG" interrupt at the end of the active on screen data.
  374. *
  375. * VOP_INTR_CTRL0.dsp_line_frag_num = VOP_DSP_VACT_ST_END.dsp_vact_end
  376. * Interrupts
  377. * LINE_FLAG -------------------------------+
  378. * FRAME_SYNC ----+ |
  379. * | |
  380. * v v
  381. * | Vsync | Vbp | Vactive | Vfp |
  382. * ^ ^ ^ ^
  383. * | | | |
  384. * | | | |
  385. * dsp_vs_end ------------+ | | | VOP_DSP_VTOTAL_VS_END
  386. * dsp_vact_start --------------+ | | VOP_DSP_VACT_ST_END
  387. * dsp_vact_end ----------------------------+ | VOP_DSP_VACT_ST_END
  388. * dsp_total -------------------------------------+ VOP_DSP_VTOTAL_VS_END
  389. */
  390. static bool vop_line_flag_irq_is_enabled(struct vop *vop)
  391. {
  392. uint32_t line_flag_irq;
  393. unsigned long flags;
  394. spin_lock_irqsave(&vop->irq_lock, flags);
  395. line_flag_irq = VOP_INTR_GET_TYPE(vop, enable, LINE_FLAG_INTR);
  396. spin_unlock_irqrestore(&vop->irq_lock, flags);
  397. return !!line_flag_irq;
  398. }
  399. static void vop_line_flag_irq_enable(struct vop *vop)
  400. {
  401. unsigned long flags;
  402. if (WARN_ON(!vop->is_enabled))
  403. return;
  404. spin_lock_irqsave(&vop->irq_lock, flags);
  405. VOP_INTR_SET_TYPE(vop, clear, LINE_FLAG_INTR, 1);
  406. VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
  407. spin_unlock_irqrestore(&vop->irq_lock, flags);
  408. }
  409. static void vop_line_flag_irq_disable(struct vop *vop)
  410. {
  411. unsigned long flags;
  412. if (WARN_ON(!vop->is_enabled))
  413. return;
  414. spin_lock_irqsave(&vop->irq_lock, flags);
  415. VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
  416. spin_unlock_irqrestore(&vop->irq_lock, flags);
  417. }
  418. static int vop_enable(struct drm_crtc *crtc)
  419. {
  420. struct vop *vop = to_vop(crtc);
  421. int ret;
  422. ret = pm_runtime_get_sync(vop->dev);
  423. if (ret < 0) {
  424. dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
  425. return ret;
  426. }
  427. ret = clk_enable(vop->hclk);
  428. if (WARN_ON(ret < 0))
  429. goto err_put_pm_runtime;
  430. ret = clk_enable(vop->dclk);
  431. if (WARN_ON(ret < 0))
  432. goto err_disable_hclk;
  433. ret = clk_enable(vop->aclk);
  434. if (WARN_ON(ret < 0))
  435. goto err_disable_dclk;
  436. /*
  437. * Slave iommu shares power, irq and clock with vop. It was associated
  438. * automatically with this master device via common driver code.
  439. * Now that we have enabled the clock we attach it to the shared drm
  440. * mapping.
  441. */
  442. ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
  443. if (ret) {
  444. dev_err(vop->dev, "failed to attach dma mapping, %d\n", ret);
  445. goto err_disable_aclk;
  446. }
  447. memcpy(vop->regs, vop->regsbak, vop->len);
  448. vop_cfg_done(vop);
  449. /*
  450. * At here, vop clock & iommu is enable, R/W vop regs would be safe.
  451. */
  452. vop->is_enabled = true;
  453. spin_lock(&vop->reg_lock);
  454. VOP_CTRL_SET(vop, standby, 0);
  455. spin_unlock(&vop->reg_lock);
  456. enable_irq(vop->irq);
  457. drm_crtc_vblank_on(crtc);
  458. return 0;
  459. err_disable_aclk:
  460. clk_disable(vop->aclk);
  461. err_disable_dclk:
  462. clk_disable(vop->dclk);
  463. err_disable_hclk:
  464. clk_disable(vop->hclk);
  465. err_put_pm_runtime:
  466. pm_runtime_put_sync(vop->dev);
  467. return ret;
  468. }
  469. static void vop_crtc_disable(struct drm_crtc *crtc)
  470. {
  471. struct vop *vop = to_vop(crtc);
  472. int i;
  473. WARN_ON(vop->event);
  474. rockchip_drm_psr_deactivate(&vop->crtc);
  475. /*
  476. * We need to make sure that all windows are disabled before we
  477. * disable that crtc. Otherwise we might try to scan from a destroyed
  478. * buffer later.
  479. */
  480. for (i = 0; i < vop->data->win_size; i++) {
  481. struct vop_win *vop_win = &vop->win[i];
  482. const struct vop_win_data *win = vop_win->data;
  483. spin_lock(&vop->reg_lock);
  484. VOP_WIN_SET(vop, win, enable, 0);
  485. spin_unlock(&vop->reg_lock);
  486. }
  487. vop_cfg_done(vop);
  488. drm_crtc_vblank_off(crtc);
  489. /*
  490. * Vop standby will take effect at end of current frame,
  491. * if dsp hold valid irq happen, it means standby complete.
  492. *
  493. * we must wait standby complete when we want to disable aclk,
  494. * if not, memory bus maybe dead.
  495. */
  496. reinit_completion(&vop->dsp_hold_completion);
  497. vop_dsp_hold_valid_irq_enable(vop);
  498. spin_lock(&vop->reg_lock);
  499. VOP_CTRL_SET(vop, standby, 1);
  500. spin_unlock(&vop->reg_lock);
  501. wait_for_completion(&vop->dsp_hold_completion);
  502. vop_dsp_hold_valid_irq_disable(vop);
  503. disable_irq(vop->irq);
  504. vop->is_enabled = false;
  505. /*
  506. * vop standby complete, so iommu detach is safe.
  507. */
  508. rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
  509. clk_disable(vop->dclk);
  510. clk_disable(vop->aclk);
  511. clk_disable(vop->hclk);
  512. pm_runtime_put(vop->dev);
  513. if (crtc->state->event && !crtc->state->active) {
  514. spin_lock_irq(&crtc->dev->event_lock);
  515. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  516. spin_unlock_irq(&crtc->dev->event_lock);
  517. crtc->state->event = NULL;
  518. }
  519. }
  520. static void vop_plane_destroy(struct drm_plane *plane)
  521. {
  522. drm_plane_cleanup(plane);
  523. }
  524. static int vop_plane_atomic_check(struct drm_plane *plane,
  525. struct drm_plane_state *state)
  526. {
  527. struct drm_crtc *crtc = state->crtc;
  528. struct drm_crtc_state *crtc_state;
  529. struct drm_framebuffer *fb = state->fb;
  530. struct vop_win *vop_win = to_vop_win(plane);
  531. const struct vop_win_data *win = vop_win->data;
  532. int ret;
  533. struct drm_rect clip;
  534. int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
  535. DRM_PLANE_HELPER_NO_SCALING;
  536. int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
  537. DRM_PLANE_HELPER_NO_SCALING;
  538. if (!crtc || !fb)
  539. return 0;
  540. crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
  541. if (WARN_ON(!crtc_state))
  542. return -EINVAL;
  543. clip.x1 = 0;
  544. clip.y1 = 0;
  545. clip.x2 = crtc_state->adjusted_mode.hdisplay;
  546. clip.y2 = crtc_state->adjusted_mode.vdisplay;
  547. ret = drm_plane_helper_check_state(state, &clip,
  548. min_scale, max_scale,
  549. true, true);
  550. if (ret)
  551. return ret;
  552. if (!state->visible)
  553. return 0;
  554. ret = vop_convert_format(fb->format->format);
  555. if (ret < 0)
  556. return ret;
  557. /*
  558. * Src.x1 can be odd when do clip, but yuv plane start point
  559. * need align with 2 pixel.
  560. */
  561. if (is_yuv_support(fb->format->format) && ((state->src.x1 >> 16) % 2))
  562. return -EINVAL;
  563. return 0;
  564. }
  565. static void vop_plane_atomic_disable(struct drm_plane *plane,
  566. struct drm_plane_state *old_state)
  567. {
  568. struct vop_win *vop_win = to_vop_win(plane);
  569. const struct vop_win_data *win = vop_win->data;
  570. struct vop *vop = to_vop(old_state->crtc);
  571. if (!old_state->crtc)
  572. return;
  573. spin_lock(&vop->reg_lock);
  574. VOP_WIN_SET(vop, win, enable, 0);
  575. spin_unlock(&vop->reg_lock);
  576. }
  577. static void vop_plane_atomic_update(struct drm_plane *plane,
  578. struct drm_plane_state *old_state)
  579. {
  580. struct drm_plane_state *state = plane->state;
  581. struct drm_crtc *crtc = state->crtc;
  582. struct vop_win *vop_win = to_vop_win(plane);
  583. const struct vop_win_data *win = vop_win->data;
  584. struct vop *vop = to_vop(state->crtc);
  585. struct drm_framebuffer *fb = state->fb;
  586. unsigned int actual_w, actual_h;
  587. unsigned int dsp_stx, dsp_sty;
  588. uint32_t act_info, dsp_info, dsp_st;
  589. struct drm_rect *src = &state->src;
  590. struct drm_rect *dest = &state->dst;
  591. struct drm_gem_object *obj, *uv_obj;
  592. struct rockchip_gem_object *rk_obj, *rk_uv_obj;
  593. unsigned long offset;
  594. dma_addr_t dma_addr;
  595. uint32_t val;
  596. bool rb_swap;
  597. int format;
  598. /*
  599. * can't update plane when vop is disabled.
  600. */
  601. if (WARN_ON(!crtc))
  602. return;
  603. if (WARN_ON(!vop->is_enabled))
  604. return;
  605. if (!state->visible) {
  606. vop_plane_atomic_disable(plane, old_state);
  607. return;
  608. }
  609. obj = rockchip_fb_get_gem_obj(fb, 0);
  610. rk_obj = to_rockchip_obj(obj);
  611. actual_w = drm_rect_width(src) >> 16;
  612. actual_h = drm_rect_height(src) >> 16;
  613. act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
  614. dsp_info = (drm_rect_height(dest) - 1) << 16;
  615. dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
  616. dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
  617. dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
  618. dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
  619. offset = (src->x1 >> 16) * fb->format->cpp[0];
  620. offset += (src->y1 >> 16) * fb->pitches[0];
  621. dma_addr = rk_obj->dma_addr + offset + fb->offsets[0];
  622. format = vop_convert_format(fb->format->format);
  623. spin_lock(&vop->reg_lock);
  624. VOP_WIN_SET(vop, win, format, format);
  625. VOP_WIN_SET(vop, win, yrgb_vir, fb->pitches[0] >> 2);
  626. VOP_WIN_SET(vop, win, yrgb_mst, dma_addr);
  627. if (is_yuv_support(fb->format->format)) {
  628. int hsub = drm_format_horz_chroma_subsampling(fb->format->format);
  629. int vsub = drm_format_vert_chroma_subsampling(fb->format->format);
  630. int bpp = fb->format->cpp[1];
  631. uv_obj = rockchip_fb_get_gem_obj(fb, 1);
  632. rk_uv_obj = to_rockchip_obj(uv_obj);
  633. offset = (src->x1 >> 16) * bpp / hsub;
  634. offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
  635. dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
  636. VOP_WIN_SET(vop, win, uv_vir, fb->pitches[1] >> 2);
  637. VOP_WIN_SET(vop, win, uv_mst, dma_addr);
  638. }
  639. if (win->phy->scl)
  640. scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
  641. drm_rect_width(dest), drm_rect_height(dest),
  642. fb->format->format);
  643. VOP_WIN_SET(vop, win, act_info, act_info);
  644. VOP_WIN_SET(vop, win, dsp_info, dsp_info);
  645. VOP_WIN_SET(vop, win, dsp_st, dsp_st);
  646. rb_swap = has_rb_swapped(fb->format->format);
  647. VOP_WIN_SET(vop, win, rb_swap, rb_swap);
  648. if (is_alpha_support(fb->format->format)) {
  649. VOP_WIN_SET(vop, win, dst_alpha_ctl,
  650. DST_FACTOR_M0(ALPHA_SRC_INVERSE));
  651. val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
  652. SRC_ALPHA_M0(ALPHA_STRAIGHT) |
  653. SRC_BLEND_M0(ALPHA_PER_PIX) |
  654. SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
  655. SRC_FACTOR_M0(ALPHA_ONE);
  656. VOP_WIN_SET(vop, win, src_alpha_ctl, val);
  657. } else {
  658. VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
  659. }
  660. VOP_WIN_SET(vop, win, enable, 1);
  661. spin_unlock(&vop->reg_lock);
  662. }
  663. static const struct drm_plane_helper_funcs plane_helper_funcs = {
  664. .atomic_check = vop_plane_atomic_check,
  665. .atomic_update = vop_plane_atomic_update,
  666. .atomic_disable = vop_plane_atomic_disable,
  667. };
  668. static const struct drm_plane_funcs vop_plane_funcs = {
  669. .update_plane = drm_atomic_helper_update_plane,
  670. .disable_plane = drm_atomic_helper_disable_plane,
  671. .destroy = vop_plane_destroy,
  672. .reset = drm_atomic_helper_plane_reset,
  673. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  674. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  675. };
  676. static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
  677. {
  678. struct vop *vop = to_vop(crtc);
  679. unsigned long flags;
  680. if (WARN_ON(!vop->is_enabled))
  681. return -EPERM;
  682. spin_lock_irqsave(&vop->irq_lock, flags);
  683. VOP_INTR_SET_TYPE(vop, clear, FS_INTR, 1);
  684. VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
  685. spin_unlock_irqrestore(&vop->irq_lock, flags);
  686. return 0;
  687. }
  688. static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
  689. {
  690. struct vop *vop = to_vop(crtc);
  691. unsigned long flags;
  692. if (WARN_ON(!vop->is_enabled))
  693. return;
  694. spin_lock_irqsave(&vop->irq_lock, flags);
  695. VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
  696. spin_unlock_irqrestore(&vop->irq_lock, flags);
  697. }
  698. static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
  699. const struct drm_display_mode *mode,
  700. struct drm_display_mode *adjusted_mode)
  701. {
  702. struct vop *vop = to_vop(crtc);
  703. adjusted_mode->clock =
  704. clk_round_rate(vop->dclk, mode->clock * 1000) / 1000;
  705. return true;
  706. }
  707. static void vop_crtc_atomic_enable(struct drm_crtc *crtc,
  708. struct drm_crtc_state *old_state)
  709. {
  710. struct vop *vop = to_vop(crtc);
  711. const struct vop_data *vop_data = vop->data;
  712. struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
  713. struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
  714. u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
  715. u16 hdisplay = adjusted_mode->hdisplay;
  716. u16 htotal = adjusted_mode->htotal;
  717. u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
  718. u16 hact_end = hact_st + hdisplay;
  719. u16 vdisplay = adjusted_mode->vdisplay;
  720. u16 vtotal = adjusted_mode->vtotal;
  721. u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
  722. u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
  723. u16 vact_end = vact_st + vdisplay;
  724. uint32_t pin_pol, val;
  725. int ret;
  726. WARN_ON(vop->event);
  727. ret = vop_enable(crtc);
  728. if (ret) {
  729. DRM_DEV_ERROR(vop->dev, "Failed to enable vop (%d)\n", ret);
  730. return;
  731. }
  732. /*
  733. * If dclk rate is zero, mean that scanout is stop,
  734. * we don't need wait any more.
  735. */
  736. if (clk_get_rate(vop->dclk)) {
  737. /*
  738. * Rk3288 vop timing register is immediately, when configure
  739. * display timing on display time, may cause tearing.
  740. *
  741. * Vop standby will take effect at end of current frame,
  742. * if dsp hold valid irq happen, it means standby complete.
  743. *
  744. * mode set:
  745. * standby and wait complete --> |----
  746. * | display time
  747. * |----
  748. * |---> dsp hold irq
  749. * configure display timing --> |
  750. * standby exit |
  751. * | new frame start.
  752. */
  753. reinit_completion(&vop->dsp_hold_completion);
  754. vop_dsp_hold_valid_irq_enable(vop);
  755. spin_lock(&vop->reg_lock);
  756. VOP_CTRL_SET(vop, standby, 1);
  757. spin_unlock(&vop->reg_lock);
  758. wait_for_completion(&vop->dsp_hold_completion);
  759. vop_dsp_hold_valid_irq_disable(vop);
  760. }
  761. pin_pol = BIT(DCLK_INVERT);
  762. pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) ?
  763. BIT(HSYNC_POSITIVE) : 0;
  764. pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) ?
  765. BIT(VSYNC_POSITIVE) : 0;
  766. VOP_CTRL_SET(vop, pin_pol, pin_pol);
  767. switch (s->output_type) {
  768. case DRM_MODE_CONNECTOR_LVDS:
  769. VOP_CTRL_SET(vop, rgb_en, 1);
  770. VOP_CTRL_SET(vop, rgb_pin_pol, pin_pol);
  771. break;
  772. case DRM_MODE_CONNECTOR_eDP:
  773. VOP_CTRL_SET(vop, edp_pin_pol, pin_pol);
  774. VOP_CTRL_SET(vop, edp_en, 1);
  775. break;
  776. case DRM_MODE_CONNECTOR_HDMIA:
  777. VOP_CTRL_SET(vop, hdmi_pin_pol, pin_pol);
  778. VOP_CTRL_SET(vop, hdmi_en, 1);
  779. break;
  780. case DRM_MODE_CONNECTOR_DSI:
  781. VOP_CTRL_SET(vop, mipi_pin_pol, pin_pol);
  782. VOP_CTRL_SET(vop, mipi_en, 1);
  783. break;
  784. case DRM_MODE_CONNECTOR_DisplayPort:
  785. pin_pol &= ~BIT(DCLK_INVERT);
  786. VOP_CTRL_SET(vop, dp_pin_pol, pin_pol);
  787. VOP_CTRL_SET(vop, dp_en, 1);
  788. break;
  789. default:
  790. DRM_DEV_ERROR(vop->dev, "unsupported connector_type [%d]\n",
  791. s->output_type);
  792. }
  793. /*
  794. * if vop is not support RGB10 output, need force RGB10 to RGB888.
  795. */
  796. if (s->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
  797. !(vop_data->feature & VOP_FEATURE_OUTPUT_RGB10))
  798. s->output_mode = ROCKCHIP_OUT_MODE_P888;
  799. VOP_CTRL_SET(vop, out_mode, s->output_mode);
  800. VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
  801. val = hact_st << 16;
  802. val |= hact_end;
  803. VOP_CTRL_SET(vop, hact_st_end, val);
  804. VOP_CTRL_SET(vop, hpost_st_end, val);
  805. VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
  806. val = vact_st << 16;
  807. val |= vact_end;
  808. VOP_CTRL_SET(vop, vact_st_end, val);
  809. VOP_CTRL_SET(vop, vpost_st_end, val);
  810. VOP_CTRL_SET(vop, line_flag_num[0], vact_end);
  811. clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
  812. VOP_CTRL_SET(vop, standby, 0);
  813. rockchip_drm_psr_activate(&vop->crtc);
  814. }
  815. static bool vop_fs_irq_is_pending(struct vop *vop)
  816. {
  817. return VOP_INTR_GET_TYPE(vop, status, FS_INTR);
  818. }
  819. static void vop_wait_for_irq_handler(struct vop *vop)
  820. {
  821. bool pending;
  822. int ret;
  823. /*
  824. * Spin until frame start interrupt status bit goes low, which means
  825. * that interrupt handler was invoked and cleared it. The timeout of
  826. * 10 msecs is really too long, but it is just a safety measure if
  827. * something goes really wrong. The wait will only happen in the very
  828. * unlikely case of a vblank happening exactly at the same time and
  829. * shouldn't exceed microseconds range.
  830. */
  831. ret = readx_poll_timeout_atomic(vop_fs_irq_is_pending, vop, pending,
  832. !pending, 0, 10 * 1000);
  833. if (ret)
  834. DRM_DEV_ERROR(vop->dev, "VOP vblank IRQ stuck for 10 ms\n");
  835. synchronize_irq(vop->irq);
  836. }
  837. static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
  838. struct drm_crtc_state *old_crtc_state)
  839. {
  840. struct drm_atomic_state *old_state = old_crtc_state->state;
  841. struct drm_plane_state *old_plane_state;
  842. struct vop *vop = to_vop(crtc);
  843. struct drm_plane *plane;
  844. int i;
  845. if (WARN_ON(!vop->is_enabled))
  846. return;
  847. spin_lock(&vop->reg_lock);
  848. vop_cfg_done(vop);
  849. spin_unlock(&vop->reg_lock);
  850. /*
  851. * There is a (rather unlikely) possiblity that a vblank interrupt
  852. * fired before we set the cfg_done bit. To avoid spuriously
  853. * signalling flip completion we need to wait for it to finish.
  854. */
  855. vop_wait_for_irq_handler(vop);
  856. spin_lock_irq(&crtc->dev->event_lock);
  857. if (crtc->state->event) {
  858. WARN_ON(drm_crtc_vblank_get(crtc) != 0);
  859. WARN_ON(vop->event);
  860. vop->event = crtc->state->event;
  861. crtc->state->event = NULL;
  862. }
  863. spin_unlock_irq(&crtc->dev->event_lock);
  864. for_each_plane_in_state(old_state, plane, old_plane_state, i) {
  865. if (!old_plane_state->fb)
  866. continue;
  867. if (old_plane_state->fb == plane->state->fb)
  868. continue;
  869. drm_framebuffer_reference(old_plane_state->fb);
  870. drm_flip_work_queue(&vop->fb_unref_work, old_plane_state->fb);
  871. set_bit(VOP_PENDING_FB_UNREF, &vop->pending);
  872. WARN_ON(drm_crtc_vblank_get(crtc) != 0);
  873. }
  874. }
  875. static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
  876. struct drm_crtc_state *old_crtc_state)
  877. {
  878. rockchip_drm_psr_flush(crtc);
  879. }
  880. static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
  881. .disable = vop_crtc_disable,
  882. .mode_fixup = vop_crtc_mode_fixup,
  883. .atomic_flush = vop_crtc_atomic_flush,
  884. .atomic_begin = vop_crtc_atomic_begin,
  885. .atomic_enable = vop_crtc_atomic_enable,
  886. };
  887. static void vop_crtc_destroy(struct drm_crtc *crtc)
  888. {
  889. drm_crtc_cleanup(crtc);
  890. }
  891. static void vop_crtc_reset(struct drm_crtc *crtc)
  892. {
  893. if (crtc->state)
  894. __drm_atomic_helper_crtc_destroy_state(crtc->state);
  895. kfree(crtc->state);
  896. crtc->state = kzalloc(sizeof(struct rockchip_crtc_state), GFP_KERNEL);
  897. if (crtc->state)
  898. crtc->state->crtc = crtc;
  899. }
  900. static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
  901. {
  902. struct rockchip_crtc_state *rockchip_state;
  903. rockchip_state = kzalloc(sizeof(*rockchip_state), GFP_KERNEL);
  904. if (!rockchip_state)
  905. return NULL;
  906. __drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
  907. return &rockchip_state->base;
  908. }
  909. static void vop_crtc_destroy_state(struct drm_crtc *crtc,
  910. struct drm_crtc_state *state)
  911. {
  912. struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
  913. __drm_atomic_helper_crtc_destroy_state(&s->base);
  914. kfree(s);
  915. }
  916. #ifdef CONFIG_DRM_ANALOGIX_DP
  917. static struct drm_connector *vop_get_edp_connector(struct vop *vop)
  918. {
  919. struct drm_connector *connector;
  920. struct drm_connector_list_iter conn_iter;
  921. drm_connector_list_iter_begin(vop->drm_dev, &conn_iter);
  922. drm_for_each_connector_iter(connector, &conn_iter) {
  923. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  924. drm_connector_list_iter_end(&conn_iter);
  925. return connector;
  926. }
  927. }
  928. drm_connector_list_iter_end(&conn_iter);
  929. return NULL;
  930. }
  931. static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
  932. const char *source_name, size_t *values_cnt)
  933. {
  934. struct vop *vop = to_vop(crtc);
  935. struct drm_connector *connector;
  936. int ret;
  937. connector = vop_get_edp_connector(vop);
  938. if (!connector)
  939. return -EINVAL;
  940. *values_cnt = 3;
  941. if (source_name && strcmp(source_name, "auto") == 0)
  942. ret = analogix_dp_start_crc(connector);
  943. else if (!source_name)
  944. ret = analogix_dp_stop_crc(connector);
  945. else
  946. ret = -EINVAL;
  947. return ret;
  948. }
  949. #else
  950. static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
  951. const char *source_name, size_t *values_cnt)
  952. {
  953. return -ENODEV;
  954. }
  955. #endif
  956. static const struct drm_crtc_funcs vop_crtc_funcs = {
  957. .set_config = drm_atomic_helper_set_config,
  958. .page_flip = drm_atomic_helper_page_flip,
  959. .destroy = vop_crtc_destroy,
  960. .reset = vop_crtc_reset,
  961. .atomic_duplicate_state = vop_crtc_duplicate_state,
  962. .atomic_destroy_state = vop_crtc_destroy_state,
  963. .enable_vblank = vop_crtc_enable_vblank,
  964. .disable_vblank = vop_crtc_disable_vblank,
  965. .set_crc_source = vop_crtc_set_crc_source,
  966. };
  967. static void vop_fb_unref_worker(struct drm_flip_work *work, void *val)
  968. {
  969. struct vop *vop = container_of(work, struct vop, fb_unref_work);
  970. struct drm_framebuffer *fb = val;
  971. drm_crtc_vblank_put(&vop->crtc);
  972. drm_framebuffer_unreference(fb);
  973. }
  974. static void vop_handle_vblank(struct vop *vop)
  975. {
  976. struct drm_device *drm = vop->drm_dev;
  977. struct drm_crtc *crtc = &vop->crtc;
  978. unsigned long flags;
  979. spin_lock_irqsave(&drm->event_lock, flags);
  980. if (vop->event) {
  981. drm_crtc_send_vblank_event(crtc, vop->event);
  982. drm_crtc_vblank_put(crtc);
  983. vop->event = NULL;
  984. }
  985. spin_unlock_irqrestore(&drm->event_lock, flags);
  986. if (test_and_clear_bit(VOP_PENDING_FB_UNREF, &vop->pending))
  987. drm_flip_work_commit(&vop->fb_unref_work, system_unbound_wq);
  988. }
  989. static irqreturn_t vop_isr(int irq, void *data)
  990. {
  991. struct vop *vop = data;
  992. struct drm_crtc *crtc = &vop->crtc;
  993. uint32_t active_irqs;
  994. unsigned long flags;
  995. int ret = IRQ_NONE;
  996. /*
  997. * interrupt register has interrupt status, enable and clear bits, we
  998. * must hold irq_lock to avoid a race with enable/disable_vblank().
  999. */
  1000. spin_lock_irqsave(&vop->irq_lock, flags);
  1001. active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
  1002. /* Clear all active interrupt sources */
  1003. if (active_irqs)
  1004. VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
  1005. spin_unlock_irqrestore(&vop->irq_lock, flags);
  1006. /* This is expected for vop iommu irqs, since the irq is shared */
  1007. if (!active_irqs)
  1008. return IRQ_NONE;
  1009. if (active_irqs & DSP_HOLD_VALID_INTR) {
  1010. complete(&vop->dsp_hold_completion);
  1011. active_irqs &= ~DSP_HOLD_VALID_INTR;
  1012. ret = IRQ_HANDLED;
  1013. }
  1014. if (active_irqs & LINE_FLAG_INTR) {
  1015. complete(&vop->line_flag_completion);
  1016. active_irqs &= ~LINE_FLAG_INTR;
  1017. ret = IRQ_HANDLED;
  1018. }
  1019. if (active_irqs & FS_INTR) {
  1020. drm_crtc_handle_vblank(crtc);
  1021. vop_handle_vblank(vop);
  1022. active_irqs &= ~FS_INTR;
  1023. ret = IRQ_HANDLED;
  1024. }
  1025. /* Unhandled irqs are spurious. */
  1026. if (active_irqs)
  1027. DRM_DEV_ERROR(vop->dev, "Unknown VOP IRQs: %#02x\n",
  1028. active_irqs);
  1029. return ret;
  1030. }
  1031. static int vop_create_crtc(struct vop *vop)
  1032. {
  1033. const struct vop_data *vop_data = vop->data;
  1034. struct device *dev = vop->dev;
  1035. struct drm_device *drm_dev = vop->drm_dev;
  1036. struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
  1037. struct drm_crtc *crtc = &vop->crtc;
  1038. struct device_node *port;
  1039. int ret;
  1040. int i;
  1041. /*
  1042. * Create drm_plane for primary and cursor planes first, since we need
  1043. * to pass them to drm_crtc_init_with_planes, which sets the
  1044. * "possible_crtcs" to the newly initialized crtc.
  1045. */
  1046. for (i = 0; i < vop_data->win_size; i++) {
  1047. struct vop_win *vop_win = &vop->win[i];
  1048. const struct vop_win_data *win_data = vop_win->data;
  1049. if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
  1050. win_data->type != DRM_PLANE_TYPE_CURSOR)
  1051. continue;
  1052. ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
  1053. 0, &vop_plane_funcs,
  1054. win_data->phy->data_formats,
  1055. win_data->phy->nformats,
  1056. win_data->type, NULL);
  1057. if (ret) {
  1058. DRM_DEV_ERROR(vop->dev, "failed to init plane %d\n",
  1059. ret);
  1060. goto err_cleanup_planes;
  1061. }
  1062. plane = &vop_win->base;
  1063. drm_plane_helper_add(plane, &plane_helper_funcs);
  1064. if (plane->type == DRM_PLANE_TYPE_PRIMARY)
  1065. primary = plane;
  1066. else if (plane->type == DRM_PLANE_TYPE_CURSOR)
  1067. cursor = plane;
  1068. }
  1069. ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
  1070. &vop_crtc_funcs, NULL);
  1071. if (ret)
  1072. goto err_cleanup_planes;
  1073. drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
  1074. /*
  1075. * Create drm_planes for overlay windows with possible_crtcs restricted
  1076. * to the newly created crtc.
  1077. */
  1078. for (i = 0; i < vop_data->win_size; i++) {
  1079. struct vop_win *vop_win = &vop->win[i];
  1080. const struct vop_win_data *win_data = vop_win->data;
  1081. unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
  1082. if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
  1083. continue;
  1084. ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
  1085. possible_crtcs,
  1086. &vop_plane_funcs,
  1087. win_data->phy->data_formats,
  1088. win_data->phy->nformats,
  1089. win_data->type, NULL);
  1090. if (ret) {
  1091. DRM_DEV_ERROR(vop->dev, "failed to init overlay %d\n",
  1092. ret);
  1093. goto err_cleanup_crtc;
  1094. }
  1095. drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
  1096. }
  1097. port = of_get_child_by_name(dev->of_node, "port");
  1098. if (!port) {
  1099. DRM_DEV_ERROR(vop->dev, "no port node found in %s\n",
  1100. dev->of_node->full_name);
  1101. ret = -ENOENT;
  1102. goto err_cleanup_crtc;
  1103. }
  1104. drm_flip_work_init(&vop->fb_unref_work, "fb_unref",
  1105. vop_fb_unref_worker);
  1106. init_completion(&vop->dsp_hold_completion);
  1107. init_completion(&vop->line_flag_completion);
  1108. crtc->port = port;
  1109. return 0;
  1110. err_cleanup_crtc:
  1111. drm_crtc_cleanup(crtc);
  1112. err_cleanup_planes:
  1113. list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
  1114. head)
  1115. drm_plane_cleanup(plane);
  1116. return ret;
  1117. }
  1118. static void vop_destroy_crtc(struct vop *vop)
  1119. {
  1120. struct drm_crtc *crtc = &vop->crtc;
  1121. struct drm_device *drm_dev = vop->drm_dev;
  1122. struct drm_plane *plane, *tmp;
  1123. of_node_put(crtc->port);
  1124. /*
  1125. * We need to cleanup the planes now. Why?
  1126. *
  1127. * The planes are "&vop->win[i].base". That means the memory is
  1128. * all part of the big "struct vop" chunk of memory. That memory
  1129. * was devm allocated and associated with this component. We need to
  1130. * free it ourselves before vop_unbind() finishes.
  1131. */
  1132. list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
  1133. head)
  1134. vop_plane_destroy(plane);
  1135. /*
  1136. * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
  1137. * references the CRTC.
  1138. */
  1139. drm_crtc_cleanup(crtc);
  1140. drm_flip_work_cleanup(&vop->fb_unref_work);
  1141. }
  1142. static int vop_initial(struct vop *vop)
  1143. {
  1144. const struct vop_data *vop_data = vop->data;
  1145. const struct vop_reg_data *init_table = vop_data->init_table;
  1146. struct reset_control *ahb_rst;
  1147. int i, ret;
  1148. vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
  1149. if (IS_ERR(vop->hclk)) {
  1150. dev_err(vop->dev, "failed to get hclk source\n");
  1151. return PTR_ERR(vop->hclk);
  1152. }
  1153. vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
  1154. if (IS_ERR(vop->aclk)) {
  1155. dev_err(vop->dev, "failed to get aclk source\n");
  1156. return PTR_ERR(vop->aclk);
  1157. }
  1158. vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
  1159. if (IS_ERR(vop->dclk)) {
  1160. dev_err(vop->dev, "failed to get dclk source\n");
  1161. return PTR_ERR(vop->dclk);
  1162. }
  1163. ret = pm_runtime_get_sync(vop->dev);
  1164. if (ret < 0) {
  1165. dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
  1166. return ret;
  1167. }
  1168. ret = clk_prepare(vop->dclk);
  1169. if (ret < 0) {
  1170. dev_err(vop->dev, "failed to prepare dclk\n");
  1171. goto err_put_pm_runtime;
  1172. }
  1173. /* Enable both the hclk and aclk to setup the vop */
  1174. ret = clk_prepare_enable(vop->hclk);
  1175. if (ret < 0) {
  1176. dev_err(vop->dev, "failed to prepare/enable hclk\n");
  1177. goto err_unprepare_dclk;
  1178. }
  1179. ret = clk_prepare_enable(vop->aclk);
  1180. if (ret < 0) {
  1181. dev_err(vop->dev, "failed to prepare/enable aclk\n");
  1182. goto err_disable_hclk;
  1183. }
  1184. /*
  1185. * do hclk_reset, reset all vop registers.
  1186. */
  1187. ahb_rst = devm_reset_control_get(vop->dev, "ahb");
  1188. if (IS_ERR(ahb_rst)) {
  1189. dev_err(vop->dev, "failed to get ahb reset\n");
  1190. ret = PTR_ERR(ahb_rst);
  1191. goto err_disable_aclk;
  1192. }
  1193. reset_control_assert(ahb_rst);
  1194. usleep_range(10, 20);
  1195. reset_control_deassert(ahb_rst);
  1196. memcpy(vop->regsbak, vop->regs, vop->len);
  1197. for (i = 0; i < vop_data->table_size; i++)
  1198. vop_writel(vop, init_table[i].offset, init_table[i].value);
  1199. for (i = 0; i < vop_data->win_size; i++) {
  1200. const struct vop_win_data *win = &vop_data->win[i];
  1201. VOP_WIN_SET(vop, win, enable, 0);
  1202. }
  1203. vop_cfg_done(vop);
  1204. /*
  1205. * do dclk_reset, let all config take affect.
  1206. */
  1207. vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
  1208. if (IS_ERR(vop->dclk_rst)) {
  1209. dev_err(vop->dev, "failed to get dclk reset\n");
  1210. ret = PTR_ERR(vop->dclk_rst);
  1211. goto err_disable_aclk;
  1212. }
  1213. reset_control_assert(vop->dclk_rst);
  1214. usleep_range(10, 20);
  1215. reset_control_deassert(vop->dclk_rst);
  1216. clk_disable(vop->hclk);
  1217. clk_disable(vop->aclk);
  1218. vop->is_enabled = false;
  1219. pm_runtime_put_sync(vop->dev);
  1220. return 0;
  1221. err_disable_aclk:
  1222. clk_disable_unprepare(vop->aclk);
  1223. err_disable_hclk:
  1224. clk_disable_unprepare(vop->hclk);
  1225. err_unprepare_dclk:
  1226. clk_unprepare(vop->dclk);
  1227. err_put_pm_runtime:
  1228. pm_runtime_put_sync(vop->dev);
  1229. return ret;
  1230. }
  1231. /*
  1232. * Initialize the vop->win array elements.
  1233. */
  1234. static void vop_win_init(struct vop *vop)
  1235. {
  1236. const struct vop_data *vop_data = vop->data;
  1237. unsigned int i;
  1238. for (i = 0; i < vop_data->win_size; i++) {
  1239. struct vop_win *vop_win = &vop->win[i];
  1240. const struct vop_win_data *win_data = &vop_data->win[i];
  1241. vop_win->data = win_data;
  1242. vop_win->vop = vop;
  1243. }
  1244. }
  1245. /**
  1246. * rockchip_drm_wait_vact_end
  1247. * @crtc: CRTC to enable line flag
  1248. * @mstimeout: millisecond for timeout
  1249. *
  1250. * Wait for vact_end line flag irq or timeout.
  1251. *
  1252. * Returns:
  1253. * Zero on success, negative errno on failure.
  1254. */
  1255. int rockchip_drm_wait_vact_end(struct drm_crtc *crtc, unsigned int mstimeout)
  1256. {
  1257. struct vop *vop = to_vop(crtc);
  1258. unsigned long jiffies_left;
  1259. if (!crtc || !vop->is_enabled)
  1260. return -ENODEV;
  1261. if (mstimeout <= 0)
  1262. return -EINVAL;
  1263. if (vop_line_flag_irq_is_enabled(vop))
  1264. return -EBUSY;
  1265. reinit_completion(&vop->line_flag_completion);
  1266. vop_line_flag_irq_enable(vop);
  1267. jiffies_left = wait_for_completion_timeout(&vop->line_flag_completion,
  1268. msecs_to_jiffies(mstimeout));
  1269. vop_line_flag_irq_disable(vop);
  1270. if (jiffies_left == 0) {
  1271. dev_err(vop->dev, "Timeout waiting for IRQ\n");
  1272. return -ETIMEDOUT;
  1273. }
  1274. return 0;
  1275. }
  1276. EXPORT_SYMBOL(rockchip_drm_wait_vact_end);
  1277. static int vop_bind(struct device *dev, struct device *master, void *data)
  1278. {
  1279. struct platform_device *pdev = to_platform_device(dev);
  1280. const struct vop_data *vop_data;
  1281. struct drm_device *drm_dev = data;
  1282. struct vop *vop;
  1283. struct resource *res;
  1284. size_t alloc_size;
  1285. int ret, irq;
  1286. vop_data = of_device_get_match_data(dev);
  1287. if (!vop_data)
  1288. return -ENODEV;
  1289. /* Allocate vop struct and its vop_win array */
  1290. alloc_size = sizeof(*vop) + sizeof(*vop->win) * vop_data->win_size;
  1291. vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
  1292. if (!vop)
  1293. return -ENOMEM;
  1294. vop->dev = dev;
  1295. vop->data = vop_data;
  1296. vop->drm_dev = drm_dev;
  1297. dev_set_drvdata(dev, vop);
  1298. vop_win_init(vop);
  1299. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1300. vop->len = resource_size(res);
  1301. vop->regs = devm_ioremap_resource(dev, res);
  1302. if (IS_ERR(vop->regs))
  1303. return PTR_ERR(vop->regs);
  1304. vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
  1305. if (!vop->regsbak)
  1306. return -ENOMEM;
  1307. irq = platform_get_irq(pdev, 0);
  1308. if (irq < 0) {
  1309. dev_err(dev, "cannot find irq for vop\n");
  1310. return irq;
  1311. }
  1312. vop->irq = (unsigned int)irq;
  1313. spin_lock_init(&vop->reg_lock);
  1314. spin_lock_init(&vop->irq_lock);
  1315. mutex_init(&vop->vsync_mutex);
  1316. ret = devm_request_irq(dev, vop->irq, vop_isr,
  1317. IRQF_SHARED, dev_name(dev), vop);
  1318. if (ret)
  1319. return ret;
  1320. /* IRQ is initially disabled; it gets enabled in power_on */
  1321. disable_irq(vop->irq);
  1322. ret = vop_create_crtc(vop);
  1323. if (ret)
  1324. goto err_enable_irq;
  1325. pm_runtime_enable(&pdev->dev);
  1326. ret = vop_initial(vop);
  1327. if (ret < 0) {
  1328. dev_err(&pdev->dev, "cannot initial vop dev - err %d\n", ret);
  1329. goto err_disable_pm_runtime;
  1330. }
  1331. return 0;
  1332. err_disable_pm_runtime:
  1333. pm_runtime_disable(&pdev->dev);
  1334. vop_destroy_crtc(vop);
  1335. err_enable_irq:
  1336. enable_irq(vop->irq); /* To balance out the disable_irq above */
  1337. return ret;
  1338. }
  1339. static void vop_unbind(struct device *dev, struct device *master, void *data)
  1340. {
  1341. struct vop *vop = dev_get_drvdata(dev);
  1342. pm_runtime_disable(dev);
  1343. vop_destroy_crtc(vop);
  1344. clk_unprepare(vop->aclk);
  1345. clk_unprepare(vop->hclk);
  1346. clk_unprepare(vop->dclk);
  1347. }
  1348. const struct component_ops vop_component_ops = {
  1349. .bind = vop_bind,
  1350. .unbind = vop_unbind,
  1351. };
  1352. EXPORT_SYMBOL_GPL(vop_component_ops);