intel_runtime_pm.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  49. for (i = 0; \
  50. i < (power_domains)->power_well_count && \
  51. ((power_well) = &(power_domains)->power_wells[i]); \
  52. i++) \
  53. for_each_if ((power_well)->domains & (domain_mask))
  54. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  55. for (i = (power_domains)->power_well_count - 1; \
  56. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  57. i--) \
  58. for_each_if ((power_well)->domains & (domain_mask))
  59. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  60. int power_well_id);
  61. static struct i915_power_well *
  62. lookup_power_well(struct drm_i915_private *dev_priv, int power_well_id);
  63. const char *
  64. intel_display_power_domain_str(enum intel_display_power_domain domain)
  65. {
  66. switch (domain) {
  67. case POWER_DOMAIN_PIPE_A:
  68. return "PIPE_A";
  69. case POWER_DOMAIN_PIPE_B:
  70. return "PIPE_B";
  71. case POWER_DOMAIN_PIPE_C:
  72. return "PIPE_C";
  73. case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
  74. return "PIPE_A_PANEL_FITTER";
  75. case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
  76. return "PIPE_B_PANEL_FITTER";
  77. case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
  78. return "PIPE_C_PANEL_FITTER";
  79. case POWER_DOMAIN_TRANSCODER_A:
  80. return "TRANSCODER_A";
  81. case POWER_DOMAIN_TRANSCODER_B:
  82. return "TRANSCODER_B";
  83. case POWER_DOMAIN_TRANSCODER_C:
  84. return "TRANSCODER_C";
  85. case POWER_DOMAIN_TRANSCODER_EDP:
  86. return "TRANSCODER_EDP";
  87. case POWER_DOMAIN_TRANSCODER_DSI_A:
  88. return "TRANSCODER_DSI_A";
  89. case POWER_DOMAIN_TRANSCODER_DSI_C:
  90. return "TRANSCODER_DSI_C";
  91. case POWER_DOMAIN_PORT_DDI_A_LANES:
  92. return "PORT_DDI_A_LANES";
  93. case POWER_DOMAIN_PORT_DDI_B_LANES:
  94. return "PORT_DDI_B_LANES";
  95. case POWER_DOMAIN_PORT_DDI_C_LANES:
  96. return "PORT_DDI_C_LANES";
  97. case POWER_DOMAIN_PORT_DDI_D_LANES:
  98. return "PORT_DDI_D_LANES";
  99. case POWER_DOMAIN_PORT_DDI_E_LANES:
  100. return "PORT_DDI_E_LANES";
  101. case POWER_DOMAIN_PORT_DSI:
  102. return "PORT_DSI";
  103. case POWER_DOMAIN_PORT_CRT:
  104. return "PORT_CRT";
  105. case POWER_DOMAIN_PORT_OTHER:
  106. return "PORT_OTHER";
  107. case POWER_DOMAIN_VGA:
  108. return "VGA";
  109. case POWER_DOMAIN_AUDIO:
  110. return "AUDIO";
  111. case POWER_DOMAIN_PLLS:
  112. return "PLLS";
  113. case POWER_DOMAIN_AUX_A:
  114. return "AUX_A";
  115. case POWER_DOMAIN_AUX_B:
  116. return "AUX_B";
  117. case POWER_DOMAIN_AUX_C:
  118. return "AUX_C";
  119. case POWER_DOMAIN_AUX_D:
  120. return "AUX_D";
  121. case POWER_DOMAIN_GMBUS:
  122. return "GMBUS";
  123. case POWER_DOMAIN_INIT:
  124. return "INIT";
  125. case POWER_DOMAIN_MODESET:
  126. return "MODESET";
  127. default:
  128. MISSING_CASE(domain);
  129. return "?";
  130. }
  131. }
  132. static void intel_power_well_enable(struct drm_i915_private *dev_priv,
  133. struct i915_power_well *power_well)
  134. {
  135. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  136. power_well->ops->enable(dev_priv, power_well);
  137. power_well->hw_enabled = true;
  138. }
  139. static void intel_power_well_disable(struct drm_i915_private *dev_priv,
  140. struct i915_power_well *power_well)
  141. {
  142. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  143. power_well->hw_enabled = false;
  144. power_well->ops->disable(dev_priv, power_well);
  145. }
  146. static void intel_power_well_get(struct drm_i915_private *dev_priv,
  147. struct i915_power_well *power_well)
  148. {
  149. if (!power_well->count++)
  150. intel_power_well_enable(dev_priv, power_well);
  151. }
  152. static void intel_power_well_put(struct drm_i915_private *dev_priv,
  153. struct i915_power_well *power_well)
  154. {
  155. WARN(!power_well->count, "Use count on power well %s is already zero",
  156. power_well->name);
  157. if (!--power_well->count)
  158. intel_power_well_disable(dev_priv, power_well);
  159. }
  160. /*
  161. * We should only use the power well if we explicitly asked the hardware to
  162. * enable it, so check if it's enabled and also check if we've requested it to
  163. * be enabled.
  164. */
  165. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  166. struct i915_power_well *power_well)
  167. {
  168. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  169. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  170. }
  171. /**
  172. * __intel_display_power_is_enabled - unlocked check for a power domain
  173. * @dev_priv: i915 device instance
  174. * @domain: power domain to check
  175. *
  176. * This is the unlocked version of intel_display_power_is_enabled() and should
  177. * only be used from error capture and recovery code where deadlocks are
  178. * possible.
  179. *
  180. * Returns:
  181. * True when the power domain is enabled, false otherwise.
  182. */
  183. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  184. enum intel_display_power_domain domain)
  185. {
  186. struct i915_power_domains *power_domains;
  187. struct i915_power_well *power_well;
  188. bool is_enabled;
  189. int i;
  190. if (dev_priv->pm.suspended)
  191. return false;
  192. power_domains = &dev_priv->power_domains;
  193. is_enabled = true;
  194. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  195. if (power_well->always_on)
  196. continue;
  197. if (!power_well->hw_enabled) {
  198. is_enabled = false;
  199. break;
  200. }
  201. }
  202. return is_enabled;
  203. }
  204. /**
  205. * intel_display_power_is_enabled - check for a power domain
  206. * @dev_priv: i915 device instance
  207. * @domain: power domain to check
  208. *
  209. * This function can be used to check the hw power domain state. It is mostly
  210. * used in hardware state readout functions. Everywhere else code should rely
  211. * upon explicit power domain reference counting to ensure that the hardware
  212. * block is powered up before accessing it.
  213. *
  214. * Callers must hold the relevant modesetting locks to ensure that concurrent
  215. * threads can't disable the power well while the caller tries to read a few
  216. * registers.
  217. *
  218. * Returns:
  219. * True when the power domain is enabled, false otherwise.
  220. */
  221. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  222. enum intel_display_power_domain domain)
  223. {
  224. struct i915_power_domains *power_domains;
  225. bool ret;
  226. power_domains = &dev_priv->power_domains;
  227. mutex_lock(&power_domains->lock);
  228. ret = __intel_display_power_is_enabled(dev_priv, domain);
  229. mutex_unlock(&power_domains->lock);
  230. return ret;
  231. }
  232. /**
  233. * intel_display_set_init_power - set the initial power domain state
  234. * @dev_priv: i915 device instance
  235. * @enable: whether to enable or disable the initial power domain state
  236. *
  237. * For simplicity our driver load/unload and system suspend/resume code assumes
  238. * that all power domains are always enabled. This functions controls the state
  239. * of this little hack. While the initial power domain state is enabled runtime
  240. * pm is effectively disabled.
  241. */
  242. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  243. bool enable)
  244. {
  245. if (dev_priv->power_domains.init_power_on == enable)
  246. return;
  247. if (enable)
  248. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  249. else
  250. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  251. dev_priv->power_domains.init_power_on = enable;
  252. }
  253. /*
  254. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  255. * when not needed anymore. We have 4 registers that can request the power well
  256. * to be enabled, and it will only be disabled if none of the registers is
  257. * requesting it to be enabled.
  258. */
  259. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  260. {
  261. struct pci_dev *pdev = dev_priv->drm.pdev;
  262. struct drm_device *dev = &dev_priv->drm;
  263. /*
  264. * After we re-enable the power well, if we touch VGA register 0x3d5
  265. * we'll get unclaimed register interrupts. This stops after we write
  266. * anything to the VGA MSR register. The vgacon module uses this
  267. * register all the time, so if we unbind our driver and, as a
  268. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  269. * console_unlock(). So make here we touch the VGA MSR register, making
  270. * sure vgacon can keep working normally without triggering interrupts
  271. * and error messages.
  272. */
  273. vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
  274. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  275. vga_put(pdev, VGA_RSRC_LEGACY_IO);
  276. if (IS_BROADWELL(dev))
  277. gen8_irq_power_well_post_enable(dev_priv,
  278. 1 << PIPE_C | 1 << PIPE_B);
  279. }
  280. static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv)
  281. {
  282. if (IS_BROADWELL(dev_priv))
  283. gen8_irq_power_well_pre_disable(dev_priv,
  284. 1 << PIPE_C | 1 << PIPE_B);
  285. }
  286. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  287. struct i915_power_well *power_well)
  288. {
  289. struct pci_dev *pdev = dev_priv->drm.pdev;
  290. /*
  291. * After we re-enable the power well, if we touch VGA register 0x3d5
  292. * we'll get unclaimed register interrupts. This stops after we write
  293. * anything to the VGA MSR register. The vgacon module uses this
  294. * register all the time, so if we unbind our driver and, as a
  295. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  296. * console_unlock(). So make here we touch the VGA MSR register, making
  297. * sure vgacon can keep working normally without triggering interrupts
  298. * and error messages.
  299. */
  300. if (power_well->data == SKL_DISP_PW_2) {
  301. vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
  302. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  303. vga_put(pdev, VGA_RSRC_LEGACY_IO);
  304. gen8_irq_power_well_post_enable(dev_priv,
  305. 1 << PIPE_C | 1 << PIPE_B);
  306. }
  307. }
  308. static void skl_power_well_pre_disable(struct drm_i915_private *dev_priv,
  309. struct i915_power_well *power_well)
  310. {
  311. if (power_well->data == SKL_DISP_PW_2)
  312. gen8_irq_power_well_pre_disable(dev_priv,
  313. 1 << PIPE_C | 1 << PIPE_B);
  314. }
  315. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  316. struct i915_power_well *power_well, bool enable)
  317. {
  318. bool is_enabled, enable_requested;
  319. uint32_t tmp;
  320. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  321. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  322. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  323. if (enable) {
  324. if (!enable_requested)
  325. I915_WRITE(HSW_PWR_WELL_DRIVER,
  326. HSW_PWR_WELL_ENABLE_REQUEST);
  327. if (!is_enabled) {
  328. DRM_DEBUG_KMS("Enabling power well\n");
  329. if (intel_wait_for_register(dev_priv,
  330. HSW_PWR_WELL_DRIVER,
  331. HSW_PWR_WELL_STATE_ENABLED,
  332. HSW_PWR_WELL_STATE_ENABLED,
  333. 20))
  334. DRM_ERROR("Timeout enabling power well\n");
  335. hsw_power_well_post_enable(dev_priv);
  336. }
  337. } else {
  338. if (enable_requested) {
  339. hsw_power_well_pre_disable(dev_priv);
  340. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  341. POSTING_READ(HSW_PWR_WELL_DRIVER);
  342. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  343. }
  344. }
  345. }
  346. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  347. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  348. BIT(POWER_DOMAIN_PIPE_B) | \
  349. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  350. BIT(POWER_DOMAIN_PIPE_C) | \
  351. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  352. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  353. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  354. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  355. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  356. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  357. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  358. BIT(POWER_DOMAIN_AUX_B) | \
  359. BIT(POWER_DOMAIN_AUX_C) | \
  360. BIT(POWER_DOMAIN_AUX_D) | \
  361. BIT(POWER_DOMAIN_AUDIO) | \
  362. BIT(POWER_DOMAIN_VGA) | \
  363. BIT(POWER_DOMAIN_INIT))
  364. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  365. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  366. BIT(POWER_DOMAIN_PORT_DDI_E_LANES) | \
  367. BIT(POWER_DOMAIN_INIT))
  368. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  369. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  370. BIT(POWER_DOMAIN_INIT))
  371. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  372. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  373. BIT(POWER_DOMAIN_INIT))
  374. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  375. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  376. BIT(POWER_DOMAIN_INIT))
  377. #define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  378. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  379. BIT(POWER_DOMAIN_MODESET) | \
  380. BIT(POWER_DOMAIN_AUX_A) | \
  381. BIT(POWER_DOMAIN_INIT))
  382. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  383. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  384. BIT(POWER_DOMAIN_PIPE_B) | \
  385. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  386. BIT(POWER_DOMAIN_PIPE_C) | \
  387. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  388. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  389. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  390. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  391. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  392. BIT(POWER_DOMAIN_AUX_B) | \
  393. BIT(POWER_DOMAIN_AUX_C) | \
  394. BIT(POWER_DOMAIN_AUDIO) | \
  395. BIT(POWER_DOMAIN_VGA) | \
  396. BIT(POWER_DOMAIN_GMBUS) | \
  397. BIT(POWER_DOMAIN_INIT))
  398. #define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
  399. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  400. BIT(POWER_DOMAIN_MODESET) | \
  401. BIT(POWER_DOMAIN_AUX_A) | \
  402. BIT(POWER_DOMAIN_INIT))
  403. #define BXT_DPIO_CMN_A_POWER_DOMAINS ( \
  404. BIT(POWER_DOMAIN_PORT_DDI_A_LANES) | \
  405. BIT(POWER_DOMAIN_AUX_A) | \
  406. BIT(POWER_DOMAIN_INIT))
  407. #define BXT_DPIO_CMN_BC_POWER_DOMAINS ( \
  408. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  409. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  410. BIT(POWER_DOMAIN_AUX_B) | \
  411. BIT(POWER_DOMAIN_AUX_C) | \
  412. BIT(POWER_DOMAIN_INIT))
  413. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  414. {
  415. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  416. "DC9 already programmed to be enabled.\n");
  417. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  418. "DC5 still not disabled to enable DC9.\n");
  419. WARN_ONCE(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  420. WARN_ONCE(intel_irqs_enabled(dev_priv),
  421. "Interrupts not disabled yet.\n");
  422. /*
  423. * TODO: check for the following to verify the conditions to enter DC9
  424. * state are satisfied:
  425. * 1] Check relevant display engine registers to verify if mode set
  426. * disable sequence was followed.
  427. * 2] Check if display uninitialize sequence is initialized.
  428. */
  429. }
  430. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  431. {
  432. WARN_ONCE(intel_irqs_enabled(dev_priv),
  433. "Interrupts not disabled yet.\n");
  434. WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  435. "DC5 still not disabled.\n");
  436. /*
  437. * TODO: check for the following to verify DC9 state was indeed
  438. * entered before programming to disable it:
  439. * 1] Check relevant display engine registers to verify if mode
  440. * set disable sequence was followed.
  441. * 2] Check if display uninitialize sequence is initialized.
  442. */
  443. }
  444. static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
  445. u32 state)
  446. {
  447. int rewrites = 0;
  448. int rereads = 0;
  449. u32 v;
  450. I915_WRITE(DC_STATE_EN, state);
  451. /* It has been observed that disabling the dc6 state sometimes
  452. * doesn't stick and dmc keeps returning old value. Make sure
  453. * the write really sticks enough times and also force rewrite until
  454. * we are confident that state is exactly what we want.
  455. */
  456. do {
  457. v = I915_READ(DC_STATE_EN);
  458. if (v != state) {
  459. I915_WRITE(DC_STATE_EN, state);
  460. rewrites++;
  461. rereads = 0;
  462. } else if (rereads++ > 5) {
  463. break;
  464. }
  465. } while (rewrites < 100);
  466. if (v != state)
  467. DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
  468. state, v);
  469. /* Most of the times we need one retry, avoid spam */
  470. if (rewrites > 1)
  471. DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
  472. state, rewrites);
  473. }
  474. static u32 gen9_dc_mask(struct drm_i915_private *dev_priv)
  475. {
  476. u32 mask;
  477. mask = DC_STATE_EN_UPTO_DC5;
  478. if (IS_BROXTON(dev_priv))
  479. mask |= DC_STATE_EN_DC9;
  480. else
  481. mask |= DC_STATE_EN_UPTO_DC6;
  482. return mask;
  483. }
  484. void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv)
  485. {
  486. u32 val;
  487. val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv);
  488. DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n",
  489. dev_priv->csr.dc_state, val);
  490. dev_priv->csr.dc_state = val;
  491. }
  492. static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
  493. {
  494. uint32_t val;
  495. uint32_t mask;
  496. if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
  497. state &= dev_priv->csr.allowed_dc_mask;
  498. val = I915_READ(DC_STATE_EN);
  499. mask = gen9_dc_mask(dev_priv);
  500. DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
  501. val & mask, state);
  502. /* Check if DMC is ignoring our DC state requests */
  503. if ((val & mask) != dev_priv->csr.dc_state)
  504. DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
  505. dev_priv->csr.dc_state, val & mask);
  506. val &= ~mask;
  507. val |= state;
  508. gen9_write_dc_state(dev_priv, val);
  509. dev_priv->csr.dc_state = val & mask;
  510. }
  511. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  512. {
  513. assert_can_enable_dc9(dev_priv);
  514. DRM_DEBUG_KMS("Enabling DC9\n");
  515. intel_power_sequencer_reset(dev_priv);
  516. gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
  517. }
  518. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  519. {
  520. assert_can_disable_dc9(dev_priv);
  521. DRM_DEBUG_KMS("Disabling DC9\n");
  522. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  523. intel_pps_unlock_regs_wa(dev_priv);
  524. }
  525. static void assert_csr_loaded(struct drm_i915_private *dev_priv)
  526. {
  527. WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
  528. "CSR program storage start is NULL\n");
  529. WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
  530. WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
  531. }
  532. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  533. {
  534. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  535. SKL_DISP_PW_2);
  536. WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  537. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  538. "DC5 already programmed to be enabled.\n");
  539. assert_rpm_wakelock_held(dev_priv);
  540. assert_csr_loaded(dev_priv);
  541. }
  542. void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  543. {
  544. assert_can_enable_dc5(dev_priv);
  545. DRM_DEBUG_KMS("Enabling DC5\n");
  546. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
  547. }
  548. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  549. {
  550. WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  551. "Backlight is not disabled.\n");
  552. WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  553. "DC6 already programmed to be enabled.\n");
  554. assert_csr_loaded(dev_priv);
  555. }
  556. void skl_enable_dc6(struct drm_i915_private *dev_priv)
  557. {
  558. assert_can_enable_dc6(dev_priv);
  559. DRM_DEBUG_KMS("Enabling DC6\n");
  560. gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
  561. }
  562. void skl_disable_dc6(struct drm_i915_private *dev_priv)
  563. {
  564. DRM_DEBUG_KMS("Disabling DC6\n");
  565. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  566. }
  567. static void
  568. gen9_sanitize_power_well_requests(struct drm_i915_private *dev_priv,
  569. struct i915_power_well *power_well)
  570. {
  571. enum skl_disp_power_wells power_well_id = power_well->data;
  572. u32 val;
  573. u32 mask;
  574. mask = SKL_POWER_WELL_REQ(power_well_id);
  575. val = I915_READ(HSW_PWR_WELL_KVMR);
  576. if (WARN_ONCE(val & mask, "Clearing unexpected KVMR request for %s\n",
  577. power_well->name))
  578. I915_WRITE(HSW_PWR_WELL_KVMR, val & ~mask);
  579. val = I915_READ(HSW_PWR_WELL_BIOS);
  580. val |= I915_READ(HSW_PWR_WELL_DEBUG);
  581. if (!(val & mask))
  582. return;
  583. /*
  584. * DMC is known to force on the request bits for power well 1 on SKL
  585. * and BXT and the misc IO power well on SKL but we don't expect any
  586. * other request bits to be set, so WARN for those.
  587. */
  588. if (power_well_id == SKL_DISP_PW_1 ||
  589. ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
  590. power_well_id == SKL_DISP_PW_MISC_IO))
  591. DRM_DEBUG_DRIVER("Clearing auxiliary requests for %s forced on "
  592. "by DMC\n", power_well->name);
  593. else
  594. WARN_ONCE(1, "Clearing unexpected auxiliary requests for %s\n",
  595. power_well->name);
  596. I915_WRITE(HSW_PWR_WELL_BIOS, val & ~mask);
  597. I915_WRITE(HSW_PWR_WELL_DEBUG, val & ~mask);
  598. }
  599. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  600. struct i915_power_well *power_well, bool enable)
  601. {
  602. uint32_t tmp, fuse_status;
  603. uint32_t req_mask, state_mask;
  604. bool is_enabled, enable_requested, check_fuse_status = false;
  605. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  606. fuse_status = I915_READ(SKL_FUSE_STATUS);
  607. switch (power_well->data) {
  608. case SKL_DISP_PW_1:
  609. if (intel_wait_for_register(dev_priv,
  610. SKL_FUSE_STATUS,
  611. SKL_FUSE_PG0_DIST_STATUS,
  612. SKL_FUSE_PG0_DIST_STATUS,
  613. 1)) {
  614. DRM_ERROR("PG0 not enabled\n");
  615. return;
  616. }
  617. break;
  618. case SKL_DISP_PW_2:
  619. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  620. DRM_ERROR("PG1 in disabled state\n");
  621. return;
  622. }
  623. break;
  624. case SKL_DISP_PW_DDI_A_E:
  625. case SKL_DISP_PW_DDI_B:
  626. case SKL_DISP_PW_DDI_C:
  627. case SKL_DISP_PW_DDI_D:
  628. case SKL_DISP_PW_MISC_IO:
  629. break;
  630. default:
  631. WARN(1, "Unknown power well %lu\n", power_well->data);
  632. return;
  633. }
  634. req_mask = SKL_POWER_WELL_REQ(power_well->data);
  635. enable_requested = tmp & req_mask;
  636. state_mask = SKL_POWER_WELL_STATE(power_well->data);
  637. is_enabled = tmp & state_mask;
  638. if (!enable && enable_requested)
  639. skl_power_well_pre_disable(dev_priv, power_well);
  640. if (enable) {
  641. if (!enable_requested) {
  642. WARN((tmp & state_mask) &&
  643. !I915_READ(HSW_PWR_WELL_BIOS),
  644. "Invalid for power well status to be enabled, unless done by the BIOS, \
  645. when request is to disable!\n");
  646. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  647. }
  648. if (!is_enabled) {
  649. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  650. check_fuse_status = true;
  651. }
  652. } else {
  653. if (enable_requested) {
  654. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  655. POSTING_READ(HSW_PWR_WELL_DRIVER);
  656. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  657. }
  658. if (IS_GEN9(dev_priv))
  659. gen9_sanitize_power_well_requests(dev_priv, power_well);
  660. }
  661. if (wait_for(!!(I915_READ(HSW_PWR_WELL_DRIVER) & state_mask) == enable,
  662. 1))
  663. DRM_ERROR("%s %s timeout\n",
  664. power_well->name, enable ? "enable" : "disable");
  665. if (check_fuse_status) {
  666. if (power_well->data == SKL_DISP_PW_1) {
  667. if (intel_wait_for_register(dev_priv,
  668. SKL_FUSE_STATUS,
  669. SKL_FUSE_PG1_DIST_STATUS,
  670. SKL_FUSE_PG1_DIST_STATUS,
  671. 1))
  672. DRM_ERROR("PG1 distributing status timeout\n");
  673. } else if (power_well->data == SKL_DISP_PW_2) {
  674. if (intel_wait_for_register(dev_priv,
  675. SKL_FUSE_STATUS,
  676. SKL_FUSE_PG2_DIST_STATUS,
  677. SKL_FUSE_PG2_DIST_STATUS,
  678. 1))
  679. DRM_ERROR("PG2 distributing status timeout\n");
  680. }
  681. }
  682. if (enable && !is_enabled)
  683. skl_power_well_post_enable(dev_priv, power_well);
  684. }
  685. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  686. struct i915_power_well *power_well)
  687. {
  688. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  689. /*
  690. * We're taking over the BIOS, so clear any requests made by it since
  691. * the driver is in charge now.
  692. */
  693. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  694. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  695. }
  696. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  697. struct i915_power_well *power_well)
  698. {
  699. hsw_set_power_well(dev_priv, power_well, true);
  700. }
  701. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  702. struct i915_power_well *power_well)
  703. {
  704. hsw_set_power_well(dev_priv, power_well, false);
  705. }
  706. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  707. struct i915_power_well *power_well)
  708. {
  709. uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
  710. SKL_POWER_WELL_STATE(power_well->data);
  711. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  712. }
  713. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  714. struct i915_power_well *power_well)
  715. {
  716. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  717. /* Clear any request made by BIOS as driver is taking over */
  718. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  719. }
  720. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  721. struct i915_power_well *power_well)
  722. {
  723. skl_set_power_well(dev_priv, power_well, true);
  724. }
  725. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  726. struct i915_power_well *power_well)
  727. {
  728. skl_set_power_well(dev_priv, power_well, false);
  729. }
  730. static enum dpio_phy bxt_power_well_to_phy(struct i915_power_well *power_well)
  731. {
  732. enum skl_disp_power_wells power_well_id = power_well->data;
  733. return power_well_id == BXT_DPIO_CMN_A ? DPIO_PHY1 : DPIO_PHY0;
  734. }
  735. static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  736. struct i915_power_well *power_well)
  737. {
  738. enum skl_disp_power_wells power_well_id = power_well->data;
  739. struct i915_power_well *cmn_a_well = NULL;
  740. if (power_well_id == BXT_DPIO_CMN_BC) {
  741. /*
  742. * We need to copy the GRC calibration value from the eDP PHY,
  743. * so make sure it's powered up.
  744. */
  745. cmn_a_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A);
  746. intel_power_well_get(dev_priv, cmn_a_well);
  747. }
  748. bxt_ddi_phy_init(dev_priv, bxt_power_well_to_phy(power_well));
  749. if (cmn_a_well)
  750. intel_power_well_put(dev_priv, cmn_a_well);
  751. }
  752. static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  753. struct i915_power_well *power_well)
  754. {
  755. bxt_ddi_phy_uninit(dev_priv, bxt_power_well_to_phy(power_well));
  756. }
  757. static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv,
  758. struct i915_power_well *power_well)
  759. {
  760. return bxt_ddi_phy_is_enabled(dev_priv,
  761. bxt_power_well_to_phy(power_well));
  762. }
  763. static void bxt_dpio_cmn_power_well_sync_hw(struct drm_i915_private *dev_priv,
  764. struct i915_power_well *power_well)
  765. {
  766. if (power_well->count > 0)
  767. bxt_dpio_cmn_power_well_enable(dev_priv, power_well);
  768. else
  769. bxt_dpio_cmn_power_well_disable(dev_priv, power_well);
  770. }
  771. static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv)
  772. {
  773. struct i915_power_well *power_well;
  774. power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_A);
  775. if (power_well->count > 0)
  776. bxt_ddi_phy_verify_state(dev_priv,
  777. bxt_power_well_to_phy(power_well));
  778. power_well = lookup_power_well(dev_priv, BXT_DPIO_CMN_BC);
  779. if (power_well->count > 0)
  780. bxt_ddi_phy_verify_state(dev_priv,
  781. bxt_power_well_to_phy(power_well));
  782. }
  783. static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
  784. struct i915_power_well *power_well)
  785. {
  786. return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
  787. }
  788. static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv)
  789. {
  790. u32 tmp = I915_READ(DBUF_CTL);
  791. WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) !=
  792. (DBUF_POWER_STATE | DBUF_POWER_REQUEST),
  793. "Unexpected DBuf power power state (0x%08x)\n", tmp);
  794. }
  795. static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
  796. struct i915_power_well *power_well)
  797. {
  798. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  799. WARN_ON(dev_priv->cdclk_freq !=
  800. dev_priv->display.get_display_clock_speed(&dev_priv->drm));
  801. gen9_assert_dbuf_enabled(dev_priv);
  802. if (IS_BROXTON(dev_priv))
  803. bxt_verify_ddi_phy_power_wells(dev_priv);
  804. }
  805. static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
  806. struct i915_power_well *power_well)
  807. {
  808. if (!dev_priv->csr.dmc_payload)
  809. return;
  810. if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
  811. skl_enable_dc6(dev_priv);
  812. else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
  813. gen9_enable_dc5(dev_priv);
  814. }
  815. static void gen9_dc_off_power_well_sync_hw(struct drm_i915_private *dev_priv,
  816. struct i915_power_well *power_well)
  817. {
  818. if (power_well->count > 0)
  819. gen9_dc_off_power_well_enable(dev_priv, power_well);
  820. else
  821. gen9_dc_off_power_well_disable(dev_priv, power_well);
  822. }
  823. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  824. struct i915_power_well *power_well)
  825. {
  826. }
  827. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  828. struct i915_power_well *power_well)
  829. {
  830. return true;
  831. }
  832. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  833. struct i915_power_well *power_well, bool enable)
  834. {
  835. enum punit_power_well power_well_id = power_well->data;
  836. u32 mask;
  837. u32 state;
  838. u32 ctrl;
  839. mask = PUNIT_PWRGT_MASK(power_well_id);
  840. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  841. PUNIT_PWRGT_PWR_GATE(power_well_id);
  842. mutex_lock(&dev_priv->rps.hw_lock);
  843. #define COND \
  844. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  845. if (COND)
  846. goto out;
  847. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  848. ctrl &= ~mask;
  849. ctrl |= state;
  850. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  851. if (wait_for(COND, 100))
  852. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  853. state,
  854. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  855. #undef COND
  856. out:
  857. mutex_unlock(&dev_priv->rps.hw_lock);
  858. }
  859. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  860. struct i915_power_well *power_well)
  861. {
  862. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  863. }
  864. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  865. struct i915_power_well *power_well)
  866. {
  867. vlv_set_power_well(dev_priv, power_well, true);
  868. }
  869. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  870. struct i915_power_well *power_well)
  871. {
  872. vlv_set_power_well(dev_priv, power_well, false);
  873. }
  874. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  875. struct i915_power_well *power_well)
  876. {
  877. int power_well_id = power_well->data;
  878. bool enabled = false;
  879. u32 mask;
  880. u32 state;
  881. u32 ctrl;
  882. mask = PUNIT_PWRGT_MASK(power_well_id);
  883. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  884. mutex_lock(&dev_priv->rps.hw_lock);
  885. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  886. /*
  887. * We only ever set the power-on and power-gate states, anything
  888. * else is unexpected.
  889. */
  890. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  891. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  892. if (state == ctrl)
  893. enabled = true;
  894. /*
  895. * A transient state at this point would mean some unexpected party
  896. * is poking at the power controls too.
  897. */
  898. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  899. WARN_ON(ctrl != state);
  900. mutex_unlock(&dev_priv->rps.hw_lock);
  901. return enabled;
  902. }
  903. static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
  904. {
  905. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  906. /*
  907. * Disable trickle feed and enable pnd deadline calculation
  908. */
  909. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  910. I915_WRITE(CBR1_VLV, 0);
  911. WARN_ON(dev_priv->rawclk_freq == 0);
  912. I915_WRITE(RAWCLK_FREQ_VLV,
  913. DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000));
  914. }
  915. static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
  916. {
  917. struct intel_encoder *encoder;
  918. enum pipe pipe;
  919. /*
  920. * Enable the CRI clock source so we can get at the
  921. * display and the reference clock for VGA
  922. * hotplug / manual detection. Supposedly DSI also
  923. * needs the ref clock up and running.
  924. *
  925. * CHV DPLL B/C have some issues if VGA mode is enabled.
  926. */
  927. for_each_pipe(&dev_priv->drm, pipe) {
  928. u32 val = I915_READ(DPLL(pipe));
  929. val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  930. if (pipe != PIPE_A)
  931. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  932. I915_WRITE(DPLL(pipe), val);
  933. }
  934. vlv_init_display_clock_gating(dev_priv);
  935. spin_lock_irq(&dev_priv->irq_lock);
  936. valleyview_enable_display_irqs(dev_priv);
  937. spin_unlock_irq(&dev_priv->irq_lock);
  938. /*
  939. * During driver initialization/resume we can avoid restoring the
  940. * part of the HW/SW state that will be inited anyway explicitly.
  941. */
  942. if (dev_priv->power_domains.initializing)
  943. return;
  944. intel_hpd_init(dev_priv);
  945. /* Re-enable the ADPA, if we have one */
  946. for_each_intel_encoder(&dev_priv->drm, encoder) {
  947. if (encoder->type == INTEL_OUTPUT_ANALOG)
  948. intel_crt_reset(&encoder->base);
  949. }
  950. i915_redisable_vga_power_on(&dev_priv->drm);
  951. intel_pps_unlock_regs_wa(dev_priv);
  952. }
  953. static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
  954. {
  955. spin_lock_irq(&dev_priv->irq_lock);
  956. valleyview_disable_display_irqs(dev_priv);
  957. spin_unlock_irq(&dev_priv->irq_lock);
  958. /* make sure we're done processing display irqs */
  959. synchronize_irq(dev_priv->drm.irq);
  960. intel_power_sequencer_reset(dev_priv);
  961. /* Prevent us from re-enabling polling on accident in late suspend */
  962. if (!dev_priv->drm.dev->power.is_suspended)
  963. intel_hpd_poll_init(dev_priv);
  964. }
  965. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  966. struct i915_power_well *power_well)
  967. {
  968. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  969. vlv_set_power_well(dev_priv, power_well, true);
  970. vlv_display_power_well_init(dev_priv);
  971. }
  972. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  973. struct i915_power_well *power_well)
  974. {
  975. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  976. vlv_display_power_well_deinit(dev_priv);
  977. vlv_set_power_well(dev_priv, power_well, false);
  978. }
  979. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  980. struct i915_power_well *power_well)
  981. {
  982. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  983. /* since ref/cri clock was enabled */
  984. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  985. vlv_set_power_well(dev_priv, power_well, true);
  986. /*
  987. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  988. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  989. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  990. * b. The other bits such as sfr settings / modesel may all
  991. * be set to 0.
  992. *
  993. * This should only be done on init and resume from S3 with
  994. * both PLLs disabled, or we risk losing DPIO and PLL
  995. * synchronization.
  996. */
  997. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  998. }
  999. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  1000. struct i915_power_well *power_well)
  1001. {
  1002. enum pipe pipe;
  1003. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  1004. for_each_pipe(dev_priv, pipe)
  1005. assert_pll_disabled(dev_priv, pipe);
  1006. /* Assert common reset */
  1007. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  1008. vlv_set_power_well(dev_priv, power_well, false);
  1009. }
  1010. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  1011. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  1012. int power_well_id)
  1013. {
  1014. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1015. int i;
  1016. for (i = 0; i < power_domains->power_well_count; i++) {
  1017. struct i915_power_well *power_well;
  1018. power_well = &power_domains->power_wells[i];
  1019. if (power_well->data == power_well_id)
  1020. return power_well;
  1021. }
  1022. return NULL;
  1023. }
  1024. #define BITS_SET(val, bits) (((val) & (bits)) == (bits))
  1025. static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
  1026. {
  1027. struct i915_power_well *cmn_bc =
  1028. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1029. struct i915_power_well *cmn_d =
  1030. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  1031. u32 phy_control = dev_priv->chv_phy_control;
  1032. u32 phy_status = 0;
  1033. u32 phy_status_mask = 0xffffffff;
  1034. /*
  1035. * The BIOS can leave the PHY is some weird state
  1036. * where it doesn't fully power down some parts.
  1037. * Disable the asserts until the PHY has been fully
  1038. * reset (ie. the power well has been disabled at
  1039. * least once).
  1040. */
  1041. if (!dev_priv->chv_phy_assert[DPIO_PHY0])
  1042. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
  1043. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
  1044. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
  1045. PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
  1046. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
  1047. PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
  1048. if (!dev_priv->chv_phy_assert[DPIO_PHY1])
  1049. phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
  1050. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
  1051. PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
  1052. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  1053. phy_status |= PHY_POWERGOOD(DPIO_PHY0);
  1054. /* this assumes override is only used to enable lanes */
  1055. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
  1056. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
  1057. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
  1058. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
  1059. /* CL1 is on whenever anything is on in either channel */
  1060. if (BITS_SET(phy_control,
  1061. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
  1062. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
  1063. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
  1064. /*
  1065. * The DPLLB check accounts for the pipe B + port A usage
  1066. * with CL2 powered up but all the lanes in the second channel
  1067. * powered down.
  1068. */
  1069. if (BITS_SET(phy_control,
  1070. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
  1071. (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
  1072. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
  1073. if (BITS_SET(phy_control,
  1074. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
  1075. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
  1076. if (BITS_SET(phy_control,
  1077. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
  1078. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
  1079. if (BITS_SET(phy_control,
  1080. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
  1081. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
  1082. if (BITS_SET(phy_control,
  1083. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
  1084. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
  1085. }
  1086. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  1087. phy_status |= PHY_POWERGOOD(DPIO_PHY1);
  1088. /* this assumes override is only used to enable lanes */
  1089. if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
  1090. phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
  1091. if (BITS_SET(phy_control,
  1092. PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
  1093. phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
  1094. if (BITS_SET(phy_control,
  1095. PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
  1096. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
  1097. if (BITS_SET(phy_control,
  1098. PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
  1099. phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
  1100. }
  1101. phy_status &= phy_status_mask;
  1102. /*
  1103. * The PHY may be busy with some initial calibration and whatnot,
  1104. * so the power state can take a while to actually change.
  1105. */
  1106. if (intel_wait_for_register(dev_priv,
  1107. DISPLAY_PHY_STATUS,
  1108. phy_status_mask,
  1109. phy_status,
  1110. 10))
  1111. DRM_ERROR("Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
  1112. I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask,
  1113. phy_status, dev_priv->chv_phy_control);
  1114. }
  1115. #undef BITS_SET
  1116. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  1117. struct i915_power_well *power_well)
  1118. {
  1119. enum dpio_phy phy;
  1120. enum pipe pipe;
  1121. uint32_t tmp;
  1122. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1123. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1124. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1125. pipe = PIPE_A;
  1126. phy = DPIO_PHY0;
  1127. } else {
  1128. pipe = PIPE_C;
  1129. phy = DPIO_PHY1;
  1130. }
  1131. /* since ref/cri clock was enabled */
  1132. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  1133. vlv_set_power_well(dev_priv, power_well, true);
  1134. /* Poll for phypwrgood signal */
  1135. if (intel_wait_for_register(dev_priv,
  1136. DISPLAY_PHY_STATUS,
  1137. PHY_POWERGOOD(phy),
  1138. PHY_POWERGOOD(phy),
  1139. 1))
  1140. DRM_ERROR("Display PHY %d is not power up\n", phy);
  1141. mutex_lock(&dev_priv->sb_lock);
  1142. /* Enable dynamic power down */
  1143. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
  1144. tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
  1145. DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
  1146. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
  1147. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1148. tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
  1149. tmp |= DPIO_DYNPWRDOWNEN_CH1;
  1150. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
  1151. } else {
  1152. /*
  1153. * Force the non-existing CL2 off. BXT does this
  1154. * too, so maybe it saves some power even though
  1155. * CL2 doesn't exist?
  1156. */
  1157. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
  1158. tmp |= DPIO_CL2_LDOFUSE_PWRENB;
  1159. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
  1160. }
  1161. mutex_unlock(&dev_priv->sb_lock);
  1162. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
  1163. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1164. DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1165. phy, dev_priv->chv_phy_control);
  1166. assert_chv_phy_status(dev_priv);
  1167. }
  1168. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  1169. struct i915_power_well *power_well)
  1170. {
  1171. enum dpio_phy phy;
  1172. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  1173. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  1174. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  1175. phy = DPIO_PHY0;
  1176. assert_pll_disabled(dev_priv, PIPE_A);
  1177. assert_pll_disabled(dev_priv, PIPE_B);
  1178. } else {
  1179. phy = DPIO_PHY1;
  1180. assert_pll_disabled(dev_priv, PIPE_C);
  1181. }
  1182. dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
  1183. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1184. vlv_set_power_well(dev_priv, power_well, false);
  1185. DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
  1186. phy, dev_priv->chv_phy_control);
  1187. /* PHY is fully reset now, so we can enable the PHY state asserts */
  1188. dev_priv->chv_phy_assert[phy] = true;
  1189. assert_chv_phy_status(dev_priv);
  1190. }
  1191. static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1192. enum dpio_channel ch, bool override, unsigned int mask)
  1193. {
  1194. enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
  1195. u32 reg, val, expected, actual;
  1196. /*
  1197. * The BIOS can leave the PHY is some weird state
  1198. * where it doesn't fully power down some parts.
  1199. * Disable the asserts until the PHY has been fully
  1200. * reset (ie. the power well has been disabled at
  1201. * least once).
  1202. */
  1203. if (!dev_priv->chv_phy_assert[phy])
  1204. return;
  1205. if (ch == DPIO_CH0)
  1206. reg = _CHV_CMN_DW0_CH0;
  1207. else
  1208. reg = _CHV_CMN_DW6_CH1;
  1209. mutex_lock(&dev_priv->sb_lock);
  1210. val = vlv_dpio_read(dev_priv, pipe, reg);
  1211. mutex_unlock(&dev_priv->sb_lock);
  1212. /*
  1213. * This assumes !override is only used when the port is disabled.
  1214. * All lanes should power down even without the override when
  1215. * the port is disabled.
  1216. */
  1217. if (!override || mask == 0xf) {
  1218. expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1219. /*
  1220. * If CH1 common lane is not active anymore
  1221. * (eg. for pipe B DPLL) the entire channel will
  1222. * shut down, which causes the common lane registers
  1223. * to read as 0. That means we can't actually check
  1224. * the lane power down status bits, but as the entire
  1225. * register reads as 0 it's a good indication that the
  1226. * channel is indeed entirely powered down.
  1227. */
  1228. if (ch == DPIO_CH1 && val == 0)
  1229. expected = 0;
  1230. } else if (mask != 0x0) {
  1231. expected = DPIO_ANYDL_POWERDOWN;
  1232. } else {
  1233. expected = 0;
  1234. }
  1235. if (ch == DPIO_CH0)
  1236. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
  1237. else
  1238. actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
  1239. actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
  1240. WARN(actual != expected,
  1241. "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
  1242. !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
  1243. !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
  1244. reg, val);
  1245. }
  1246. bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
  1247. enum dpio_channel ch, bool override)
  1248. {
  1249. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1250. bool was_override;
  1251. mutex_lock(&power_domains->lock);
  1252. was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1253. if (override == was_override)
  1254. goto out;
  1255. if (override)
  1256. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1257. else
  1258. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1259. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1260. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
  1261. phy, ch, dev_priv->chv_phy_control);
  1262. assert_chv_phy_status(dev_priv);
  1263. out:
  1264. mutex_unlock(&power_domains->lock);
  1265. return was_override;
  1266. }
  1267. void chv_phy_powergate_lanes(struct intel_encoder *encoder,
  1268. bool override, unsigned int mask)
  1269. {
  1270. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1271. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1272. enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
  1273. enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
  1274. mutex_lock(&power_domains->lock);
  1275. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
  1276. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
  1277. if (override)
  1278. dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1279. else
  1280. dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
  1281. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  1282. DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
  1283. phy, ch, mask, dev_priv->chv_phy_control);
  1284. assert_chv_phy_status(dev_priv);
  1285. assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
  1286. mutex_unlock(&power_domains->lock);
  1287. }
  1288. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  1289. struct i915_power_well *power_well)
  1290. {
  1291. enum pipe pipe = power_well->data;
  1292. bool enabled;
  1293. u32 state, ctrl;
  1294. mutex_lock(&dev_priv->rps.hw_lock);
  1295. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  1296. /*
  1297. * We only ever set the power-on and power-gate states, anything
  1298. * else is unexpected.
  1299. */
  1300. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  1301. enabled = state == DP_SSS_PWR_ON(pipe);
  1302. /*
  1303. * A transient state at this point would mean some unexpected party
  1304. * is poking at the power controls too.
  1305. */
  1306. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  1307. WARN_ON(ctrl << 16 != state);
  1308. mutex_unlock(&dev_priv->rps.hw_lock);
  1309. return enabled;
  1310. }
  1311. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  1312. struct i915_power_well *power_well,
  1313. bool enable)
  1314. {
  1315. enum pipe pipe = power_well->data;
  1316. u32 state;
  1317. u32 ctrl;
  1318. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  1319. mutex_lock(&dev_priv->rps.hw_lock);
  1320. #define COND \
  1321. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  1322. if (COND)
  1323. goto out;
  1324. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  1325. ctrl &= ~DP_SSC_MASK(pipe);
  1326. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  1327. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  1328. if (wait_for(COND, 100))
  1329. DRM_ERROR("timeout setting power well state %08x (%08x)\n",
  1330. state,
  1331. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  1332. #undef COND
  1333. out:
  1334. mutex_unlock(&dev_priv->rps.hw_lock);
  1335. }
  1336. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  1337. struct i915_power_well *power_well)
  1338. {
  1339. WARN_ON_ONCE(power_well->data != PIPE_A);
  1340. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  1341. }
  1342. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  1343. struct i915_power_well *power_well)
  1344. {
  1345. WARN_ON_ONCE(power_well->data != PIPE_A);
  1346. chv_set_pipe_power_well(dev_priv, power_well, true);
  1347. vlv_display_power_well_init(dev_priv);
  1348. }
  1349. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  1350. struct i915_power_well *power_well)
  1351. {
  1352. WARN_ON_ONCE(power_well->data != PIPE_A);
  1353. vlv_display_power_well_deinit(dev_priv);
  1354. chv_set_pipe_power_well(dev_priv, power_well, false);
  1355. }
  1356. static void
  1357. __intel_display_power_get_domain(struct drm_i915_private *dev_priv,
  1358. enum intel_display_power_domain domain)
  1359. {
  1360. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1361. struct i915_power_well *power_well;
  1362. int i;
  1363. for_each_power_well(i, power_well, BIT(domain), power_domains)
  1364. intel_power_well_get(dev_priv, power_well);
  1365. power_domains->domain_use_count[domain]++;
  1366. }
  1367. /**
  1368. * intel_display_power_get - grab a power domain reference
  1369. * @dev_priv: i915 device instance
  1370. * @domain: power domain to reference
  1371. *
  1372. * This function grabs a power domain reference for @domain and ensures that the
  1373. * power domain and all its parents are powered up. Therefore users should only
  1374. * grab a reference to the innermost power domain they need.
  1375. *
  1376. * Any power domain reference obtained by this function must have a symmetric
  1377. * call to intel_display_power_put() to release the reference again.
  1378. */
  1379. void intel_display_power_get(struct drm_i915_private *dev_priv,
  1380. enum intel_display_power_domain domain)
  1381. {
  1382. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1383. intel_runtime_pm_get(dev_priv);
  1384. mutex_lock(&power_domains->lock);
  1385. __intel_display_power_get_domain(dev_priv, domain);
  1386. mutex_unlock(&power_domains->lock);
  1387. }
  1388. /**
  1389. * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
  1390. * @dev_priv: i915 device instance
  1391. * @domain: power domain to reference
  1392. *
  1393. * This function grabs a power domain reference for @domain and ensures that the
  1394. * power domain and all its parents are powered up. Therefore users should only
  1395. * grab a reference to the innermost power domain they need.
  1396. *
  1397. * Any power domain reference obtained by this function must have a symmetric
  1398. * call to intel_display_power_put() to release the reference again.
  1399. */
  1400. bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
  1401. enum intel_display_power_domain domain)
  1402. {
  1403. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1404. bool is_enabled;
  1405. if (!intel_runtime_pm_get_if_in_use(dev_priv))
  1406. return false;
  1407. mutex_lock(&power_domains->lock);
  1408. if (__intel_display_power_is_enabled(dev_priv, domain)) {
  1409. __intel_display_power_get_domain(dev_priv, domain);
  1410. is_enabled = true;
  1411. } else {
  1412. is_enabled = false;
  1413. }
  1414. mutex_unlock(&power_domains->lock);
  1415. if (!is_enabled)
  1416. intel_runtime_pm_put(dev_priv);
  1417. return is_enabled;
  1418. }
  1419. /**
  1420. * intel_display_power_put - release a power domain reference
  1421. * @dev_priv: i915 device instance
  1422. * @domain: power domain to reference
  1423. *
  1424. * This function drops the power domain reference obtained by
  1425. * intel_display_power_get() and might power down the corresponding hardware
  1426. * block right away if this is the last reference.
  1427. */
  1428. void intel_display_power_put(struct drm_i915_private *dev_priv,
  1429. enum intel_display_power_domain domain)
  1430. {
  1431. struct i915_power_domains *power_domains;
  1432. struct i915_power_well *power_well;
  1433. int i;
  1434. power_domains = &dev_priv->power_domains;
  1435. mutex_lock(&power_domains->lock);
  1436. WARN(!power_domains->domain_use_count[domain],
  1437. "Use count on domain %s is already zero\n",
  1438. intel_display_power_domain_str(domain));
  1439. power_domains->domain_use_count[domain]--;
  1440. for_each_power_well_rev(i, power_well, BIT(domain), power_domains)
  1441. intel_power_well_put(dev_priv, power_well);
  1442. mutex_unlock(&power_domains->lock);
  1443. intel_runtime_pm_put(dev_priv);
  1444. }
  1445. #define HSW_DISPLAY_POWER_DOMAINS ( \
  1446. BIT(POWER_DOMAIN_PIPE_B) | \
  1447. BIT(POWER_DOMAIN_PIPE_C) | \
  1448. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1449. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1450. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1451. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1452. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1453. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1454. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1455. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1456. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1457. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1458. BIT(POWER_DOMAIN_VGA) | \
  1459. BIT(POWER_DOMAIN_AUDIO) | \
  1460. BIT(POWER_DOMAIN_INIT))
  1461. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1462. BIT(POWER_DOMAIN_PIPE_B) | \
  1463. BIT(POWER_DOMAIN_PIPE_C) | \
  1464. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1465. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1466. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1467. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1468. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1469. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1470. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1471. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1472. BIT(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
  1473. BIT(POWER_DOMAIN_VGA) | \
  1474. BIT(POWER_DOMAIN_AUDIO) | \
  1475. BIT(POWER_DOMAIN_INIT))
  1476. #define VLV_DISPLAY_POWER_DOMAINS ( \
  1477. BIT(POWER_DOMAIN_PIPE_A) | \
  1478. BIT(POWER_DOMAIN_PIPE_B) | \
  1479. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1480. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1481. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1482. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1483. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1484. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1485. BIT(POWER_DOMAIN_PORT_DSI) | \
  1486. BIT(POWER_DOMAIN_PORT_CRT) | \
  1487. BIT(POWER_DOMAIN_VGA) | \
  1488. BIT(POWER_DOMAIN_AUDIO) | \
  1489. BIT(POWER_DOMAIN_AUX_B) | \
  1490. BIT(POWER_DOMAIN_AUX_C) | \
  1491. BIT(POWER_DOMAIN_GMBUS) | \
  1492. BIT(POWER_DOMAIN_INIT))
  1493. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1494. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1495. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1496. BIT(POWER_DOMAIN_PORT_CRT) | \
  1497. BIT(POWER_DOMAIN_AUX_B) | \
  1498. BIT(POWER_DOMAIN_AUX_C) | \
  1499. BIT(POWER_DOMAIN_INIT))
  1500. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1501. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1502. BIT(POWER_DOMAIN_AUX_B) | \
  1503. BIT(POWER_DOMAIN_INIT))
  1504. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1505. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1506. BIT(POWER_DOMAIN_AUX_B) | \
  1507. BIT(POWER_DOMAIN_INIT))
  1508. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1509. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1510. BIT(POWER_DOMAIN_AUX_C) | \
  1511. BIT(POWER_DOMAIN_INIT))
  1512. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1513. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1514. BIT(POWER_DOMAIN_AUX_C) | \
  1515. BIT(POWER_DOMAIN_INIT))
  1516. #define CHV_DISPLAY_POWER_DOMAINS ( \
  1517. BIT(POWER_DOMAIN_PIPE_A) | \
  1518. BIT(POWER_DOMAIN_PIPE_B) | \
  1519. BIT(POWER_DOMAIN_PIPE_C) | \
  1520. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  1521. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  1522. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  1523. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  1524. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  1525. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  1526. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1527. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1528. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1529. BIT(POWER_DOMAIN_PORT_DSI) | \
  1530. BIT(POWER_DOMAIN_VGA) | \
  1531. BIT(POWER_DOMAIN_AUDIO) | \
  1532. BIT(POWER_DOMAIN_AUX_B) | \
  1533. BIT(POWER_DOMAIN_AUX_C) | \
  1534. BIT(POWER_DOMAIN_AUX_D) | \
  1535. BIT(POWER_DOMAIN_GMBUS) | \
  1536. BIT(POWER_DOMAIN_INIT))
  1537. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1538. BIT(POWER_DOMAIN_PORT_DDI_B_LANES) | \
  1539. BIT(POWER_DOMAIN_PORT_DDI_C_LANES) | \
  1540. BIT(POWER_DOMAIN_AUX_B) | \
  1541. BIT(POWER_DOMAIN_AUX_C) | \
  1542. BIT(POWER_DOMAIN_INIT))
  1543. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1544. BIT(POWER_DOMAIN_PORT_DDI_D_LANES) | \
  1545. BIT(POWER_DOMAIN_AUX_D) | \
  1546. BIT(POWER_DOMAIN_INIT))
  1547. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1548. .sync_hw = i9xx_always_on_power_well_noop,
  1549. .enable = i9xx_always_on_power_well_noop,
  1550. .disable = i9xx_always_on_power_well_noop,
  1551. .is_enabled = i9xx_always_on_power_well_enabled,
  1552. };
  1553. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1554. .sync_hw = chv_pipe_power_well_sync_hw,
  1555. .enable = chv_pipe_power_well_enable,
  1556. .disable = chv_pipe_power_well_disable,
  1557. .is_enabled = chv_pipe_power_well_enabled,
  1558. };
  1559. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1560. .sync_hw = vlv_power_well_sync_hw,
  1561. .enable = chv_dpio_cmn_power_well_enable,
  1562. .disable = chv_dpio_cmn_power_well_disable,
  1563. .is_enabled = vlv_power_well_enabled,
  1564. };
  1565. static struct i915_power_well i9xx_always_on_power_well[] = {
  1566. {
  1567. .name = "always-on",
  1568. .always_on = 1,
  1569. .domains = POWER_DOMAIN_MASK,
  1570. .ops = &i9xx_always_on_power_well_ops,
  1571. },
  1572. };
  1573. static const struct i915_power_well_ops hsw_power_well_ops = {
  1574. .sync_hw = hsw_power_well_sync_hw,
  1575. .enable = hsw_power_well_enable,
  1576. .disable = hsw_power_well_disable,
  1577. .is_enabled = hsw_power_well_enabled,
  1578. };
  1579. static const struct i915_power_well_ops skl_power_well_ops = {
  1580. .sync_hw = skl_power_well_sync_hw,
  1581. .enable = skl_power_well_enable,
  1582. .disable = skl_power_well_disable,
  1583. .is_enabled = skl_power_well_enabled,
  1584. };
  1585. static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
  1586. .sync_hw = gen9_dc_off_power_well_sync_hw,
  1587. .enable = gen9_dc_off_power_well_enable,
  1588. .disable = gen9_dc_off_power_well_disable,
  1589. .is_enabled = gen9_dc_off_power_well_enabled,
  1590. };
  1591. static const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = {
  1592. .sync_hw = bxt_dpio_cmn_power_well_sync_hw,
  1593. .enable = bxt_dpio_cmn_power_well_enable,
  1594. .disable = bxt_dpio_cmn_power_well_disable,
  1595. .is_enabled = bxt_dpio_cmn_power_well_enabled,
  1596. };
  1597. static struct i915_power_well hsw_power_wells[] = {
  1598. {
  1599. .name = "always-on",
  1600. .always_on = 1,
  1601. .domains = POWER_DOMAIN_MASK,
  1602. .ops = &i9xx_always_on_power_well_ops,
  1603. },
  1604. {
  1605. .name = "display",
  1606. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1607. .ops = &hsw_power_well_ops,
  1608. },
  1609. };
  1610. static struct i915_power_well bdw_power_wells[] = {
  1611. {
  1612. .name = "always-on",
  1613. .always_on = 1,
  1614. .domains = POWER_DOMAIN_MASK,
  1615. .ops = &i9xx_always_on_power_well_ops,
  1616. },
  1617. {
  1618. .name = "display",
  1619. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1620. .ops = &hsw_power_well_ops,
  1621. },
  1622. };
  1623. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1624. .sync_hw = vlv_power_well_sync_hw,
  1625. .enable = vlv_display_power_well_enable,
  1626. .disable = vlv_display_power_well_disable,
  1627. .is_enabled = vlv_power_well_enabled,
  1628. };
  1629. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1630. .sync_hw = vlv_power_well_sync_hw,
  1631. .enable = vlv_dpio_cmn_power_well_enable,
  1632. .disable = vlv_dpio_cmn_power_well_disable,
  1633. .is_enabled = vlv_power_well_enabled,
  1634. };
  1635. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1636. .sync_hw = vlv_power_well_sync_hw,
  1637. .enable = vlv_power_well_enable,
  1638. .disable = vlv_power_well_disable,
  1639. .is_enabled = vlv_power_well_enabled,
  1640. };
  1641. static struct i915_power_well vlv_power_wells[] = {
  1642. {
  1643. .name = "always-on",
  1644. .always_on = 1,
  1645. .domains = POWER_DOMAIN_MASK,
  1646. .ops = &i9xx_always_on_power_well_ops,
  1647. .data = PUNIT_POWER_WELL_ALWAYS_ON,
  1648. },
  1649. {
  1650. .name = "display",
  1651. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1652. .data = PUNIT_POWER_WELL_DISP2D,
  1653. .ops = &vlv_display_power_well_ops,
  1654. },
  1655. {
  1656. .name = "dpio-tx-b-01",
  1657. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1658. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1659. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1660. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1661. .ops = &vlv_dpio_power_well_ops,
  1662. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1663. },
  1664. {
  1665. .name = "dpio-tx-b-23",
  1666. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1667. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1668. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1669. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1670. .ops = &vlv_dpio_power_well_ops,
  1671. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1672. },
  1673. {
  1674. .name = "dpio-tx-c-01",
  1675. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1676. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1677. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1678. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1679. .ops = &vlv_dpio_power_well_ops,
  1680. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1681. },
  1682. {
  1683. .name = "dpio-tx-c-23",
  1684. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1685. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1686. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1687. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1688. .ops = &vlv_dpio_power_well_ops,
  1689. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1690. },
  1691. {
  1692. .name = "dpio-common",
  1693. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1694. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1695. .ops = &vlv_dpio_cmn_power_well_ops,
  1696. },
  1697. };
  1698. static struct i915_power_well chv_power_wells[] = {
  1699. {
  1700. .name = "always-on",
  1701. .always_on = 1,
  1702. .domains = POWER_DOMAIN_MASK,
  1703. .ops = &i9xx_always_on_power_well_ops,
  1704. },
  1705. {
  1706. .name = "display",
  1707. /*
  1708. * Pipe A power well is the new disp2d well. Pipe B and C
  1709. * power wells don't actually exist. Pipe A power well is
  1710. * required for any pipe to work.
  1711. */
  1712. .domains = CHV_DISPLAY_POWER_DOMAINS,
  1713. .data = PIPE_A,
  1714. .ops = &chv_pipe_power_well_ops,
  1715. },
  1716. {
  1717. .name = "dpio-common-bc",
  1718. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
  1719. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1720. .ops = &chv_dpio_cmn_power_well_ops,
  1721. },
  1722. {
  1723. .name = "dpio-common-d",
  1724. .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
  1725. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  1726. .ops = &chv_dpio_cmn_power_well_ops,
  1727. },
  1728. };
  1729. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1730. int power_well_id)
  1731. {
  1732. struct i915_power_well *power_well;
  1733. bool ret;
  1734. power_well = lookup_power_well(dev_priv, power_well_id);
  1735. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1736. return ret;
  1737. }
  1738. static struct i915_power_well skl_power_wells[] = {
  1739. {
  1740. .name = "always-on",
  1741. .always_on = 1,
  1742. .domains = POWER_DOMAIN_MASK,
  1743. .ops = &i9xx_always_on_power_well_ops,
  1744. .data = SKL_DISP_PW_ALWAYS_ON,
  1745. },
  1746. {
  1747. .name = "power well 1",
  1748. /* Handled by the DMC firmware */
  1749. .domains = 0,
  1750. .ops = &skl_power_well_ops,
  1751. .data = SKL_DISP_PW_1,
  1752. },
  1753. {
  1754. .name = "MISC IO power well",
  1755. /* Handled by the DMC firmware */
  1756. .domains = 0,
  1757. .ops = &skl_power_well_ops,
  1758. .data = SKL_DISP_PW_MISC_IO,
  1759. },
  1760. {
  1761. .name = "DC off",
  1762. .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
  1763. .ops = &gen9_dc_off_power_well_ops,
  1764. .data = SKL_DISP_PW_DC_OFF,
  1765. },
  1766. {
  1767. .name = "power well 2",
  1768. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1769. .ops = &skl_power_well_ops,
  1770. .data = SKL_DISP_PW_2,
  1771. },
  1772. {
  1773. .name = "DDI A/E power well",
  1774. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1775. .ops = &skl_power_well_ops,
  1776. .data = SKL_DISP_PW_DDI_A_E,
  1777. },
  1778. {
  1779. .name = "DDI B power well",
  1780. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1781. .ops = &skl_power_well_ops,
  1782. .data = SKL_DISP_PW_DDI_B,
  1783. },
  1784. {
  1785. .name = "DDI C power well",
  1786. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1787. .ops = &skl_power_well_ops,
  1788. .data = SKL_DISP_PW_DDI_C,
  1789. },
  1790. {
  1791. .name = "DDI D power well",
  1792. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1793. .ops = &skl_power_well_ops,
  1794. .data = SKL_DISP_PW_DDI_D,
  1795. },
  1796. };
  1797. static struct i915_power_well bxt_power_wells[] = {
  1798. {
  1799. .name = "always-on",
  1800. .always_on = 1,
  1801. .domains = POWER_DOMAIN_MASK,
  1802. .ops = &i9xx_always_on_power_well_ops,
  1803. },
  1804. {
  1805. .name = "power well 1",
  1806. .domains = 0,
  1807. .ops = &skl_power_well_ops,
  1808. .data = SKL_DISP_PW_1,
  1809. },
  1810. {
  1811. .name = "DC off",
  1812. .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
  1813. .ops = &gen9_dc_off_power_well_ops,
  1814. .data = SKL_DISP_PW_DC_OFF,
  1815. },
  1816. {
  1817. .name = "power well 2",
  1818. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1819. .ops = &skl_power_well_ops,
  1820. .data = SKL_DISP_PW_2,
  1821. },
  1822. {
  1823. .name = "dpio-common-a",
  1824. .domains = BXT_DPIO_CMN_A_POWER_DOMAINS,
  1825. .ops = &bxt_dpio_cmn_power_well_ops,
  1826. .data = BXT_DPIO_CMN_A,
  1827. },
  1828. {
  1829. .name = "dpio-common-bc",
  1830. .domains = BXT_DPIO_CMN_BC_POWER_DOMAINS,
  1831. .ops = &bxt_dpio_cmn_power_well_ops,
  1832. .data = BXT_DPIO_CMN_BC,
  1833. },
  1834. };
  1835. static int
  1836. sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
  1837. int disable_power_well)
  1838. {
  1839. if (disable_power_well >= 0)
  1840. return !!disable_power_well;
  1841. return 1;
  1842. }
  1843. static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
  1844. int enable_dc)
  1845. {
  1846. uint32_t mask;
  1847. int requested_dc;
  1848. int max_dc;
  1849. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1850. max_dc = 2;
  1851. mask = 0;
  1852. } else if (IS_BROXTON(dev_priv)) {
  1853. max_dc = 1;
  1854. /*
  1855. * DC9 has a separate HW flow from the rest of the DC states,
  1856. * not depending on the DMC firmware. It's needed by system
  1857. * suspend/resume, so allow it unconditionally.
  1858. */
  1859. mask = DC_STATE_EN_DC9;
  1860. } else {
  1861. max_dc = 0;
  1862. mask = 0;
  1863. }
  1864. if (!i915.disable_power_well)
  1865. max_dc = 0;
  1866. if (enable_dc >= 0 && enable_dc <= max_dc) {
  1867. requested_dc = enable_dc;
  1868. } else if (enable_dc == -1) {
  1869. requested_dc = max_dc;
  1870. } else if (enable_dc > max_dc && enable_dc <= 2) {
  1871. DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
  1872. enable_dc, max_dc);
  1873. requested_dc = max_dc;
  1874. } else {
  1875. DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
  1876. requested_dc = max_dc;
  1877. }
  1878. if (requested_dc > 1)
  1879. mask |= DC_STATE_EN_UPTO_DC6;
  1880. if (requested_dc > 0)
  1881. mask |= DC_STATE_EN_UPTO_DC5;
  1882. DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
  1883. return mask;
  1884. }
  1885. #define set_power_wells(power_domains, __power_wells) ({ \
  1886. (power_domains)->power_wells = (__power_wells); \
  1887. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  1888. })
  1889. /**
  1890. * intel_power_domains_init - initializes the power domain structures
  1891. * @dev_priv: i915 device instance
  1892. *
  1893. * Initializes the power domain structures for @dev_priv depending upon the
  1894. * supported platform.
  1895. */
  1896. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  1897. {
  1898. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1899. i915.disable_power_well = sanitize_disable_power_well_option(dev_priv,
  1900. i915.disable_power_well);
  1901. dev_priv->csr.allowed_dc_mask = get_allowed_dc_mask(dev_priv,
  1902. i915.enable_dc);
  1903. BUILD_BUG_ON(POWER_DOMAIN_NUM > 31);
  1904. mutex_init(&power_domains->lock);
  1905. /*
  1906. * The enabling order will be from lower to higher indexed wells,
  1907. * the disabling order is reversed.
  1908. */
  1909. if (IS_HASWELL(dev_priv)) {
  1910. set_power_wells(power_domains, hsw_power_wells);
  1911. } else if (IS_BROADWELL(dev_priv)) {
  1912. set_power_wells(power_domains, bdw_power_wells);
  1913. } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1914. set_power_wells(power_domains, skl_power_wells);
  1915. } else if (IS_BROXTON(dev_priv)) {
  1916. set_power_wells(power_domains, bxt_power_wells);
  1917. } else if (IS_CHERRYVIEW(dev_priv)) {
  1918. set_power_wells(power_domains, chv_power_wells);
  1919. } else if (IS_VALLEYVIEW(dev_priv)) {
  1920. set_power_wells(power_domains, vlv_power_wells);
  1921. } else {
  1922. set_power_wells(power_domains, i9xx_always_on_power_well);
  1923. }
  1924. return 0;
  1925. }
  1926. /**
  1927. * intel_power_domains_fini - finalizes the power domain structures
  1928. * @dev_priv: i915 device instance
  1929. *
  1930. * Finalizes the power domain structures for @dev_priv depending upon the
  1931. * supported platform. This function also disables runtime pm and ensures that
  1932. * the device stays powered up so that the driver can be reloaded.
  1933. */
  1934. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  1935. {
  1936. struct device *kdev = &dev_priv->drm.pdev->dev;
  1937. /*
  1938. * The i915.ko module is still not prepared to be loaded when
  1939. * the power well is not enabled, so just enable it in case
  1940. * we're going to unload/reload.
  1941. * The following also reacquires the RPM reference the core passed
  1942. * to the driver during loading, which is dropped in
  1943. * intel_runtime_pm_enable(). We have to hand back the control of the
  1944. * device to the core with this reference held.
  1945. */
  1946. intel_display_set_init_power(dev_priv, true);
  1947. /* Remove the refcount we took to keep power well support disabled. */
  1948. if (!i915.disable_power_well)
  1949. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1950. /*
  1951. * Remove the refcount we took in intel_runtime_pm_enable() in case
  1952. * the platform doesn't support runtime PM.
  1953. */
  1954. if (!HAS_RUNTIME_PM(dev_priv))
  1955. pm_runtime_put(kdev);
  1956. }
  1957. static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
  1958. {
  1959. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1960. struct i915_power_well *power_well;
  1961. int i;
  1962. mutex_lock(&power_domains->lock);
  1963. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1964. power_well->ops->sync_hw(dev_priv, power_well);
  1965. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  1966. power_well);
  1967. }
  1968. mutex_unlock(&power_domains->lock);
  1969. }
  1970. static void gen9_dbuf_enable(struct drm_i915_private *dev_priv)
  1971. {
  1972. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
  1973. POSTING_READ(DBUF_CTL);
  1974. udelay(10);
  1975. if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
  1976. DRM_ERROR("DBuf power enable timeout\n");
  1977. }
  1978. static void gen9_dbuf_disable(struct drm_i915_private *dev_priv)
  1979. {
  1980. I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
  1981. POSTING_READ(DBUF_CTL);
  1982. udelay(10);
  1983. if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
  1984. DRM_ERROR("DBuf power disable timeout!\n");
  1985. }
  1986. static void skl_display_core_init(struct drm_i915_private *dev_priv,
  1987. bool resume)
  1988. {
  1989. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1990. struct i915_power_well *well;
  1991. uint32_t val;
  1992. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  1993. /* enable PCH reset handshake */
  1994. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  1995. I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
  1996. /* enable PG1 and Misc I/O */
  1997. mutex_lock(&power_domains->lock);
  1998. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  1999. intel_power_well_enable(dev_priv, well);
  2000. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  2001. intel_power_well_enable(dev_priv, well);
  2002. mutex_unlock(&power_domains->lock);
  2003. skl_init_cdclk(dev_priv);
  2004. gen9_dbuf_enable(dev_priv);
  2005. if (resume && dev_priv->csr.dmc_payload)
  2006. intel_csr_load_program(dev_priv);
  2007. }
  2008. static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
  2009. {
  2010. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2011. struct i915_power_well *well;
  2012. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2013. gen9_dbuf_disable(dev_priv);
  2014. skl_uninit_cdclk(dev_priv);
  2015. /* The spec doesn't call for removing the reset handshake flag */
  2016. /* disable PG1 and Misc I/O */
  2017. mutex_lock(&power_domains->lock);
  2018. well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
  2019. intel_power_well_disable(dev_priv, well);
  2020. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2021. intel_power_well_disable(dev_priv, well);
  2022. mutex_unlock(&power_domains->lock);
  2023. }
  2024. void bxt_display_core_init(struct drm_i915_private *dev_priv,
  2025. bool resume)
  2026. {
  2027. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2028. struct i915_power_well *well;
  2029. uint32_t val;
  2030. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2031. /*
  2032. * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
  2033. * or else the reset will hang because there is no PCH to respond.
  2034. * Move the handshake programming to initialization sequence.
  2035. * Previously was left up to BIOS.
  2036. */
  2037. val = I915_READ(HSW_NDE_RSTWRN_OPT);
  2038. val &= ~RESET_PCH_HANDSHAKE_ENABLE;
  2039. I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
  2040. /* Enable PG1 */
  2041. mutex_lock(&power_domains->lock);
  2042. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2043. intel_power_well_enable(dev_priv, well);
  2044. mutex_unlock(&power_domains->lock);
  2045. bxt_init_cdclk(dev_priv);
  2046. gen9_dbuf_enable(dev_priv);
  2047. if (resume && dev_priv->csr.dmc_payload)
  2048. intel_csr_load_program(dev_priv);
  2049. }
  2050. void bxt_display_core_uninit(struct drm_i915_private *dev_priv)
  2051. {
  2052. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2053. struct i915_power_well *well;
  2054. gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
  2055. gen9_dbuf_disable(dev_priv);
  2056. bxt_uninit_cdclk(dev_priv);
  2057. /* The spec doesn't call for removing the reset handshake flag */
  2058. /* Disable PG1 */
  2059. mutex_lock(&power_domains->lock);
  2060. well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
  2061. intel_power_well_disable(dev_priv, well);
  2062. mutex_unlock(&power_domains->lock);
  2063. }
  2064. static void chv_phy_control_init(struct drm_i915_private *dev_priv)
  2065. {
  2066. struct i915_power_well *cmn_bc =
  2067. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  2068. struct i915_power_well *cmn_d =
  2069. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
  2070. /*
  2071. * DISPLAY_PHY_CONTROL can get corrupted if read. As a
  2072. * workaround never ever read DISPLAY_PHY_CONTROL, and
  2073. * instead maintain a shadow copy ourselves. Use the actual
  2074. * power well state and lane status to reconstruct the
  2075. * expected initial value.
  2076. */
  2077. dev_priv->chv_phy_control =
  2078. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
  2079. PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
  2080. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
  2081. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
  2082. PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
  2083. /*
  2084. * If all lanes are disabled we leave the override disabled
  2085. * with all power down bits cleared to match the state we
  2086. * would use after disabling the port. Otherwise enable the
  2087. * override and set the lane powerdown bits accding to the
  2088. * current lane status.
  2089. */
  2090. if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
  2091. uint32_t status = I915_READ(DPLL(PIPE_A));
  2092. unsigned int mask;
  2093. mask = status & DPLL_PORTB_READY_MASK;
  2094. if (mask == 0xf)
  2095. mask = 0x0;
  2096. else
  2097. dev_priv->chv_phy_control |=
  2098. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
  2099. dev_priv->chv_phy_control |=
  2100. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
  2101. mask = (status & DPLL_PORTC_READY_MASK) >> 4;
  2102. if (mask == 0xf)
  2103. mask = 0x0;
  2104. else
  2105. dev_priv->chv_phy_control |=
  2106. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
  2107. dev_priv->chv_phy_control |=
  2108. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
  2109. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
  2110. dev_priv->chv_phy_assert[DPIO_PHY0] = false;
  2111. } else {
  2112. dev_priv->chv_phy_assert[DPIO_PHY0] = true;
  2113. }
  2114. if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
  2115. uint32_t status = I915_READ(DPIO_PHY_STATUS);
  2116. unsigned int mask;
  2117. mask = status & DPLL_PORTD_READY_MASK;
  2118. if (mask == 0xf)
  2119. mask = 0x0;
  2120. else
  2121. dev_priv->chv_phy_control |=
  2122. PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
  2123. dev_priv->chv_phy_control |=
  2124. PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
  2125. dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
  2126. dev_priv->chv_phy_assert[DPIO_PHY1] = false;
  2127. } else {
  2128. dev_priv->chv_phy_assert[DPIO_PHY1] = true;
  2129. }
  2130. I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
  2131. DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
  2132. dev_priv->chv_phy_control);
  2133. }
  2134. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  2135. {
  2136. struct i915_power_well *cmn =
  2137. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  2138. struct i915_power_well *disp2d =
  2139. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  2140. /* If the display might be already active skip this */
  2141. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  2142. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  2143. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  2144. return;
  2145. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  2146. /* cmnlane needs DPLL registers */
  2147. disp2d->ops->enable(dev_priv, disp2d);
  2148. /*
  2149. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  2150. * Need to assert and de-assert PHY SB reset by gating the
  2151. * common lane power, then un-gating it.
  2152. * Simply ungating isn't enough to reset the PHY enough to get
  2153. * ports and lanes running.
  2154. */
  2155. cmn->ops->disable(dev_priv, cmn);
  2156. }
  2157. /**
  2158. * intel_power_domains_init_hw - initialize hardware power domain state
  2159. * @dev_priv: i915 device instance
  2160. * @resume: Called from resume code paths or not
  2161. *
  2162. * This function initializes the hardware power domain state and enables all
  2163. * power domains using intel_display_set_init_power().
  2164. */
  2165. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
  2166. {
  2167. struct drm_device *dev = &dev_priv->drm;
  2168. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2169. power_domains->initializing = true;
  2170. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
  2171. skl_display_core_init(dev_priv, resume);
  2172. } else if (IS_BROXTON(dev)) {
  2173. bxt_display_core_init(dev_priv, resume);
  2174. } else if (IS_CHERRYVIEW(dev)) {
  2175. mutex_lock(&power_domains->lock);
  2176. chv_phy_control_init(dev_priv);
  2177. mutex_unlock(&power_domains->lock);
  2178. } else if (IS_VALLEYVIEW(dev)) {
  2179. mutex_lock(&power_domains->lock);
  2180. vlv_cmnlane_wa(dev_priv);
  2181. mutex_unlock(&power_domains->lock);
  2182. }
  2183. /* For now, we need the power well to be always enabled. */
  2184. intel_display_set_init_power(dev_priv, true);
  2185. /* Disable power support if the user asked so. */
  2186. if (!i915.disable_power_well)
  2187. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  2188. intel_power_domains_sync_hw(dev_priv);
  2189. power_domains->initializing = false;
  2190. }
  2191. /**
  2192. * intel_power_domains_suspend - suspend power domain state
  2193. * @dev_priv: i915 device instance
  2194. *
  2195. * This function prepares the hardware power domain state before entering
  2196. * system suspend. It must be paired with intel_power_domains_init_hw().
  2197. */
  2198. void intel_power_domains_suspend(struct drm_i915_private *dev_priv)
  2199. {
  2200. /*
  2201. * Even if power well support was disabled we still want to disable
  2202. * power wells while we are system suspended.
  2203. */
  2204. if (!i915.disable_power_well)
  2205. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  2206. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  2207. skl_display_core_uninit(dev_priv);
  2208. else if (IS_BROXTON(dev_priv))
  2209. bxt_display_core_uninit(dev_priv);
  2210. }
  2211. /**
  2212. * intel_runtime_pm_get - grab a runtime pm reference
  2213. * @dev_priv: i915 device instance
  2214. *
  2215. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2216. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  2217. *
  2218. * Any runtime pm reference obtained by this function must have a symmetric
  2219. * call to intel_runtime_pm_put() to release the reference again.
  2220. */
  2221. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  2222. {
  2223. struct pci_dev *pdev = dev_priv->drm.pdev;
  2224. struct device *kdev = &pdev->dev;
  2225. pm_runtime_get_sync(kdev);
  2226. atomic_inc(&dev_priv->pm.wakeref_count);
  2227. assert_rpm_wakelock_held(dev_priv);
  2228. }
  2229. /**
  2230. * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
  2231. * @dev_priv: i915 device instance
  2232. *
  2233. * This function grabs a device-level runtime pm reference if the device is
  2234. * already in use and ensures that it is powered up.
  2235. *
  2236. * Any runtime pm reference obtained by this function must have a symmetric
  2237. * call to intel_runtime_pm_put() to release the reference again.
  2238. */
  2239. bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
  2240. {
  2241. struct pci_dev *pdev = dev_priv->drm.pdev;
  2242. struct device *kdev = &pdev->dev;
  2243. if (IS_ENABLED(CONFIG_PM)) {
  2244. int ret = pm_runtime_get_if_in_use(kdev);
  2245. /*
  2246. * In cases runtime PM is disabled by the RPM core and we get
  2247. * an -EINVAL return value we are not supposed to call this
  2248. * function, since the power state is undefined. This applies
  2249. * atm to the late/early system suspend/resume handlers.
  2250. */
  2251. WARN_ON_ONCE(ret < 0);
  2252. if (ret <= 0)
  2253. return false;
  2254. }
  2255. atomic_inc(&dev_priv->pm.wakeref_count);
  2256. assert_rpm_wakelock_held(dev_priv);
  2257. return true;
  2258. }
  2259. /**
  2260. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  2261. * @dev_priv: i915 device instance
  2262. *
  2263. * This function grabs a device-level runtime pm reference (mostly used for GEM
  2264. * code to ensure the GTT or GT is on).
  2265. *
  2266. * It will _not_ power up the device but instead only check that it's powered
  2267. * on. Therefore it is only valid to call this functions from contexts where
  2268. * the device is known to be powered up and where trying to power it up would
  2269. * result in hilarity and deadlocks. That pretty much means only the system
  2270. * suspend/resume code where this is used to grab runtime pm references for
  2271. * delayed setup down in work items.
  2272. *
  2273. * Any runtime pm reference obtained by this function must have a symmetric
  2274. * call to intel_runtime_pm_put() to release the reference again.
  2275. */
  2276. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  2277. {
  2278. struct pci_dev *pdev = dev_priv->drm.pdev;
  2279. struct device *kdev = &pdev->dev;
  2280. assert_rpm_wakelock_held(dev_priv);
  2281. pm_runtime_get_noresume(kdev);
  2282. atomic_inc(&dev_priv->pm.wakeref_count);
  2283. }
  2284. /**
  2285. * intel_runtime_pm_put - release a runtime pm reference
  2286. * @dev_priv: i915 device instance
  2287. *
  2288. * This function drops the device-level runtime pm reference obtained by
  2289. * intel_runtime_pm_get() and might power down the corresponding
  2290. * hardware block right away if this is the last reference.
  2291. */
  2292. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  2293. {
  2294. struct pci_dev *pdev = dev_priv->drm.pdev;
  2295. struct device *kdev = &pdev->dev;
  2296. assert_rpm_wakelock_held(dev_priv);
  2297. if (atomic_dec_and_test(&dev_priv->pm.wakeref_count))
  2298. atomic_inc(&dev_priv->pm.atomic_seq);
  2299. pm_runtime_mark_last_busy(kdev);
  2300. pm_runtime_put_autosuspend(kdev);
  2301. }
  2302. /**
  2303. * intel_runtime_pm_enable - enable runtime pm
  2304. * @dev_priv: i915 device instance
  2305. *
  2306. * This function enables runtime pm at the end of the driver load sequence.
  2307. *
  2308. * Note that this function does currently not enable runtime pm for the
  2309. * subordinate display power domains. That is only done on the first modeset
  2310. * using intel_display_set_init_power().
  2311. */
  2312. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  2313. {
  2314. struct pci_dev *pdev = dev_priv->drm.pdev;
  2315. struct drm_device *dev = &dev_priv->drm;
  2316. struct device *kdev = &pdev->dev;
  2317. pm_runtime_set_autosuspend_delay(kdev, 10000); /* 10s */
  2318. pm_runtime_mark_last_busy(kdev);
  2319. /*
  2320. * Take a permanent reference to disable the RPM functionality and drop
  2321. * it only when unloading the driver. Use the low level get/put helpers,
  2322. * so the driver's own RPM reference tracking asserts also work on
  2323. * platforms without RPM support.
  2324. */
  2325. if (!HAS_RUNTIME_PM(dev)) {
  2326. pm_runtime_dont_use_autosuspend(kdev);
  2327. pm_runtime_get_sync(kdev);
  2328. } else {
  2329. pm_runtime_use_autosuspend(kdev);
  2330. }
  2331. /*
  2332. * The core calls the driver load handler with an RPM reference held.
  2333. * We drop that here and will reacquire it during unloading in
  2334. * intel_power_domains_fini().
  2335. */
  2336. pm_runtime_put_autosuspend(kdev);
  2337. }