main.c 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #include <linux/io-mapping.h>
  40. #if defined(CONFIG_X86)
  41. #include <asm/pat.h>
  42. #endif
  43. #include <linux/sched.h>
  44. #include <linux/delay.h>
  45. #include <rdma/ib_user_verbs.h>
  46. #include <rdma/ib_addr.h>
  47. #include <rdma/ib_cache.h>
  48. #include <linux/mlx5/port.h>
  49. #include <linux/mlx5/vport.h>
  50. #include <linux/list.h>
  51. #include <rdma/ib_smi.h>
  52. #include <rdma/ib_umem.h>
  53. #include <linux/in.h>
  54. #include <linux/etherdevice.h>
  55. #include <linux/mlx5/fs.h>
  56. #include "user.h"
  57. #include "mlx5_ib.h"
  58. #define DRIVER_NAME "mlx5_ib"
  59. #define DRIVER_VERSION "2.2-1"
  60. #define DRIVER_RELDATE "Feb 2014"
  61. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  62. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  63. MODULE_LICENSE("Dual BSD/GPL");
  64. MODULE_VERSION(DRIVER_VERSION);
  65. static int deprecated_prof_sel = 2;
  66. module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
  67. MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
  68. static char mlx5_version[] =
  69. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  70. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  71. enum {
  72. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  73. };
  74. static enum rdma_link_layer
  75. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  76. {
  77. switch (port_type_cap) {
  78. case MLX5_CAP_PORT_TYPE_IB:
  79. return IB_LINK_LAYER_INFINIBAND;
  80. case MLX5_CAP_PORT_TYPE_ETH:
  81. return IB_LINK_LAYER_ETHERNET;
  82. default:
  83. return IB_LINK_LAYER_UNSPECIFIED;
  84. }
  85. }
  86. static enum rdma_link_layer
  87. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  88. {
  89. struct mlx5_ib_dev *dev = to_mdev(device);
  90. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  91. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  92. }
  93. static int mlx5_netdev_event(struct notifier_block *this,
  94. unsigned long event, void *ptr)
  95. {
  96. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  97. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  98. roce.nb);
  99. if ((event != NETDEV_UNREGISTER) && (event != NETDEV_REGISTER))
  100. return NOTIFY_DONE;
  101. write_lock(&ibdev->roce.netdev_lock);
  102. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  103. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ? NULL : ndev;
  104. write_unlock(&ibdev->roce.netdev_lock);
  105. return NOTIFY_DONE;
  106. }
  107. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  108. u8 port_num)
  109. {
  110. struct mlx5_ib_dev *ibdev = to_mdev(device);
  111. struct net_device *ndev;
  112. /* Ensure ndev does not disappear before we invoke dev_hold()
  113. */
  114. read_lock(&ibdev->roce.netdev_lock);
  115. ndev = ibdev->roce.netdev;
  116. if (ndev)
  117. dev_hold(ndev);
  118. read_unlock(&ibdev->roce.netdev_lock);
  119. return ndev;
  120. }
  121. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  122. struct ib_port_attr *props)
  123. {
  124. struct mlx5_ib_dev *dev = to_mdev(device);
  125. struct net_device *ndev;
  126. enum ib_mtu ndev_ib_mtu;
  127. u16 qkey_viol_cntr;
  128. memset(props, 0, sizeof(*props));
  129. props->port_cap_flags |= IB_PORT_CM_SUP;
  130. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  131. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  132. roce_address_table_size);
  133. props->max_mtu = IB_MTU_4096;
  134. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  135. props->pkey_tbl_len = 1;
  136. props->state = IB_PORT_DOWN;
  137. props->phys_state = 3;
  138. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  139. props->qkey_viol_cntr = qkey_viol_cntr;
  140. ndev = mlx5_ib_get_netdev(device, port_num);
  141. if (!ndev)
  142. return 0;
  143. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  144. props->state = IB_PORT_ACTIVE;
  145. props->phys_state = 5;
  146. }
  147. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  148. dev_put(ndev);
  149. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  150. props->active_width = IB_WIDTH_4X; /* TODO */
  151. props->active_speed = IB_SPEED_QDR; /* TODO */
  152. return 0;
  153. }
  154. static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
  155. const struct ib_gid_attr *attr,
  156. void *mlx5_addr)
  157. {
  158. #define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
  159. char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  160. source_l3_address);
  161. void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  162. source_mac_47_32);
  163. if (!gid)
  164. return;
  165. ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
  166. if (is_vlan_dev(attr->ndev)) {
  167. MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
  168. MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
  169. }
  170. switch (attr->gid_type) {
  171. case IB_GID_TYPE_IB:
  172. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
  173. break;
  174. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  175. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
  176. break;
  177. default:
  178. WARN_ON(true);
  179. }
  180. if (attr->gid_type != IB_GID_TYPE_IB) {
  181. if (ipv6_addr_v4mapped((void *)gid))
  182. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  183. MLX5_ROCE_L3_TYPE_IPV4);
  184. else
  185. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  186. MLX5_ROCE_L3_TYPE_IPV6);
  187. }
  188. if ((attr->gid_type == IB_GID_TYPE_IB) ||
  189. !ipv6_addr_v4mapped((void *)gid))
  190. memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
  191. else
  192. memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
  193. }
  194. static int set_roce_addr(struct ib_device *device, u8 port_num,
  195. unsigned int index,
  196. const union ib_gid *gid,
  197. const struct ib_gid_attr *attr)
  198. {
  199. struct mlx5_ib_dev *dev = to_mdev(device);
  200. u32 in[MLX5_ST_SZ_DW(set_roce_address_in)];
  201. u32 out[MLX5_ST_SZ_DW(set_roce_address_out)];
  202. void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
  203. enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
  204. if (ll != IB_LINK_LAYER_ETHERNET)
  205. return -EINVAL;
  206. memset(in, 0, sizeof(in));
  207. ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
  208. MLX5_SET(set_roce_address_in, in, roce_address_index, index);
  209. MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
  210. memset(out, 0, sizeof(out));
  211. return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
  212. }
  213. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  214. unsigned int index, const union ib_gid *gid,
  215. const struct ib_gid_attr *attr,
  216. __always_unused void **context)
  217. {
  218. return set_roce_addr(device, port_num, index, gid, attr);
  219. }
  220. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  221. unsigned int index, __always_unused void **context)
  222. {
  223. return set_roce_addr(device, port_num, index, NULL, NULL);
  224. }
  225. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  226. int index)
  227. {
  228. struct ib_gid_attr attr;
  229. union ib_gid gid;
  230. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  231. return 0;
  232. if (!attr.ndev)
  233. return 0;
  234. dev_put(attr.ndev);
  235. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  236. return 0;
  237. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  238. }
  239. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  240. {
  241. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  242. }
  243. enum {
  244. MLX5_VPORT_ACCESS_METHOD_MAD,
  245. MLX5_VPORT_ACCESS_METHOD_HCA,
  246. MLX5_VPORT_ACCESS_METHOD_NIC,
  247. };
  248. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  249. {
  250. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  251. return MLX5_VPORT_ACCESS_METHOD_MAD;
  252. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  253. IB_LINK_LAYER_ETHERNET)
  254. return MLX5_VPORT_ACCESS_METHOD_NIC;
  255. return MLX5_VPORT_ACCESS_METHOD_HCA;
  256. }
  257. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  258. struct ib_device_attr *props)
  259. {
  260. u8 tmp;
  261. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  262. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  263. u8 atomic_req_8B_endianness_mode =
  264. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
  265. /* Check if HW supports 8 bytes standard atomic operations and capable
  266. * of host endianness respond
  267. */
  268. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  269. if (((atomic_operations & tmp) == tmp) &&
  270. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  271. (atomic_req_8B_endianness_mode)) {
  272. props->atomic_cap = IB_ATOMIC_HCA;
  273. } else {
  274. props->atomic_cap = IB_ATOMIC_NONE;
  275. }
  276. }
  277. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  278. __be64 *sys_image_guid)
  279. {
  280. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  281. struct mlx5_core_dev *mdev = dev->mdev;
  282. u64 tmp;
  283. int err;
  284. switch (mlx5_get_vport_access_method(ibdev)) {
  285. case MLX5_VPORT_ACCESS_METHOD_MAD:
  286. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  287. sys_image_guid);
  288. case MLX5_VPORT_ACCESS_METHOD_HCA:
  289. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  290. break;
  291. case MLX5_VPORT_ACCESS_METHOD_NIC:
  292. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  293. break;
  294. default:
  295. return -EINVAL;
  296. }
  297. if (!err)
  298. *sys_image_guid = cpu_to_be64(tmp);
  299. return err;
  300. }
  301. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  302. u16 *max_pkeys)
  303. {
  304. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  305. struct mlx5_core_dev *mdev = dev->mdev;
  306. switch (mlx5_get_vport_access_method(ibdev)) {
  307. case MLX5_VPORT_ACCESS_METHOD_MAD:
  308. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  309. case MLX5_VPORT_ACCESS_METHOD_HCA:
  310. case MLX5_VPORT_ACCESS_METHOD_NIC:
  311. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  312. pkey_table_size));
  313. return 0;
  314. default:
  315. return -EINVAL;
  316. }
  317. }
  318. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  319. u32 *vendor_id)
  320. {
  321. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  322. switch (mlx5_get_vport_access_method(ibdev)) {
  323. case MLX5_VPORT_ACCESS_METHOD_MAD:
  324. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  325. case MLX5_VPORT_ACCESS_METHOD_HCA:
  326. case MLX5_VPORT_ACCESS_METHOD_NIC:
  327. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  328. default:
  329. return -EINVAL;
  330. }
  331. }
  332. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  333. __be64 *node_guid)
  334. {
  335. u64 tmp;
  336. int err;
  337. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  338. case MLX5_VPORT_ACCESS_METHOD_MAD:
  339. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  340. case MLX5_VPORT_ACCESS_METHOD_HCA:
  341. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  342. break;
  343. case MLX5_VPORT_ACCESS_METHOD_NIC:
  344. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  345. break;
  346. default:
  347. return -EINVAL;
  348. }
  349. if (!err)
  350. *node_guid = cpu_to_be64(tmp);
  351. return err;
  352. }
  353. struct mlx5_reg_node_desc {
  354. u8 desc[64];
  355. };
  356. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  357. {
  358. struct mlx5_reg_node_desc in;
  359. if (mlx5_use_mad_ifc(dev))
  360. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  361. memset(&in, 0, sizeof(in));
  362. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  363. sizeof(struct mlx5_reg_node_desc),
  364. MLX5_REG_NODE_DESC, 0, 0);
  365. }
  366. static int mlx5_ib_query_device(struct ib_device *ibdev,
  367. struct ib_device_attr *props,
  368. struct ib_udata *uhw)
  369. {
  370. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  371. struct mlx5_core_dev *mdev = dev->mdev;
  372. int err = -ENOMEM;
  373. int max_rq_sg;
  374. int max_sq_sg;
  375. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  376. struct mlx5_ib_query_device_resp resp = {};
  377. size_t resp_len;
  378. u64 max_tso;
  379. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  380. if (uhw->outlen && uhw->outlen < resp_len)
  381. return -EINVAL;
  382. else
  383. resp.response_length = resp_len;
  384. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  385. return -EINVAL;
  386. memset(props, 0, sizeof(*props));
  387. err = mlx5_query_system_image_guid(ibdev,
  388. &props->sys_image_guid);
  389. if (err)
  390. return err;
  391. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  392. if (err)
  393. return err;
  394. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  395. if (err)
  396. return err;
  397. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  398. (fw_rev_min(dev->mdev) << 16) |
  399. fw_rev_sub(dev->mdev);
  400. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  401. IB_DEVICE_PORT_ACTIVE_EVENT |
  402. IB_DEVICE_SYS_IMAGE_GUID |
  403. IB_DEVICE_RC_RNR_NAK_GEN;
  404. if (MLX5_CAP_GEN(mdev, pkv))
  405. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  406. if (MLX5_CAP_GEN(mdev, qkv))
  407. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  408. if (MLX5_CAP_GEN(mdev, apm))
  409. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  410. if (MLX5_CAP_GEN(mdev, xrc))
  411. props->device_cap_flags |= IB_DEVICE_XRC;
  412. if (MLX5_CAP_GEN(mdev, imaicl)) {
  413. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  414. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  415. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  416. /* We support 'Gappy' memory registration too */
  417. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  418. }
  419. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  420. if (MLX5_CAP_GEN(mdev, sho)) {
  421. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  422. /* At this stage no support for signature handover */
  423. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  424. IB_PROT_T10DIF_TYPE_2 |
  425. IB_PROT_T10DIF_TYPE_3;
  426. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  427. IB_GUARD_T10DIF_CSUM;
  428. }
  429. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  430. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  431. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
  432. if (MLX5_CAP_ETH(mdev, csum_cap))
  433. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  434. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  435. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  436. if (max_tso) {
  437. resp.tso_caps.max_tso = 1 << max_tso;
  438. resp.tso_caps.supported_qpts |=
  439. 1 << IB_QPT_RAW_PACKET;
  440. resp.response_length += sizeof(resp.tso_caps);
  441. }
  442. }
  443. }
  444. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  445. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  446. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  447. }
  448. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  449. MLX5_CAP_ETH(dev->mdev, scatter_fcs))
  450. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  451. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  452. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  453. props->vendor_part_id = mdev->pdev->device;
  454. props->hw_ver = mdev->pdev->revision;
  455. props->max_mr_size = ~0ull;
  456. props->page_size_cap = ~(min_page_size - 1);
  457. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  458. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  459. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  460. sizeof(struct mlx5_wqe_data_seg);
  461. max_sq_sg = (MLX5_CAP_GEN(mdev, max_wqe_sz_sq) -
  462. sizeof(struct mlx5_wqe_ctrl_seg)) /
  463. sizeof(struct mlx5_wqe_data_seg);
  464. props->max_sge = min(max_rq_sg, max_sq_sg);
  465. props->max_sge_rd = MLX5_MAX_SGE_RD;
  466. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  467. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  468. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  469. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  470. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  471. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  472. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  473. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  474. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  475. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  476. props->max_srq_sge = max_rq_sg - 1;
  477. props->max_fast_reg_page_list_len =
  478. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  479. get_atomic_caps(dev, props);
  480. props->masked_atomic_cap = IB_ATOMIC_NONE;
  481. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  482. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  483. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  484. props->max_mcast_grp;
  485. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  486. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  487. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  488. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  489. if (MLX5_CAP_GEN(mdev, pg))
  490. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  491. props->odp_caps = dev->odp_caps;
  492. #endif
  493. if (MLX5_CAP_GEN(mdev, cd))
  494. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  495. if (!mlx5_core_is_pf(mdev))
  496. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  497. if (uhw->outlen) {
  498. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  499. if (err)
  500. return err;
  501. }
  502. return 0;
  503. }
  504. enum mlx5_ib_width {
  505. MLX5_IB_WIDTH_1X = 1 << 0,
  506. MLX5_IB_WIDTH_2X = 1 << 1,
  507. MLX5_IB_WIDTH_4X = 1 << 2,
  508. MLX5_IB_WIDTH_8X = 1 << 3,
  509. MLX5_IB_WIDTH_12X = 1 << 4
  510. };
  511. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  512. u8 *ib_width)
  513. {
  514. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  515. int err = 0;
  516. if (active_width & MLX5_IB_WIDTH_1X) {
  517. *ib_width = IB_WIDTH_1X;
  518. } else if (active_width & MLX5_IB_WIDTH_2X) {
  519. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  520. (int)active_width);
  521. err = -EINVAL;
  522. } else if (active_width & MLX5_IB_WIDTH_4X) {
  523. *ib_width = IB_WIDTH_4X;
  524. } else if (active_width & MLX5_IB_WIDTH_8X) {
  525. *ib_width = IB_WIDTH_8X;
  526. } else if (active_width & MLX5_IB_WIDTH_12X) {
  527. *ib_width = IB_WIDTH_12X;
  528. } else {
  529. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  530. (int)active_width);
  531. err = -EINVAL;
  532. }
  533. return err;
  534. }
  535. static int mlx5_mtu_to_ib_mtu(int mtu)
  536. {
  537. switch (mtu) {
  538. case 256: return 1;
  539. case 512: return 2;
  540. case 1024: return 3;
  541. case 2048: return 4;
  542. case 4096: return 5;
  543. default:
  544. pr_warn("invalid mtu\n");
  545. return -1;
  546. }
  547. }
  548. enum ib_max_vl_num {
  549. __IB_MAX_VL_0 = 1,
  550. __IB_MAX_VL_0_1 = 2,
  551. __IB_MAX_VL_0_3 = 3,
  552. __IB_MAX_VL_0_7 = 4,
  553. __IB_MAX_VL_0_14 = 5,
  554. };
  555. enum mlx5_vl_hw_cap {
  556. MLX5_VL_HW_0 = 1,
  557. MLX5_VL_HW_0_1 = 2,
  558. MLX5_VL_HW_0_2 = 3,
  559. MLX5_VL_HW_0_3 = 4,
  560. MLX5_VL_HW_0_4 = 5,
  561. MLX5_VL_HW_0_5 = 6,
  562. MLX5_VL_HW_0_6 = 7,
  563. MLX5_VL_HW_0_7 = 8,
  564. MLX5_VL_HW_0_14 = 15
  565. };
  566. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  567. u8 *max_vl_num)
  568. {
  569. switch (vl_hw_cap) {
  570. case MLX5_VL_HW_0:
  571. *max_vl_num = __IB_MAX_VL_0;
  572. break;
  573. case MLX5_VL_HW_0_1:
  574. *max_vl_num = __IB_MAX_VL_0_1;
  575. break;
  576. case MLX5_VL_HW_0_3:
  577. *max_vl_num = __IB_MAX_VL_0_3;
  578. break;
  579. case MLX5_VL_HW_0_7:
  580. *max_vl_num = __IB_MAX_VL_0_7;
  581. break;
  582. case MLX5_VL_HW_0_14:
  583. *max_vl_num = __IB_MAX_VL_0_14;
  584. break;
  585. default:
  586. return -EINVAL;
  587. }
  588. return 0;
  589. }
  590. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  591. struct ib_port_attr *props)
  592. {
  593. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  594. struct mlx5_core_dev *mdev = dev->mdev;
  595. struct mlx5_hca_vport_context *rep;
  596. u16 max_mtu;
  597. u16 oper_mtu;
  598. int err;
  599. u8 ib_link_width_oper;
  600. u8 vl_hw_cap;
  601. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  602. if (!rep) {
  603. err = -ENOMEM;
  604. goto out;
  605. }
  606. memset(props, 0, sizeof(*props));
  607. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  608. if (err)
  609. goto out;
  610. props->lid = rep->lid;
  611. props->lmc = rep->lmc;
  612. props->sm_lid = rep->sm_lid;
  613. props->sm_sl = rep->sm_sl;
  614. props->state = rep->vport_state;
  615. props->phys_state = rep->port_physical_state;
  616. props->port_cap_flags = rep->cap_mask1;
  617. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  618. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  619. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  620. props->bad_pkey_cntr = rep->pkey_violation_counter;
  621. props->qkey_viol_cntr = rep->qkey_violation_counter;
  622. props->subnet_timeout = rep->subnet_timeout;
  623. props->init_type_reply = rep->init_type_reply;
  624. props->grh_required = rep->grh_required;
  625. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  626. if (err)
  627. goto out;
  628. err = translate_active_width(ibdev, ib_link_width_oper,
  629. &props->active_width);
  630. if (err)
  631. goto out;
  632. err = mlx5_query_port_proto_oper(mdev, &props->active_speed, MLX5_PTYS_IB,
  633. port);
  634. if (err)
  635. goto out;
  636. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  637. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  638. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  639. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  640. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  641. if (err)
  642. goto out;
  643. err = translate_max_vl_num(ibdev, vl_hw_cap,
  644. &props->max_vl_num);
  645. out:
  646. kfree(rep);
  647. return err;
  648. }
  649. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  650. struct ib_port_attr *props)
  651. {
  652. switch (mlx5_get_vport_access_method(ibdev)) {
  653. case MLX5_VPORT_ACCESS_METHOD_MAD:
  654. return mlx5_query_mad_ifc_port(ibdev, port, props);
  655. case MLX5_VPORT_ACCESS_METHOD_HCA:
  656. return mlx5_query_hca_port(ibdev, port, props);
  657. case MLX5_VPORT_ACCESS_METHOD_NIC:
  658. return mlx5_query_port_roce(ibdev, port, props);
  659. default:
  660. return -EINVAL;
  661. }
  662. }
  663. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  664. union ib_gid *gid)
  665. {
  666. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  667. struct mlx5_core_dev *mdev = dev->mdev;
  668. switch (mlx5_get_vport_access_method(ibdev)) {
  669. case MLX5_VPORT_ACCESS_METHOD_MAD:
  670. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  671. case MLX5_VPORT_ACCESS_METHOD_HCA:
  672. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  673. default:
  674. return -EINVAL;
  675. }
  676. }
  677. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  678. u16 *pkey)
  679. {
  680. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  681. struct mlx5_core_dev *mdev = dev->mdev;
  682. switch (mlx5_get_vport_access_method(ibdev)) {
  683. case MLX5_VPORT_ACCESS_METHOD_MAD:
  684. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  685. case MLX5_VPORT_ACCESS_METHOD_HCA:
  686. case MLX5_VPORT_ACCESS_METHOD_NIC:
  687. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  688. pkey);
  689. default:
  690. return -EINVAL;
  691. }
  692. }
  693. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  694. struct ib_device_modify *props)
  695. {
  696. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  697. struct mlx5_reg_node_desc in;
  698. struct mlx5_reg_node_desc out;
  699. int err;
  700. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  701. return -EOPNOTSUPP;
  702. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  703. return 0;
  704. /*
  705. * If possible, pass node desc to FW, so it can generate
  706. * a 144 trap. If cmd fails, just ignore.
  707. */
  708. memcpy(&in, props->node_desc, 64);
  709. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  710. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  711. if (err)
  712. return err;
  713. memcpy(ibdev->node_desc, props->node_desc, 64);
  714. return err;
  715. }
  716. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  717. struct ib_port_modify *props)
  718. {
  719. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  720. struct ib_port_attr attr;
  721. u32 tmp;
  722. int err;
  723. mutex_lock(&dev->cap_mask_mutex);
  724. err = mlx5_ib_query_port(ibdev, port, &attr);
  725. if (err)
  726. goto out;
  727. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  728. ~props->clr_port_cap_mask;
  729. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  730. out:
  731. mutex_unlock(&dev->cap_mask_mutex);
  732. return err;
  733. }
  734. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  735. struct ib_udata *udata)
  736. {
  737. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  738. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  739. struct mlx5_ib_alloc_ucontext_resp resp = {};
  740. struct mlx5_ib_ucontext *context;
  741. struct mlx5_uuar_info *uuari;
  742. struct mlx5_uar *uars;
  743. int gross_uuars;
  744. int num_uars;
  745. int ver;
  746. int uuarn;
  747. int err;
  748. int i;
  749. size_t reqlen;
  750. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  751. max_cqe_version);
  752. if (!dev->ib_active)
  753. return ERR_PTR(-EAGAIN);
  754. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  755. return ERR_PTR(-EINVAL);
  756. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  757. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  758. ver = 0;
  759. else if (reqlen >= min_req_v2)
  760. ver = 2;
  761. else
  762. return ERR_PTR(-EINVAL);
  763. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  764. if (err)
  765. return ERR_PTR(err);
  766. if (req.flags)
  767. return ERR_PTR(-EINVAL);
  768. if (req.total_num_uuars > MLX5_MAX_UUARS)
  769. return ERR_PTR(-ENOMEM);
  770. if (req.total_num_uuars == 0)
  771. return ERR_PTR(-EINVAL);
  772. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  773. return ERR_PTR(-EOPNOTSUPP);
  774. if (reqlen > sizeof(req) &&
  775. !ib_is_udata_cleared(udata, sizeof(req),
  776. reqlen - sizeof(req)))
  777. return ERR_PTR(-EOPNOTSUPP);
  778. req.total_num_uuars = ALIGN(req.total_num_uuars,
  779. MLX5_NON_FP_BF_REGS_PER_PAGE);
  780. if (req.num_low_latency_uuars > req.total_num_uuars - 1)
  781. return ERR_PTR(-EINVAL);
  782. num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
  783. gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
  784. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  785. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  786. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  787. resp.cache_line_size = L1_CACHE_BYTES;
  788. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  789. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  790. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  791. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  792. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  793. resp.cqe_version = min_t(__u8,
  794. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  795. req.max_cqe_version);
  796. resp.response_length = min(offsetof(typeof(resp), response_length) +
  797. sizeof(resp.response_length), udata->outlen);
  798. context = kzalloc(sizeof(*context), GFP_KERNEL);
  799. if (!context)
  800. return ERR_PTR(-ENOMEM);
  801. uuari = &context->uuari;
  802. mutex_init(&uuari->lock);
  803. uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
  804. if (!uars) {
  805. err = -ENOMEM;
  806. goto out_ctx;
  807. }
  808. uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
  809. sizeof(*uuari->bitmap),
  810. GFP_KERNEL);
  811. if (!uuari->bitmap) {
  812. err = -ENOMEM;
  813. goto out_uar_ctx;
  814. }
  815. /*
  816. * clear all fast path uuars
  817. */
  818. for (i = 0; i < gross_uuars; i++) {
  819. uuarn = i & 3;
  820. if (uuarn == 2 || uuarn == 3)
  821. set_bit(i, uuari->bitmap);
  822. }
  823. uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
  824. if (!uuari->count) {
  825. err = -ENOMEM;
  826. goto out_bitmap;
  827. }
  828. for (i = 0; i < num_uars; i++) {
  829. err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
  830. if (err)
  831. goto out_count;
  832. }
  833. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  834. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  835. #endif
  836. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  837. err = mlx5_core_alloc_transport_domain(dev->mdev,
  838. &context->tdn);
  839. if (err)
  840. goto out_uars;
  841. }
  842. INIT_LIST_HEAD(&context->vma_private_list);
  843. INIT_LIST_HEAD(&context->db_page_list);
  844. mutex_init(&context->db_page_mutex);
  845. resp.tot_uuars = req.total_num_uuars;
  846. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  847. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  848. resp.response_length += sizeof(resp.cqe_version);
  849. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  850. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE;
  851. resp.response_length += sizeof(resp.cmds_supp_uhw);
  852. }
  853. /*
  854. * We don't want to expose information from the PCI bar that is located
  855. * after 4096 bytes, so if the arch only supports larger pages, let's
  856. * pretend we don't support reading the HCA's core clock. This is also
  857. * forced by mmap function.
  858. */
  859. if (PAGE_SIZE <= 4096 &&
  860. field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  861. resp.comp_mask |=
  862. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  863. resp.hca_core_clock_offset =
  864. offsetof(struct mlx5_init_seg, internal_timer_h) %
  865. PAGE_SIZE;
  866. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  867. sizeof(resp.reserved2);
  868. }
  869. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  870. if (err)
  871. goto out_td;
  872. uuari->ver = ver;
  873. uuari->num_low_latency_uuars = req.num_low_latency_uuars;
  874. uuari->uars = uars;
  875. uuari->num_uars = num_uars;
  876. context->cqe_version = resp.cqe_version;
  877. return &context->ibucontext;
  878. out_td:
  879. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  880. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  881. out_uars:
  882. for (i--; i >= 0; i--)
  883. mlx5_cmd_free_uar(dev->mdev, uars[i].index);
  884. out_count:
  885. kfree(uuari->count);
  886. out_bitmap:
  887. kfree(uuari->bitmap);
  888. out_uar_ctx:
  889. kfree(uars);
  890. out_ctx:
  891. kfree(context);
  892. return ERR_PTR(err);
  893. }
  894. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  895. {
  896. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  897. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  898. struct mlx5_uuar_info *uuari = &context->uuari;
  899. int i;
  900. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  901. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  902. for (i = 0; i < uuari->num_uars; i++) {
  903. if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
  904. mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
  905. }
  906. kfree(uuari->count);
  907. kfree(uuari->bitmap);
  908. kfree(uuari->uars);
  909. kfree(context);
  910. return 0;
  911. }
  912. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
  913. {
  914. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
  915. }
  916. static int get_command(unsigned long offset)
  917. {
  918. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  919. }
  920. static int get_arg(unsigned long offset)
  921. {
  922. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  923. }
  924. static int get_index(unsigned long offset)
  925. {
  926. return get_arg(offset);
  927. }
  928. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  929. {
  930. /* vma_open is called when a new VMA is created on top of our VMA. This
  931. * is done through either mremap flow or split_vma (usually due to
  932. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  933. * as this VMA is strongly hardware related. Therefore we set the
  934. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  935. * calling us again and trying to do incorrect actions. We assume that
  936. * the original VMA size is exactly a single page, and therefore all
  937. * "splitting" operation will not happen to it.
  938. */
  939. area->vm_ops = NULL;
  940. }
  941. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  942. {
  943. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  944. /* It's guaranteed that all VMAs opened on a FD are closed before the
  945. * file itself is closed, therefore no sync is needed with the regular
  946. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  947. * However need a sync with accessing the vma as part of
  948. * mlx5_ib_disassociate_ucontext.
  949. * The close operation is usually called under mm->mmap_sem except when
  950. * process is exiting.
  951. * The exiting case is handled explicitly as part of
  952. * mlx5_ib_disassociate_ucontext.
  953. */
  954. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  955. /* setting the vma context pointer to null in the mlx5_ib driver's
  956. * private data, to protect a race condition in
  957. * mlx5_ib_disassociate_ucontext().
  958. */
  959. mlx5_ib_vma_priv_data->vma = NULL;
  960. list_del(&mlx5_ib_vma_priv_data->list);
  961. kfree(mlx5_ib_vma_priv_data);
  962. }
  963. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  964. .open = mlx5_ib_vma_open,
  965. .close = mlx5_ib_vma_close
  966. };
  967. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  968. struct mlx5_ib_ucontext *ctx)
  969. {
  970. struct mlx5_ib_vma_private_data *vma_prv;
  971. struct list_head *vma_head = &ctx->vma_private_list;
  972. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  973. if (!vma_prv)
  974. return -ENOMEM;
  975. vma_prv->vma = vma;
  976. vma->vm_private_data = vma_prv;
  977. vma->vm_ops = &mlx5_ib_vm_ops;
  978. list_add(&vma_prv->list, vma_head);
  979. return 0;
  980. }
  981. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  982. {
  983. int ret;
  984. struct vm_area_struct *vma;
  985. struct mlx5_ib_vma_private_data *vma_private, *n;
  986. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  987. struct task_struct *owning_process = NULL;
  988. struct mm_struct *owning_mm = NULL;
  989. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  990. if (!owning_process)
  991. return;
  992. owning_mm = get_task_mm(owning_process);
  993. if (!owning_mm) {
  994. pr_info("no mm, disassociate ucontext is pending task termination\n");
  995. while (1) {
  996. put_task_struct(owning_process);
  997. usleep_range(1000, 2000);
  998. owning_process = get_pid_task(ibcontext->tgid,
  999. PIDTYPE_PID);
  1000. if (!owning_process ||
  1001. owning_process->state == TASK_DEAD) {
  1002. pr_info("disassociate ucontext done, task was terminated\n");
  1003. /* in case task was dead need to release the
  1004. * task struct.
  1005. */
  1006. if (owning_process)
  1007. put_task_struct(owning_process);
  1008. return;
  1009. }
  1010. }
  1011. }
  1012. /* need to protect from a race on closing the vma as part of
  1013. * mlx5_ib_vma_close.
  1014. */
  1015. down_read(&owning_mm->mmap_sem);
  1016. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1017. list) {
  1018. vma = vma_private->vma;
  1019. ret = zap_vma_ptes(vma, vma->vm_start,
  1020. PAGE_SIZE);
  1021. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1022. /* context going to be destroyed, should
  1023. * not access ops any more.
  1024. */
  1025. vma->vm_ops = NULL;
  1026. list_del(&vma_private->list);
  1027. kfree(vma_private);
  1028. }
  1029. up_read(&owning_mm->mmap_sem);
  1030. mmput(owning_mm);
  1031. put_task_struct(owning_process);
  1032. }
  1033. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1034. {
  1035. switch (cmd) {
  1036. case MLX5_IB_MMAP_WC_PAGE:
  1037. return "WC";
  1038. case MLX5_IB_MMAP_REGULAR_PAGE:
  1039. return "best effort WC";
  1040. case MLX5_IB_MMAP_NC_PAGE:
  1041. return "NC";
  1042. default:
  1043. return NULL;
  1044. }
  1045. }
  1046. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1047. struct vm_area_struct *vma,
  1048. struct mlx5_ib_ucontext *context)
  1049. {
  1050. struct mlx5_uuar_info *uuari = &context->uuari;
  1051. int err;
  1052. unsigned long idx;
  1053. phys_addr_t pfn, pa;
  1054. pgprot_t prot;
  1055. switch (cmd) {
  1056. case MLX5_IB_MMAP_WC_PAGE:
  1057. /* Some architectures don't support WC memory */
  1058. #if defined(CONFIG_X86)
  1059. if (!pat_enabled())
  1060. return -EPERM;
  1061. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1062. return -EPERM;
  1063. #endif
  1064. /* fall through */
  1065. case MLX5_IB_MMAP_REGULAR_PAGE:
  1066. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1067. prot = pgprot_writecombine(vma->vm_page_prot);
  1068. break;
  1069. case MLX5_IB_MMAP_NC_PAGE:
  1070. prot = pgprot_noncached(vma->vm_page_prot);
  1071. break;
  1072. default:
  1073. return -EINVAL;
  1074. }
  1075. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1076. return -EINVAL;
  1077. idx = get_index(vma->vm_pgoff);
  1078. if (idx >= uuari->num_uars)
  1079. return -EINVAL;
  1080. pfn = uar_index2pfn(dev, uuari->uars[idx].index);
  1081. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1082. vma->vm_page_prot = prot;
  1083. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1084. PAGE_SIZE, vma->vm_page_prot);
  1085. if (err) {
  1086. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1087. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1088. return -EAGAIN;
  1089. }
  1090. pa = pfn << PAGE_SHIFT;
  1091. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1092. vma->vm_start, &pa);
  1093. return mlx5_ib_set_vma_data(vma, context);
  1094. }
  1095. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1096. {
  1097. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1098. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1099. unsigned long command;
  1100. phys_addr_t pfn;
  1101. command = get_command(vma->vm_pgoff);
  1102. switch (command) {
  1103. case MLX5_IB_MMAP_WC_PAGE:
  1104. case MLX5_IB_MMAP_NC_PAGE:
  1105. case MLX5_IB_MMAP_REGULAR_PAGE:
  1106. return uar_mmap(dev, command, vma, context);
  1107. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1108. return -ENOSYS;
  1109. case MLX5_IB_MMAP_CORE_CLOCK:
  1110. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1111. return -EINVAL;
  1112. if (vma->vm_flags & VM_WRITE)
  1113. return -EPERM;
  1114. /* Don't expose to user-space information it shouldn't have */
  1115. if (PAGE_SIZE > 4096)
  1116. return -EOPNOTSUPP;
  1117. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1118. pfn = (dev->mdev->iseg_base +
  1119. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1120. PAGE_SHIFT;
  1121. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1122. PAGE_SIZE, vma->vm_page_prot))
  1123. return -EAGAIN;
  1124. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1125. vma->vm_start,
  1126. (unsigned long long)pfn << PAGE_SHIFT);
  1127. break;
  1128. default:
  1129. return -EINVAL;
  1130. }
  1131. return 0;
  1132. }
  1133. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1134. struct ib_ucontext *context,
  1135. struct ib_udata *udata)
  1136. {
  1137. struct mlx5_ib_alloc_pd_resp resp;
  1138. struct mlx5_ib_pd *pd;
  1139. int err;
  1140. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1141. if (!pd)
  1142. return ERR_PTR(-ENOMEM);
  1143. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1144. if (err) {
  1145. kfree(pd);
  1146. return ERR_PTR(err);
  1147. }
  1148. if (context) {
  1149. resp.pdn = pd->pdn;
  1150. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1151. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1152. kfree(pd);
  1153. return ERR_PTR(-EFAULT);
  1154. }
  1155. }
  1156. return &pd->ibpd;
  1157. }
  1158. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1159. {
  1160. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1161. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1162. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1163. kfree(mpd);
  1164. return 0;
  1165. }
  1166. static bool outer_header_zero(u32 *match_criteria)
  1167. {
  1168. int size = MLX5_ST_SZ_BYTES(fte_match_param);
  1169. char *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_criteria,
  1170. outer_headers);
  1171. return outer_headers_c[0] == 0 && !memcmp(outer_headers_c,
  1172. outer_headers_c + 1,
  1173. size - 1);
  1174. }
  1175. static int parse_flow_attr(u32 *match_c, u32 *match_v,
  1176. union ib_flow_spec *ib_spec)
  1177. {
  1178. void *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  1179. outer_headers);
  1180. void *outer_headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  1181. outer_headers);
  1182. switch (ib_spec->type) {
  1183. case IB_FLOW_SPEC_ETH:
  1184. if (ib_spec->size != sizeof(ib_spec->eth))
  1185. return -EINVAL;
  1186. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1187. dmac_47_16),
  1188. ib_spec->eth.mask.dst_mac);
  1189. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1190. dmac_47_16),
  1191. ib_spec->eth.val.dst_mac);
  1192. if (ib_spec->eth.mask.vlan_tag) {
  1193. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1194. vlan_tag, 1);
  1195. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1196. vlan_tag, 1);
  1197. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1198. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  1199. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1200. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  1201. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1202. first_cfi,
  1203. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  1204. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1205. first_cfi,
  1206. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  1207. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1208. first_prio,
  1209. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  1210. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1211. first_prio,
  1212. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  1213. }
  1214. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1215. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1216. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1217. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1218. break;
  1219. case IB_FLOW_SPEC_IPV4:
  1220. if (ib_spec->size != sizeof(ib_spec->ipv4))
  1221. return -EINVAL;
  1222. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1223. ethertype, 0xffff);
  1224. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1225. ethertype, ETH_P_IP);
  1226. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1227. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1228. &ib_spec->ipv4.mask.src_ip,
  1229. sizeof(ib_spec->ipv4.mask.src_ip));
  1230. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1231. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1232. &ib_spec->ipv4.val.src_ip,
  1233. sizeof(ib_spec->ipv4.val.src_ip));
  1234. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1235. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1236. &ib_spec->ipv4.mask.dst_ip,
  1237. sizeof(ib_spec->ipv4.mask.dst_ip));
  1238. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1239. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1240. &ib_spec->ipv4.val.dst_ip,
  1241. sizeof(ib_spec->ipv4.val.dst_ip));
  1242. break;
  1243. case IB_FLOW_SPEC_IPV6:
  1244. if (ib_spec->size != sizeof(ib_spec->ipv6))
  1245. return -EINVAL;
  1246. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1247. ethertype, 0xffff);
  1248. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1249. ethertype, ETH_P_IPV6);
  1250. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1251. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1252. &ib_spec->ipv6.mask.src_ip,
  1253. sizeof(ib_spec->ipv6.mask.src_ip));
  1254. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1255. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  1256. &ib_spec->ipv6.val.src_ip,
  1257. sizeof(ib_spec->ipv6.val.src_ip));
  1258. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1259. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1260. &ib_spec->ipv6.mask.dst_ip,
  1261. sizeof(ib_spec->ipv6.mask.dst_ip));
  1262. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1263. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  1264. &ib_spec->ipv6.val.dst_ip,
  1265. sizeof(ib_spec->ipv6.val.dst_ip));
  1266. break;
  1267. case IB_FLOW_SPEC_TCP:
  1268. if (ib_spec->size != sizeof(ib_spec->tcp_udp))
  1269. return -EINVAL;
  1270. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1271. 0xff);
  1272. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1273. IPPROTO_TCP);
  1274. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_sport,
  1275. ntohs(ib_spec->tcp_udp.mask.src_port));
  1276. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_sport,
  1277. ntohs(ib_spec->tcp_udp.val.src_port));
  1278. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_dport,
  1279. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1280. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_dport,
  1281. ntohs(ib_spec->tcp_udp.val.dst_port));
  1282. break;
  1283. case IB_FLOW_SPEC_UDP:
  1284. if (ib_spec->size != sizeof(ib_spec->tcp_udp))
  1285. return -EINVAL;
  1286. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1287. 0xff);
  1288. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1289. IPPROTO_UDP);
  1290. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_sport,
  1291. ntohs(ib_spec->tcp_udp.mask.src_port));
  1292. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_sport,
  1293. ntohs(ib_spec->tcp_udp.val.src_port));
  1294. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_dport,
  1295. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1296. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_dport,
  1297. ntohs(ib_spec->tcp_udp.val.dst_port));
  1298. break;
  1299. default:
  1300. return -EINVAL;
  1301. }
  1302. return 0;
  1303. }
  1304. /* If a flow could catch both multicast and unicast packets,
  1305. * it won't fall into the multicast flow steering table and this rule
  1306. * could steal other multicast packets.
  1307. */
  1308. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1309. {
  1310. struct ib_flow_spec_eth *eth_spec;
  1311. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1312. ib_attr->size < sizeof(struct ib_flow_attr) +
  1313. sizeof(struct ib_flow_spec_eth) ||
  1314. ib_attr->num_of_specs < 1)
  1315. return false;
  1316. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1317. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1318. eth_spec->size != sizeof(*eth_spec))
  1319. return false;
  1320. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1321. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1322. }
  1323. static bool is_valid_attr(struct ib_flow_attr *flow_attr)
  1324. {
  1325. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1326. bool has_ipv4_spec = false;
  1327. bool eth_type_ipv4 = true;
  1328. unsigned int spec_index;
  1329. /* Validate that ethertype is correct */
  1330. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1331. if (ib_spec->type == IB_FLOW_SPEC_ETH &&
  1332. ib_spec->eth.mask.ether_type) {
  1333. if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
  1334. ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
  1335. eth_type_ipv4 = false;
  1336. } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
  1337. has_ipv4_spec = true;
  1338. }
  1339. ib_spec = (void *)ib_spec + ib_spec->size;
  1340. }
  1341. return !has_ipv4_spec || eth_type_ipv4;
  1342. }
  1343. static void put_flow_table(struct mlx5_ib_dev *dev,
  1344. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1345. {
  1346. prio->refcount -= !!ft_added;
  1347. if (!prio->refcount) {
  1348. mlx5_destroy_flow_table(prio->flow_table);
  1349. prio->flow_table = NULL;
  1350. }
  1351. }
  1352. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1353. {
  1354. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1355. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1356. struct mlx5_ib_flow_handler,
  1357. ibflow);
  1358. struct mlx5_ib_flow_handler *iter, *tmp;
  1359. mutex_lock(&dev->flow_db.lock);
  1360. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1361. mlx5_del_flow_rule(iter->rule);
  1362. list_del(&iter->list);
  1363. kfree(iter);
  1364. }
  1365. mlx5_del_flow_rule(handler->rule);
  1366. put_flow_table(dev, &dev->flow_db.prios[handler->prio], true);
  1367. mutex_unlock(&dev->flow_db.lock);
  1368. kfree(handler);
  1369. return 0;
  1370. }
  1371. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  1372. {
  1373. priority *= 2;
  1374. if (!dont_trap)
  1375. priority++;
  1376. return priority;
  1377. }
  1378. #define MLX5_FS_MAX_TYPES 10
  1379. #define MLX5_FS_MAX_ENTRIES 32000UL
  1380. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1381. struct ib_flow_attr *flow_attr)
  1382. {
  1383. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  1384. struct mlx5_flow_namespace *ns = NULL;
  1385. struct mlx5_ib_flow_prio *prio;
  1386. struct mlx5_flow_table *ft;
  1387. int num_entries;
  1388. int num_groups;
  1389. int priority;
  1390. int err = 0;
  1391. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1392. if (flow_is_multicast_only(flow_attr) &&
  1393. !dont_trap)
  1394. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1395. else
  1396. priority = ib_prio_to_core_prio(flow_attr->priority,
  1397. dont_trap);
  1398. ns = mlx5_get_flow_namespace(dev->mdev,
  1399. MLX5_FLOW_NAMESPACE_BYPASS);
  1400. num_entries = MLX5_FS_MAX_ENTRIES;
  1401. num_groups = MLX5_FS_MAX_TYPES;
  1402. prio = &dev->flow_db.prios[priority];
  1403. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1404. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1405. ns = mlx5_get_flow_namespace(dev->mdev,
  1406. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1407. build_leftovers_ft_param(&priority,
  1408. &num_entries,
  1409. &num_groups);
  1410. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1411. }
  1412. if (!ns)
  1413. return ERR_PTR(-ENOTSUPP);
  1414. ft = prio->flow_table;
  1415. if (!ft) {
  1416. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1417. num_entries,
  1418. num_groups,
  1419. 0);
  1420. if (!IS_ERR(ft)) {
  1421. prio->refcount = 0;
  1422. prio->flow_table = ft;
  1423. } else {
  1424. err = PTR_ERR(ft);
  1425. }
  1426. }
  1427. return err ? ERR_PTR(err) : prio;
  1428. }
  1429. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1430. struct mlx5_ib_flow_prio *ft_prio,
  1431. struct ib_flow_attr *flow_attr,
  1432. struct mlx5_flow_destination *dst)
  1433. {
  1434. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1435. struct mlx5_ib_flow_handler *handler;
  1436. void *ib_flow = flow_attr + 1;
  1437. u8 match_criteria_enable = 0;
  1438. unsigned int spec_index;
  1439. u32 *match_c;
  1440. u32 *match_v;
  1441. u32 action;
  1442. int err = 0;
  1443. if (!is_valid_attr(flow_attr))
  1444. return ERR_PTR(-EINVAL);
  1445. match_c = kzalloc(MLX5_ST_SZ_BYTES(fte_match_param), GFP_KERNEL);
  1446. match_v = kzalloc(MLX5_ST_SZ_BYTES(fte_match_param), GFP_KERNEL);
  1447. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1448. if (!handler || !match_c || !match_v) {
  1449. err = -ENOMEM;
  1450. goto free;
  1451. }
  1452. INIT_LIST_HEAD(&handler->list);
  1453. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1454. err = parse_flow_attr(match_c, match_v, ib_flow);
  1455. if (err < 0)
  1456. goto free;
  1457. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1458. }
  1459. /* Outer header support only */
  1460. match_criteria_enable = (!outer_header_zero(match_c)) << 0;
  1461. action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  1462. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  1463. handler->rule = mlx5_add_flow_rule(ft, match_criteria_enable,
  1464. match_c, match_v,
  1465. action,
  1466. MLX5_FS_DEFAULT_FLOW_TAG,
  1467. dst);
  1468. if (IS_ERR(handler->rule)) {
  1469. err = PTR_ERR(handler->rule);
  1470. goto free;
  1471. }
  1472. handler->prio = ft_prio - dev->flow_db.prios;
  1473. ft_prio->flow_table = ft;
  1474. free:
  1475. if (err)
  1476. kfree(handler);
  1477. kfree(match_c);
  1478. kfree(match_v);
  1479. return err ? ERR_PTR(err) : handler;
  1480. }
  1481. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  1482. struct mlx5_ib_flow_prio *ft_prio,
  1483. struct ib_flow_attr *flow_attr,
  1484. struct mlx5_flow_destination *dst)
  1485. {
  1486. struct mlx5_ib_flow_handler *handler_dst = NULL;
  1487. struct mlx5_ib_flow_handler *handler = NULL;
  1488. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  1489. if (!IS_ERR(handler)) {
  1490. handler_dst = create_flow_rule(dev, ft_prio,
  1491. flow_attr, dst);
  1492. if (IS_ERR(handler_dst)) {
  1493. mlx5_del_flow_rule(handler->rule);
  1494. kfree(handler);
  1495. handler = handler_dst;
  1496. } else {
  1497. list_add(&handler_dst->list, &handler->list);
  1498. }
  1499. }
  1500. return handler;
  1501. }
  1502. enum {
  1503. LEFTOVERS_MC,
  1504. LEFTOVERS_UC,
  1505. };
  1506. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1507. struct mlx5_ib_flow_prio *ft_prio,
  1508. struct ib_flow_attr *flow_attr,
  1509. struct mlx5_flow_destination *dst)
  1510. {
  1511. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1512. struct mlx5_ib_flow_handler *handler = NULL;
  1513. static struct {
  1514. struct ib_flow_attr flow_attr;
  1515. struct ib_flow_spec_eth eth_flow;
  1516. } leftovers_specs[] = {
  1517. [LEFTOVERS_MC] = {
  1518. .flow_attr = {
  1519. .num_of_specs = 1,
  1520. .size = sizeof(leftovers_specs[0])
  1521. },
  1522. .eth_flow = {
  1523. .type = IB_FLOW_SPEC_ETH,
  1524. .size = sizeof(struct ib_flow_spec_eth),
  1525. .mask = {.dst_mac = {0x1} },
  1526. .val = {.dst_mac = {0x1} }
  1527. }
  1528. },
  1529. [LEFTOVERS_UC] = {
  1530. .flow_attr = {
  1531. .num_of_specs = 1,
  1532. .size = sizeof(leftovers_specs[0])
  1533. },
  1534. .eth_flow = {
  1535. .type = IB_FLOW_SPEC_ETH,
  1536. .size = sizeof(struct ib_flow_spec_eth),
  1537. .mask = {.dst_mac = {0x1} },
  1538. .val = {.dst_mac = {} }
  1539. }
  1540. }
  1541. };
  1542. handler = create_flow_rule(dev, ft_prio,
  1543. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  1544. dst);
  1545. if (!IS_ERR(handler) &&
  1546. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  1547. handler_ucast = create_flow_rule(dev, ft_prio,
  1548. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  1549. dst);
  1550. if (IS_ERR(handler_ucast)) {
  1551. kfree(handler);
  1552. handler = handler_ucast;
  1553. } else {
  1554. list_add(&handler_ucast->list, &handler->list);
  1555. }
  1556. }
  1557. return handler;
  1558. }
  1559. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  1560. struct ib_flow_attr *flow_attr,
  1561. int domain)
  1562. {
  1563. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1564. struct mlx5_ib_flow_handler *handler = NULL;
  1565. struct mlx5_flow_destination *dst = NULL;
  1566. struct mlx5_ib_flow_prio *ft_prio;
  1567. int err;
  1568. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  1569. return ERR_PTR(-ENOSPC);
  1570. if (domain != IB_FLOW_DOMAIN_USER ||
  1571. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  1572. (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
  1573. return ERR_PTR(-EINVAL);
  1574. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  1575. if (!dst)
  1576. return ERR_PTR(-ENOMEM);
  1577. mutex_lock(&dev->flow_db.lock);
  1578. ft_prio = get_flow_table(dev, flow_attr);
  1579. if (IS_ERR(ft_prio)) {
  1580. err = PTR_ERR(ft_prio);
  1581. goto unlock;
  1582. }
  1583. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  1584. dst->tir_num = to_mqp(qp)->raw_packet_qp.rq.tirn;
  1585. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1586. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  1587. handler = create_dont_trap_rule(dev, ft_prio,
  1588. flow_attr, dst);
  1589. } else {
  1590. handler = create_flow_rule(dev, ft_prio, flow_attr,
  1591. dst);
  1592. }
  1593. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1594. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1595. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  1596. dst);
  1597. } else {
  1598. err = -EINVAL;
  1599. goto destroy_ft;
  1600. }
  1601. if (IS_ERR(handler)) {
  1602. err = PTR_ERR(handler);
  1603. handler = NULL;
  1604. goto destroy_ft;
  1605. }
  1606. ft_prio->refcount++;
  1607. mutex_unlock(&dev->flow_db.lock);
  1608. kfree(dst);
  1609. return &handler->ibflow;
  1610. destroy_ft:
  1611. put_flow_table(dev, ft_prio, false);
  1612. unlock:
  1613. mutex_unlock(&dev->flow_db.lock);
  1614. kfree(dst);
  1615. kfree(handler);
  1616. return ERR_PTR(err);
  1617. }
  1618. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1619. {
  1620. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1621. int err;
  1622. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  1623. if (err)
  1624. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  1625. ibqp->qp_num, gid->raw);
  1626. return err;
  1627. }
  1628. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1629. {
  1630. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1631. int err;
  1632. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  1633. if (err)
  1634. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  1635. ibqp->qp_num, gid->raw);
  1636. return err;
  1637. }
  1638. static int init_node_data(struct mlx5_ib_dev *dev)
  1639. {
  1640. int err;
  1641. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  1642. if (err)
  1643. return err;
  1644. dev->mdev->rev_id = dev->mdev->pdev->revision;
  1645. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  1646. }
  1647. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  1648. char *buf)
  1649. {
  1650. struct mlx5_ib_dev *dev =
  1651. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1652. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  1653. }
  1654. static ssize_t show_reg_pages(struct device *device,
  1655. struct device_attribute *attr, char *buf)
  1656. {
  1657. struct mlx5_ib_dev *dev =
  1658. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1659. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  1660. }
  1661. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  1662. char *buf)
  1663. {
  1664. struct mlx5_ib_dev *dev =
  1665. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1666. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  1667. }
  1668. static ssize_t show_fw_ver(struct device *device, struct device_attribute *attr,
  1669. char *buf)
  1670. {
  1671. struct mlx5_ib_dev *dev =
  1672. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1673. return sprintf(buf, "%d.%d.%04d\n", fw_rev_maj(dev->mdev),
  1674. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  1675. }
  1676. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  1677. char *buf)
  1678. {
  1679. struct mlx5_ib_dev *dev =
  1680. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1681. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  1682. }
  1683. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  1684. char *buf)
  1685. {
  1686. struct mlx5_ib_dev *dev =
  1687. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1688. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  1689. dev->mdev->board_id);
  1690. }
  1691. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  1692. static DEVICE_ATTR(fw_ver, S_IRUGO, show_fw_ver, NULL);
  1693. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  1694. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  1695. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  1696. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  1697. static struct device_attribute *mlx5_class_attributes[] = {
  1698. &dev_attr_hw_rev,
  1699. &dev_attr_fw_ver,
  1700. &dev_attr_hca_type,
  1701. &dev_attr_board_id,
  1702. &dev_attr_fw_pages,
  1703. &dev_attr_reg_pages,
  1704. };
  1705. static void pkey_change_handler(struct work_struct *work)
  1706. {
  1707. struct mlx5_ib_port_resources *ports =
  1708. container_of(work, struct mlx5_ib_port_resources,
  1709. pkey_change_work);
  1710. mutex_lock(&ports->devr->mutex);
  1711. mlx5_ib_gsi_pkey_change(ports->gsi);
  1712. mutex_unlock(&ports->devr->mutex);
  1713. }
  1714. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  1715. {
  1716. struct mlx5_ib_qp *mqp;
  1717. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  1718. struct mlx5_core_cq *mcq;
  1719. struct list_head cq_armed_list;
  1720. unsigned long flags_qp;
  1721. unsigned long flags_cq;
  1722. unsigned long flags;
  1723. INIT_LIST_HEAD(&cq_armed_list);
  1724. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  1725. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  1726. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  1727. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  1728. if (mqp->sq.tail != mqp->sq.head) {
  1729. send_mcq = to_mcq(mqp->ibqp.send_cq);
  1730. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  1731. if (send_mcq->mcq.comp &&
  1732. mqp->ibqp.send_cq->comp_handler) {
  1733. if (!send_mcq->mcq.reset_notify_added) {
  1734. send_mcq->mcq.reset_notify_added = 1;
  1735. list_add_tail(&send_mcq->mcq.reset_notify,
  1736. &cq_armed_list);
  1737. }
  1738. }
  1739. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  1740. }
  1741. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  1742. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  1743. /* no handling is needed for SRQ */
  1744. if (!mqp->ibqp.srq) {
  1745. if (mqp->rq.tail != mqp->rq.head) {
  1746. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  1747. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  1748. if (recv_mcq->mcq.comp &&
  1749. mqp->ibqp.recv_cq->comp_handler) {
  1750. if (!recv_mcq->mcq.reset_notify_added) {
  1751. recv_mcq->mcq.reset_notify_added = 1;
  1752. list_add_tail(&recv_mcq->mcq.reset_notify,
  1753. &cq_armed_list);
  1754. }
  1755. }
  1756. spin_unlock_irqrestore(&recv_mcq->lock,
  1757. flags_cq);
  1758. }
  1759. }
  1760. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  1761. }
  1762. /*At that point all inflight post send were put to be executed as of we
  1763. * lock/unlock above locks Now need to arm all involved CQs.
  1764. */
  1765. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  1766. mcq->comp(mcq);
  1767. }
  1768. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  1769. }
  1770. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  1771. enum mlx5_dev_event event, unsigned long param)
  1772. {
  1773. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  1774. struct ib_event ibev;
  1775. u8 port = 0;
  1776. switch (event) {
  1777. case MLX5_DEV_EVENT_SYS_ERROR:
  1778. ibdev->ib_active = false;
  1779. ibev.event = IB_EVENT_DEVICE_FATAL;
  1780. mlx5_ib_handle_internal_error(ibdev);
  1781. break;
  1782. case MLX5_DEV_EVENT_PORT_UP:
  1783. ibev.event = IB_EVENT_PORT_ACTIVE;
  1784. port = (u8)param;
  1785. break;
  1786. case MLX5_DEV_EVENT_PORT_DOWN:
  1787. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  1788. ibev.event = IB_EVENT_PORT_ERR;
  1789. port = (u8)param;
  1790. break;
  1791. case MLX5_DEV_EVENT_LID_CHANGE:
  1792. ibev.event = IB_EVENT_LID_CHANGE;
  1793. port = (u8)param;
  1794. break;
  1795. case MLX5_DEV_EVENT_PKEY_CHANGE:
  1796. ibev.event = IB_EVENT_PKEY_CHANGE;
  1797. port = (u8)param;
  1798. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  1799. break;
  1800. case MLX5_DEV_EVENT_GUID_CHANGE:
  1801. ibev.event = IB_EVENT_GID_CHANGE;
  1802. port = (u8)param;
  1803. break;
  1804. case MLX5_DEV_EVENT_CLIENT_REREG:
  1805. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  1806. port = (u8)param;
  1807. break;
  1808. }
  1809. ibev.device = &ibdev->ib_dev;
  1810. ibev.element.port_num = port;
  1811. if (port < 1 || port > ibdev->num_ports) {
  1812. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  1813. return;
  1814. }
  1815. if (ibdev->ib_active)
  1816. ib_dispatch_event(&ibev);
  1817. }
  1818. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  1819. {
  1820. int port;
  1821. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  1822. mlx5_query_ext_port_caps(dev, port);
  1823. }
  1824. static int get_port_caps(struct mlx5_ib_dev *dev)
  1825. {
  1826. struct ib_device_attr *dprops = NULL;
  1827. struct ib_port_attr *pprops = NULL;
  1828. int err = -ENOMEM;
  1829. int port;
  1830. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  1831. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  1832. if (!pprops)
  1833. goto out;
  1834. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  1835. if (!dprops)
  1836. goto out;
  1837. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  1838. if (err) {
  1839. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  1840. goto out;
  1841. }
  1842. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  1843. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  1844. if (err) {
  1845. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  1846. port, err);
  1847. break;
  1848. }
  1849. dev->mdev->port_caps[port - 1].pkey_table_len =
  1850. dprops->max_pkeys;
  1851. dev->mdev->port_caps[port - 1].gid_table_len =
  1852. pprops->gid_tbl_len;
  1853. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  1854. dprops->max_pkeys, pprops->gid_tbl_len);
  1855. }
  1856. out:
  1857. kfree(pprops);
  1858. kfree(dprops);
  1859. return err;
  1860. }
  1861. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  1862. {
  1863. int err;
  1864. err = mlx5_mr_cache_cleanup(dev);
  1865. if (err)
  1866. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  1867. mlx5_ib_destroy_qp(dev->umrc.qp);
  1868. ib_free_cq(dev->umrc.cq);
  1869. ib_dealloc_pd(dev->umrc.pd);
  1870. }
  1871. enum {
  1872. MAX_UMR_WR = 128,
  1873. };
  1874. static int create_umr_res(struct mlx5_ib_dev *dev)
  1875. {
  1876. struct ib_qp_init_attr *init_attr = NULL;
  1877. struct ib_qp_attr *attr = NULL;
  1878. struct ib_pd *pd;
  1879. struct ib_cq *cq;
  1880. struct ib_qp *qp;
  1881. int ret;
  1882. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  1883. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  1884. if (!attr || !init_attr) {
  1885. ret = -ENOMEM;
  1886. goto error_0;
  1887. }
  1888. pd = ib_alloc_pd(&dev->ib_dev);
  1889. if (IS_ERR(pd)) {
  1890. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  1891. ret = PTR_ERR(pd);
  1892. goto error_0;
  1893. }
  1894. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  1895. if (IS_ERR(cq)) {
  1896. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  1897. ret = PTR_ERR(cq);
  1898. goto error_2;
  1899. }
  1900. init_attr->send_cq = cq;
  1901. init_attr->recv_cq = cq;
  1902. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  1903. init_attr->cap.max_send_wr = MAX_UMR_WR;
  1904. init_attr->cap.max_send_sge = 1;
  1905. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  1906. init_attr->port_num = 1;
  1907. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  1908. if (IS_ERR(qp)) {
  1909. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  1910. ret = PTR_ERR(qp);
  1911. goto error_3;
  1912. }
  1913. qp->device = &dev->ib_dev;
  1914. qp->real_qp = qp;
  1915. qp->uobject = NULL;
  1916. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  1917. attr->qp_state = IB_QPS_INIT;
  1918. attr->port_num = 1;
  1919. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  1920. IB_QP_PORT, NULL);
  1921. if (ret) {
  1922. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  1923. goto error_4;
  1924. }
  1925. memset(attr, 0, sizeof(*attr));
  1926. attr->qp_state = IB_QPS_RTR;
  1927. attr->path_mtu = IB_MTU_256;
  1928. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  1929. if (ret) {
  1930. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  1931. goto error_4;
  1932. }
  1933. memset(attr, 0, sizeof(*attr));
  1934. attr->qp_state = IB_QPS_RTS;
  1935. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  1936. if (ret) {
  1937. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  1938. goto error_4;
  1939. }
  1940. dev->umrc.qp = qp;
  1941. dev->umrc.cq = cq;
  1942. dev->umrc.pd = pd;
  1943. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  1944. ret = mlx5_mr_cache_init(dev);
  1945. if (ret) {
  1946. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  1947. goto error_4;
  1948. }
  1949. kfree(attr);
  1950. kfree(init_attr);
  1951. return 0;
  1952. error_4:
  1953. mlx5_ib_destroy_qp(qp);
  1954. error_3:
  1955. ib_free_cq(cq);
  1956. error_2:
  1957. ib_dealloc_pd(pd);
  1958. error_0:
  1959. kfree(attr);
  1960. kfree(init_attr);
  1961. return ret;
  1962. }
  1963. static int create_dev_resources(struct mlx5_ib_resources *devr)
  1964. {
  1965. struct ib_srq_init_attr attr;
  1966. struct mlx5_ib_dev *dev;
  1967. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  1968. int port;
  1969. int ret = 0;
  1970. dev = container_of(devr, struct mlx5_ib_dev, devr);
  1971. mutex_init(&devr->mutex);
  1972. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  1973. if (IS_ERR(devr->p0)) {
  1974. ret = PTR_ERR(devr->p0);
  1975. goto error0;
  1976. }
  1977. devr->p0->device = &dev->ib_dev;
  1978. devr->p0->uobject = NULL;
  1979. atomic_set(&devr->p0->usecnt, 0);
  1980. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  1981. if (IS_ERR(devr->c0)) {
  1982. ret = PTR_ERR(devr->c0);
  1983. goto error1;
  1984. }
  1985. devr->c0->device = &dev->ib_dev;
  1986. devr->c0->uobject = NULL;
  1987. devr->c0->comp_handler = NULL;
  1988. devr->c0->event_handler = NULL;
  1989. devr->c0->cq_context = NULL;
  1990. atomic_set(&devr->c0->usecnt, 0);
  1991. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  1992. if (IS_ERR(devr->x0)) {
  1993. ret = PTR_ERR(devr->x0);
  1994. goto error2;
  1995. }
  1996. devr->x0->device = &dev->ib_dev;
  1997. devr->x0->inode = NULL;
  1998. atomic_set(&devr->x0->usecnt, 0);
  1999. mutex_init(&devr->x0->tgt_qp_mutex);
  2000. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  2001. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  2002. if (IS_ERR(devr->x1)) {
  2003. ret = PTR_ERR(devr->x1);
  2004. goto error3;
  2005. }
  2006. devr->x1->device = &dev->ib_dev;
  2007. devr->x1->inode = NULL;
  2008. atomic_set(&devr->x1->usecnt, 0);
  2009. mutex_init(&devr->x1->tgt_qp_mutex);
  2010. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  2011. memset(&attr, 0, sizeof(attr));
  2012. attr.attr.max_sge = 1;
  2013. attr.attr.max_wr = 1;
  2014. attr.srq_type = IB_SRQT_XRC;
  2015. attr.ext.xrc.cq = devr->c0;
  2016. attr.ext.xrc.xrcd = devr->x0;
  2017. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2018. if (IS_ERR(devr->s0)) {
  2019. ret = PTR_ERR(devr->s0);
  2020. goto error4;
  2021. }
  2022. devr->s0->device = &dev->ib_dev;
  2023. devr->s0->pd = devr->p0;
  2024. devr->s0->uobject = NULL;
  2025. devr->s0->event_handler = NULL;
  2026. devr->s0->srq_context = NULL;
  2027. devr->s0->srq_type = IB_SRQT_XRC;
  2028. devr->s0->ext.xrc.xrcd = devr->x0;
  2029. devr->s0->ext.xrc.cq = devr->c0;
  2030. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  2031. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  2032. atomic_inc(&devr->p0->usecnt);
  2033. atomic_set(&devr->s0->usecnt, 0);
  2034. memset(&attr, 0, sizeof(attr));
  2035. attr.attr.max_sge = 1;
  2036. attr.attr.max_wr = 1;
  2037. attr.srq_type = IB_SRQT_BASIC;
  2038. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  2039. if (IS_ERR(devr->s1)) {
  2040. ret = PTR_ERR(devr->s1);
  2041. goto error5;
  2042. }
  2043. devr->s1->device = &dev->ib_dev;
  2044. devr->s1->pd = devr->p0;
  2045. devr->s1->uobject = NULL;
  2046. devr->s1->event_handler = NULL;
  2047. devr->s1->srq_context = NULL;
  2048. devr->s1->srq_type = IB_SRQT_BASIC;
  2049. devr->s1->ext.xrc.cq = devr->c0;
  2050. atomic_inc(&devr->p0->usecnt);
  2051. atomic_set(&devr->s0->usecnt, 0);
  2052. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  2053. INIT_WORK(&devr->ports[port].pkey_change_work,
  2054. pkey_change_handler);
  2055. devr->ports[port].devr = devr;
  2056. }
  2057. return 0;
  2058. error5:
  2059. mlx5_ib_destroy_srq(devr->s0);
  2060. error4:
  2061. mlx5_ib_dealloc_xrcd(devr->x1);
  2062. error3:
  2063. mlx5_ib_dealloc_xrcd(devr->x0);
  2064. error2:
  2065. mlx5_ib_destroy_cq(devr->c0);
  2066. error1:
  2067. mlx5_ib_dealloc_pd(devr->p0);
  2068. error0:
  2069. return ret;
  2070. }
  2071. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  2072. {
  2073. struct mlx5_ib_dev *dev =
  2074. container_of(devr, struct mlx5_ib_dev, devr);
  2075. int port;
  2076. mlx5_ib_destroy_srq(devr->s1);
  2077. mlx5_ib_destroy_srq(devr->s0);
  2078. mlx5_ib_dealloc_xrcd(devr->x0);
  2079. mlx5_ib_dealloc_xrcd(devr->x1);
  2080. mlx5_ib_destroy_cq(devr->c0);
  2081. mlx5_ib_dealloc_pd(devr->p0);
  2082. /* Make sure no change P_Key work items are still executing */
  2083. for (port = 0; port < dev->num_ports; ++port)
  2084. cancel_work_sync(&devr->ports[port].pkey_change_work);
  2085. }
  2086. static u32 get_core_cap_flags(struct ib_device *ibdev)
  2087. {
  2088. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2089. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  2090. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  2091. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  2092. u32 ret = 0;
  2093. if (ll == IB_LINK_LAYER_INFINIBAND)
  2094. return RDMA_CORE_PORT_IBA_IB;
  2095. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  2096. return 0;
  2097. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  2098. return 0;
  2099. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  2100. ret |= RDMA_CORE_PORT_IBA_ROCE;
  2101. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  2102. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  2103. return ret;
  2104. }
  2105. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  2106. struct ib_port_immutable *immutable)
  2107. {
  2108. struct ib_port_attr attr;
  2109. int err;
  2110. err = mlx5_ib_query_port(ibdev, port_num, &attr);
  2111. if (err)
  2112. return err;
  2113. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  2114. immutable->gid_tbl_len = attr.gid_tbl_len;
  2115. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  2116. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  2117. return 0;
  2118. }
  2119. static int mlx5_enable_roce(struct mlx5_ib_dev *dev)
  2120. {
  2121. int err;
  2122. dev->roce.nb.notifier_call = mlx5_netdev_event;
  2123. err = register_netdevice_notifier(&dev->roce.nb);
  2124. if (err)
  2125. return err;
  2126. err = mlx5_nic_vport_enable_roce(dev->mdev);
  2127. if (err)
  2128. goto err_unregister_netdevice_notifier;
  2129. return 0;
  2130. err_unregister_netdevice_notifier:
  2131. unregister_netdevice_notifier(&dev->roce.nb);
  2132. return err;
  2133. }
  2134. static void mlx5_disable_roce(struct mlx5_ib_dev *dev)
  2135. {
  2136. mlx5_nic_vport_disable_roce(dev->mdev);
  2137. unregister_netdevice_notifier(&dev->roce.nb);
  2138. }
  2139. static void mlx5_ib_dealloc_q_counters(struct mlx5_ib_dev *dev)
  2140. {
  2141. unsigned int i;
  2142. for (i = 0; i < dev->num_ports; i++)
  2143. mlx5_core_dealloc_q_counter(dev->mdev,
  2144. dev->port[i].q_cnt_id);
  2145. }
  2146. static int mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev)
  2147. {
  2148. int i;
  2149. int ret;
  2150. for (i = 0; i < dev->num_ports; i++) {
  2151. ret = mlx5_core_alloc_q_counter(dev->mdev,
  2152. &dev->port[i].q_cnt_id);
  2153. if (ret) {
  2154. mlx5_ib_warn(dev,
  2155. "couldn't allocate queue counter for port %d, err %d\n",
  2156. i + 1, ret);
  2157. goto dealloc_counters;
  2158. }
  2159. }
  2160. return 0;
  2161. dealloc_counters:
  2162. while (--i >= 0)
  2163. mlx5_core_dealloc_q_counter(dev->mdev,
  2164. dev->port[i].q_cnt_id);
  2165. return ret;
  2166. }
  2167. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  2168. {
  2169. struct mlx5_ib_dev *dev;
  2170. enum rdma_link_layer ll;
  2171. int port_type_cap;
  2172. int err;
  2173. int i;
  2174. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  2175. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  2176. if ((ll == IB_LINK_LAYER_ETHERNET) && !MLX5_CAP_GEN(mdev, roce))
  2177. return NULL;
  2178. printk_once(KERN_INFO "%s", mlx5_version);
  2179. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  2180. if (!dev)
  2181. return NULL;
  2182. dev->mdev = mdev;
  2183. dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
  2184. GFP_KERNEL);
  2185. if (!dev->port)
  2186. goto err_dealloc;
  2187. rwlock_init(&dev->roce.netdev_lock);
  2188. err = get_port_caps(dev);
  2189. if (err)
  2190. goto err_free_port;
  2191. if (mlx5_use_mad_ifc(dev))
  2192. get_ext_port_caps(dev);
  2193. MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
  2194. strlcpy(dev->ib_dev.name, "mlx5_%d", IB_DEVICE_NAME_MAX);
  2195. dev->ib_dev.owner = THIS_MODULE;
  2196. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  2197. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  2198. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  2199. dev->ib_dev.phys_port_cnt = dev->num_ports;
  2200. dev->ib_dev.num_comp_vectors =
  2201. dev->mdev->priv.eq_table.num_comp_vectors;
  2202. dev->ib_dev.dma_device = &mdev->pdev->dev;
  2203. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  2204. dev->ib_dev.uverbs_cmd_mask =
  2205. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  2206. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  2207. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  2208. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  2209. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  2210. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  2211. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  2212. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  2213. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  2214. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  2215. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  2216. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  2217. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  2218. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  2219. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  2220. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  2221. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  2222. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  2223. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  2224. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  2225. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  2226. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  2227. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  2228. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  2229. dev->ib_dev.uverbs_ex_cmd_mask =
  2230. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  2231. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  2232. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP);
  2233. dev->ib_dev.query_device = mlx5_ib_query_device;
  2234. dev->ib_dev.query_port = mlx5_ib_query_port;
  2235. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  2236. if (ll == IB_LINK_LAYER_ETHERNET)
  2237. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  2238. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  2239. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  2240. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  2241. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  2242. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  2243. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  2244. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  2245. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  2246. dev->ib_dev.mmap = mlx5_ib_mmap;
  2247. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  2248. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  2249. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  2250. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  2251. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  2252. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  2253. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  2254. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  2255. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  2256. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  2257. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  2258. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  2259. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  2260. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  2261. dev->ib_dev.post_send = mlx5_ib_post_send;
  2262. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  2263. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  2264. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  2265. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  2266. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  2267. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  2268. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  2269. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  2270. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  2271. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  2272. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  2273. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  2274. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  2275. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  2276. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  2277. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  2278. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  2279. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  2280. if (mlx5_core_is_pf(mdev)) {
  2281. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  2282. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  2283. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  2284. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  2285. }
  2286. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  2287. mlx5_ib_internal_fill_odp_caps(dev);
  2288. if (MLX5_CAP_GEN(mdev, imaicl)) {
  2289. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  2290. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  2291. dev->ib_dev.uverbs_cmd_mask |=
  2292. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  2293. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  2294. }
  2295. if (MLX5_CAP_GEN(mdev, xrc)) {
  2296. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  2297. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  2298. dev->ib_dev.uverbs_cmd_mask |=
  2299. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  2300. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  2301. }
  2302. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  2303. IB_LINK_LAYER_ETHERNET) {
  2304. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  2305. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  2306. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  2307. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  2308. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  2309. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  2310. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  2311. dev->ib_dev.uverbs_ex_cmd_mask |=
  2312. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  2313. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
  2314. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  2315. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  2316. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  2317. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  2318. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  2319. }
  2320. err = init_node_data(dev);
  2321. if (err)
  2322. goto err_dealloc;
  2323. mutex_init(&dev->flow_db.lock);
  2324. mutex_init(&dev->cap_mask_mutex);
  2325. INIT_LIST_HEAD(&dev->qp_list);
  2326. spin_lock_init(&dev->reset_flow_resource_lock);
  2327. if (ll == IB_LINK_LAYER_ETHERNET) {
  2328. err = mlx5_enable_roce(dev);
  2329. if (err)
  2330. goto err_dealloc;
  2331. }
  2332. err = create_dev_resources(&dev->devr);
  2333. if (err)
  2334. goto err_disable_roce;
  2335. err = mlx5_ib_odp_init_one(dev);
  2336. if (err)
  2337. goto err_rsrc;
  2338. err = mlx5_ib_alloc_q_counters(dev);
  2339. if (err)
  2340. goto err_odp;
  2341. err = ib_register_device(&dev->ib_dev, NULL);
  2342. if (err)
  2343. goto err_q_cnt;
  2344. err = create_umr_res(dev);
  2345. if (err)
  2346. goto err_dev;
  2347. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  2348. err = device_create_file(&dev->ib_dev.dev,
  2349. mlx5_class_attributes[i]);
  2350. if (err)
  2351. goto err_umrc;
  2352. }
  2353. dev->ib_active = true;
  2354. return dev;
  2355. err_umrc:
  2356. destroy_umrc_res(dev);
  2357. err_dev:
  2358. ib_unregister_device(&dev->ib_dev);
  2359. err_q_cnt:
  2360. mlx5_ib_dealloc_q_counters(dev);
  2361. err_odp:
  2362. mlx5_ib_odp_remove_one(dev);
  2363. err_rsrc:
  2364. destroy_dev_resources(&dev->devr);
  2365. err_disable_roce:
  2366. if (ll == IB_LINK_LAYER_ETHERNET)
  2367. mlx5_disable_roce(dev);
  2368. err_free_port:
  2369. kfree(dev->port);
  2370. err_dealloc:
  2371. ib_dealloc_device((struct ib_device *)dev);
  2372. return NULL;
  2373. }
  2374. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  2375. {
  2376. struct mlx5_ib_dev *dev = context;
  2377. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  2378. ib_unregister_device(&dev->ib_dev);
  2379. mlx5_ib_dealloc_q_counters(dev);
  2380. destroy_umrc_res(dev);
  2381. mlx5_ib_odp_remove_one(dev);
  2382. destroy_dev_resources(&dev->devr);
  2383. if (ll == IB_LINK_LAYER_ETHERNET)
  2384. mlx5_disable_roce(dev);
  2385. kfree(dev->port);
  2386. ib_dealloc_device(&dev->ib_dev);
  2387. }
  2388. static struct mlx5_interface mlx5_ib_interface = {
  2389. .add = mlx5_ib_add,
  2390. .remove = mlx5_ib_remove,
  2391. .event = mlx5_ib_event,
  2392. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  2393. };
  2394. static int __init mlx5_ib_init(void)
  2395. {
  2396. int err;
  2397. if (deprecated_prof_sel != 2)
  2398. pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
  2399. err = mlx5_ib_odp_init();
  2400. if (err)
  2401. return err;
  2402. err = mlx5_register_interface(&mlx5_ib_interface);
  2403. if (err)
  2404. goto clean_odp;
  2405. return err;
  2406. clean_odp:
  2407. mlx5_ib_odp_cleanup();
  2408. return err;
  2409. }
  2410. static void __exit mlx5_ib_cleanup(void)
  2411. {
  2412. mlx5_unregister_interface(&mlx5_ib_interface);
  2413. mlx5_ib_odp_cleanup();
  2414. }
  2415. module_init(mlx5_ib_init);
  2416. module_exit(mlx5_ib_cleanup);