bcm7435.dtsi 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. / {
  2. #address-cells = <1>;
  3. #size-cells = <1>;
  4. compatible = "brcm,bcm7435";
  5. cpus {
  6. #address-cells = <1>;
  7. #size-cells = <0>;
  8. mips-hpt-frequency = <175625000>;
  9. cpu@0 {
  10. compatible = "brcm,bmips5200";
  11. device_type = "cpu";
  12. reg = <0>;
  13. };
  14. cpu@1 {
  15. compatible = "brcm,bmips5200";
  16. device_type = "cpu";
  17. reg = <1>;
  18. };
  19. cpu@2 {
  20. compatible = "brcm,bmips5200";
  21. device_type = "cpu";
  22. reg = <2>;
  23. };
  24. cpu@3 {
  25. compatible = "brcm,bmips5200";
  26. device_type = "cpu";
  27. reg = <3>;
  28. };
  29. };
  30. aliases {
  31. uart0 = &uart0;
  32. };
  33. cpu_intc: cpu_intc {
  34. #address-cells = <0>;
  35. compatible = "mti,cpu-interrupt-controller";
  36. interrupt-controller;
  37. #interrupt-cells = <1>;
  38. };
  39. clocks {
  40. uart_clk: uart_clk {
  41. compatible = "fixed-clock";
  42. #clock-cells = <0>;
  43. clock-frequency = <81000000>;
  44. };
  45. };
  46. rdb {
  47. #address-cells = <1>;
  48. #size-cells = <1>;
  49. compatible = "simple-bus";
  50. ranges = <0 0x10000000 0x01000000>;
  51. periph_intc: periph_intc@41b500 {
  52. compatible = "brcm,bcm7038-l1-intc";
  53. reg = <0x41b500 0x40>, <0x41b600 0x40>,
  54. <0x41b700 0x40>, <0x41b800 0x40>;
  55. interrupt-controller;
  56. #interrupt-cells = <1>;
  57. interrupt-parent = <&cpu_intc>;
  58. interrupts = <2>, <3>, <2>, <3>;
  59. };
  60. sun_l2_intc: sun_l2_intc@403000 {
  61. compatible = "brcm,l2-intc";
  62. reg = <0x403000 0x30>;
  63. interrupt-controller;
  64. #interrupt-cells = <1>;
  65. interrupt-parent = <&periph_intc>;
  66. interrupts = <52>;
  67. };
  68. gisb-arb@400000 {
  69. compatible = "brcm,bcm7435-gisb-arb";
  70. reg = <0x400000 0xdc>;
  71. native-endian;
  72. interrupt-parent = <&sun_l2_intc>;
  73. interrupts = <0>, <2>;
  74. brcm,gisb-arb-master-mask = <0xf77f>;
  75. brcm,gisb-arb-master-names = "ssp_0", "cpu_0", "webcpu_0",
  76. "pcie_0", "bsp_0",
  77. "rdc_0", "raaga_0",
  78. "avd_1", "jtag_0",
  79. "svd_0", "vice_0",
  80. "vice_1", "raaga_1",
  81. "scpu";
  82. };
  83. upg_irq0_intc: upg_irq0_intc@406780 {
  84. compatible = "brcm,bcm7120-l2-intc";
  85. reg = <0x406780 0x8>;
  86. brcm,int-map-mask = <0x44>, <0x7000000>;
  87. brcm,int-fwd-mask = <0x70000>;
  88. interrupt-controller;
  89. #interrupt-cells = <1>;
  90. interrupt-parent = <&periph_intc>;
  91. interrupts = <60>, <58>;
  92. interrupt-names = "upg_main", "upg_bsc";
  93. };
  94. upg_aon_irq0_intc: upg_aon_irq0_intc@409480 {
  95. compatible = "brcm,bcm7120-l2-intc";
  96. reg = <0x409480 0x8>;
  97. brcm,int-map-mask = <0x40>, <0x18000000>, <0x100000>;
  98. brcm,int-fwd-mask = <0>;
  99. brcm,irq-can-wake;
  100. interrupt-controller;
  101. #interrupt-cells = <1>;
  102. interrupt-parent = <&periph_intc>;
  103. interrupts = <61>, <59>, <64>;
  104. interrupt-names = "upg_main_aon", "upg_bsc_aon",
  105. "upg_spi";
  106. };
  107. sun_top_ctrl: syscon@404000 {
  108. compatible = "brcm,bcm7425-sun-top-ctrl", "syscon";
  109. reg = <0x404000 0x51c>;
  110. native-endian;
  111. };
  112. reboot {
  113. compatible = "brcm,brcmstb-reboot";
  114. syscon = <&sun_top_ctrl 0x304 0x308>;
  115. };
  116. uart0: serial@406b00 {
  117. compatible = "ns16550a";
  118. reg = <0x406b00 0x20>;
  119. reg-io-width = <0x4>;
  120. reg-shift = <0x2>;
  121. interrupt-parent = <&periph_intc>;
  122. interrupts = <66>;
  123. clocks = <&uart_clk>;
  124. status = "disabled";
  125. };
  126. uart1: serial@406b40 {
  127. compatible = "ns16550a";
  128. reg = <0x406b40 0x20>;
  129. reg-io-width = <0x4>;
  130. reg-shift = <0x2>;
  131. interrupt-parent = <&periph_intc>;
  132. interrupts = <67>;
  133. clocks = <&uart_clk>;
  134. status = "disabled";
  135. };
  136. uart2: serial@406b80 {
  137. compatible = "ns16550a";
  138. reg = <0x406b80 0x20>;
  139. reg-io-width = <0x4>;
  140. reg-shift = <0x2>;
  141. interrupt-parent = <&periph_intc>;
  142. interrupts = <68>;
  143. clocks = <&uart_clk>;
  144. status = "disabled";
  145. };
  146. bsca: i2c@406300 {
  147. clock-frequency = <390000>;
  148. compatible = "brcm,brcmstb-i2c";
  149. interrupt-parent = <&upg_irq0_intc>;
  150. reg = <0x406300 0x58>;
  151. interrupts = <26>;
  152. interrupt-names = "upg_bsca";
  153. status = "disabled";
  154. };
  155. bscb: i2c@409400 {
  156. clock-frequency = <390000>;
  157. compatible = "brcm,brcmstb-i2c";
  158. interrupt-parent = <&upg_aon_irq0_intc>;
  159. reg = <0x409400 0x58>;
  160. interrupts = <28>;
  161. interrupt-names = "upg_bscb";
  162. status = "disabled";
  163. };
  164. bscc: i2c@406200 {
  165. clock-frequency = <390000>;
  166. compatible = "brcm,brcmstb-i2c";
  167. interrupt-parent = <&upg_irq0_intc>;
  168. reg = <0x406200 0x58>;
  169. interrupts = <24>;
  170. interrupt-names = "upg_bscc";
  171. status = "disabled";
  172. };
  173. bscd: i2c@406280 {
  174. clock-frequency = <390000>;
  175. compatible = "brcm,brcmstb-i2c";
  176. interrupt-parent = <&upg_irq0_intc>;
  177. reg = <0x406280 0x58>;
  178. interrupts = <25>;
  179. interrupt-names = "upg_bscd";
  180. status = "disabled";
  181. };
  182. bsce: i2c@409180 {
  183. clock-frequency = <390000>;
  184. compatible = "brcm,brcmstb-i2c";
  185. interrupt-parent = <&upg_aon_irq0_intc>;
  186. reg = <0x409180 0x58>;
  187. interrupts = <27>;
  188. interrupt-names = "upg_bsce";
  189. status = "disabled";
  190. };
  191. enet0: ethernet@b80000 {
  192. phy-mode = "internal";
  193. phy-handle = <&phy1>;
  194. mac-address = [ 00 10 18 36 23 1a ];
  195. compatible = "brcm,genet-v3";
  196. #address-cells = <0x1>;
  197. #size-cells = <0x1>;
  198. reg = <0xb80000 0x11c88>;
  199. interrupts = <17>, <18>;
  200. interrupt-parent = <&periph_intc>;
  201. status = "disabled";
  202. mdio@e14 {
  203. compatible = "brcm,genet-mdio-v3";
  204. #address-cells = <0x1>;
  205. #size-cells = <0x0>;
  206. reg = <0xe14 0x8>;
  207. phy1: ethernet-phy@1 {
  208. max-speed = <100>;
  209. reg = <0x1>;
  210. compatible = "brcm,40nm-ephy",
  211. "ethernet-phy-ieee802.3-c22";
  212. };
  213. };
  214. };
  215. ehci0: usb@480300 {
  216. compatible = "brcm,bcm7435-ehci", "generic-ehci";
  217. reg = <0x480300 0x100>;
  218. native-endian;
  219. interrupt-parent = <&periph_intc>;
  220. interrupts = <70>;
  221. status = "disabled";
  222. };
  223. ohci0: usb@480400 {
  224. compatible = "brcm,bcm7435-ohci", "generic-ohci";
  225. reg = <0x480400 0x100>;
  226. native-endian;
  227. no-big-frame-no;
  228. interrupt-parent = <&periph_intc>;
  229. interrupts = <72>;
  230. status = "disabled";
  231. };
  232. ehci1: usb@480500 {
  233. compatible = "brcm,bcm7435-ehci", "generic-ehci";
  234. reg = <0x480500 0x100>;
  235. native-endian;
  236. interrupt-parent = <&periph_intc>;
  237. interrupts = <71>;
  238. status = "disabled";
  239. };
  240. ohci1: usb@480600 {
  241. compatible = "brcm,bcm7435-ohci", "generic-ohci";
  242. reg = <0x480600 0x100>;
  243. native-endian;
  244. no-big-frame-no;
  245. interrupt-parent = <&periph_intc>;
  246. interrupts = <73>;
  247. status = "disabled";
  248. };
  249. ehci2: usb@490300 {
  250. compatible = "brcm,bcm7435-ehci", "generic-ehci";
  251. reg = <0x490300 0x100>;
  252. native-endian;
  253. interrupt-parent = <&periph_intc>;
  254. interrupts = <75>;
  255. status = "disabled";
  256. };
  257. ohci2: usb@490400 {
  258. compatible = "brcm,bcm7435-ohci", "generic-ohci";
  259. reg = <0x490400 0x100>;
  260. native-endian;
  261. no-big-frame-no;
  262. interrupt-parent = <&periph_intc>;
  263. interrupts = <77>;
  264. status = "disabled";
  265. };
  266. ehci3: usb@490500 {
  267. compatible = "brcm,bcm7435-ehci", "generic-ehci";
  268. reg = <0x490500 0x100>;
  269. native-endian;
  270. interrupt-parent = <&periph_intc>;
  271. interrupts = <76>;
  272. status = "disabled";
  273. };
  274. ohci3: usb@490600 {
  275. compatible = "brcm,bcm7435-ohci", "generic-ohci";
  276. reg = <0x490600 0x100>;
  277. native-endian;
  278. no-big-frame-no;
  279. interrupt-parent = <&periph_intc>;
  280. interrupts = <78>;
  281. status = "disabled";
  282. };
  283. sata: sata@181000 {
  284. compatible = "brcm,bcm7425-ahci", "brcm,sata3-ahci";
  285. reg-names = "ahci", "top-ctrl";
  286. reg = <0x181000 0xa9c>, <0x180020 0x1c>;
  287. interrupt-parent = <&periph_intc>;
  288. interrupts = <45>;
  289. #address-cells = <1>;
  290. #size-cells = <0>;
  291. status = "disabled";
  292. sata0: sata-port@0 {
  293. reg = <0>;
  294. phys = <&sata_phy0>;
  295. };
  296. sata1: sata-port@1 {
  297. reg = <1>;
  298. phys = <&sata_phy1>;
  299. };
  300. };
  301. sata_phy: sata-phy@180100 {
  302. compatible = "brcm,bcm7425-sata-phy", "brcm,phy-sata3";
  303. reg = <0x180100 0x0eff>;
  304. reg-names = "phy";
  305. #address-cells = <1>;
  306. #size-cells = <0>;
  307. status = "disabled";
  308. sata_phy0: sata-phy@0 {
  309. reg = <0>;
  310. #phy-cells = <0>;
  311. };
  312. sata_phy1: sata-phy@1 {
  313. reg = <1>;
  314. #phy-cells = <0>;
  315. };
  316. };
  317. };
  318. };