amdgpu_powerplay.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "atom.h"
  26. #include "amdgpu.h"
  27. #include "amd_shared.h"
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include "amdgpu_pm.h"
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu_powerplay.h"
  33. #include "cik_dpm.h"
  34. #include "vi_dpm.h"
  35. static int amdgpu_powerplay_init(struct amdgpu_device *adev)
  36. {
  37. int ret = 0;
  38. struct amd_powerplay *amd_pp;
  39. amd_pp = &(adev->powerplay);
  40. if (adev->pp_enabled) {
  41. #ifdef CONFIG_DRM_AMD_POWERPLAY
  42. struct amd_pp_init *pp_init;
  43. pp_init = kzalloc(sizeof(struct amd_pp_init), GFP_KERNEL);
  44. if (pp_init == NULL)
  45. return -ENOMEM;
  46. pp_init->chip_family = adev->family;
  47. pp_init->chip_id = adev->asic_type;
  48. pp_init->device = amdgpu_cgs_create_device(adev);
  49. ret = amd_powerplay_init(pp_init, amd_pp);
  50. kfree(pp_init);
  51. #endif
  52. } else {
  53. amd_pp->pp_handle = (void *)adev;
  54. switch (adev->asic_type) {
  55. #ifdef CONFIG_DRM_AMDGPU_CIK
  56. case CHIP_BONAIRE:
  57. case CHIP_HAWAII:
  58. amd_pp->ip_funcs = &ci_dpm_ip_funcs;
  59. break;
  60. case CHIP_KABINI:
  61. case CHIP_MULLINS:
  62. case CHIP_KAVERI:
  63. amd_pp->ip_funcs = &kv_dpm_ip_funcs;
  64. break;
  65. #endif
  66. case CHIP_TOPAZ:
  67. amd_pp->ip_funcs = &iceland_dpm_ip_funcs;
  68. break;
  69. case CHIP_TONGA:
  70. amd_pp->ip_funcs = &tonga_dpm_ip_funcs;
  71. break;
  72. case CHIP_FIJI:
  73. amd_pp->ip_funcs = &fiji_dpm_ip_funcs;
  74. break;
  75. case CHIP_CARRIZO:
  76. case CHIP_STONEY:
  77. amd_pp->ip_funcs = &cz_dpm_ip_funcs;
  78. break;
  79. default:
  80. ret = -EINVAL;
  81. break;
  82. }
  83. }
  84. return ret;
  85. }
  86. static int amdgpu_pp_early_init(void *handle)
  87. {
  88. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  89. int ret = 0;
  90. #ifdef CONFIG_DRM_AMD_POWERPLAY
  91. switch (adev->asic_type) {
  92. case CHIP_POLARIS11:
  93. case CHIP_POLARIS10:
  94. adev->pp_enabled = true;
  95. break;
  96. case CHIP_TONGA:
  97. case CHIP_FIJI:
  98. case CHIP_TOPAZ:
  99. case CHIP_CARRIZO:
  100. case CHIP_STONEY:
  101. adev->pp_enabled = (amdgpu_powerplay == 0) ? false : true;
  102. break;
  103. /* These chips don't have powerplay implemenations */
  104. case CHIP_BONAIRE:
  105. case CHIP_HAWAII:
  106. case CHIP_KABINI:
  107. case CHIP_MULLINS:
  108. case CHIP_KAVERI:
  109. default:
  110. adev->pp_enabled = false;
  111. break;
  112. }
  113. #else
  114. adev->pp_enabled = false;
  115. #endif
  116. ret = amdgpu_powerplay_init(adev);
  117. if (ret)
  118. return ret;
  119. if (adev->powerplay.ip_funcs->early_init)
  120. ret = adev->powerplay.ip_funcs->early_init(
  121. adev->powerplay.pp_handle);
  122. return ret;
  123. }
  124. static int amdgpu_pp_late_init(void *handle)
  125. {
  126. int ret = 0;
  127. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  128. if (adev->powerplay.ip_funcs->late_init)
  129. ret = adev->powerplay.ip_funcs->late_init(
  130. adev->powerplay.pp_handle);
  131. #ifdef CONFIG_DRM_AMD_POWERPLAY
  132. if (adev->pp_enabled && adev->pm.dpm_enabled) {
  133. amdgpu_pm_sysfs_init(adev);
  134. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_COMPLETE_INIT, NULL, NULL);
  135. }
  136. #endif
  137. return ret;
  138. }
  139. static int amdgpu_pp_sw_init(void *handle)
  140. {
  141. int ret = 0;
  142. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  143. if (adev->powerplay.ip_funcs->sw_init)
  144. ret = adev->powerplay.ip_funcs->sw_init(
  145. adev->powerplay.pp_handle);
  146. #ifdef CONFIG_DRM_AMD_POWERPLAY
  147. if (adev->pp_enabled)
  148. adev->pm.dpm_enabled = true;
  149. #endif
  150. return ret;
  151. }
  152. static int amdgpu_pp_sw_fini(void *handle)
  153. {
  154. int ret = 0;
  155. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  156. if (adev->powerplay.ip_funcs->sw_fini)
  157. ret = adev->powerplay.ip_funcs->sw_fini(
  158. adev->powerplay.pp_handle);
  159. if (ret)
  160. return ret;
  161. return ret;
  162. }
  163. static int amdgpu_pp_hw_init(void *handle)
  164. {
  165. int ret = 0;
  166. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  167. if (adev->pp_enabled && adev->firmware.smu_load)
  168. amdgpu_ucode_init_bo(adev);
  169. if (adev->powerplay.ip_funcs->hw_init)
  170. ret = adev->powerplay.ip_funcs->hw_init(
  171. adev->powerplay.pp_handle);
  172. return ret;
  173. }
  174. static int amdgpu_pp_hw_fini(void *handle)
  175. {
  176. int ret = 0;
  177. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  178. if (adev->powerplay.ip_funcs->hw_fini)
  179. ret = adev->powerplay.ip_funcs->hw_fini(
  180. adev->powerplay.pp_handle);
  181. if (adev->pp_enabled && adev->firmware.smu_load)
  182. amdgpu_ucode_fini_bo(adev);
  183. return ret;
  184. }
  185. static void amdgpu_pp_late_fini(void *handle)
  186. {
  187. #ifdef CONFIG_DRM_AMD_POWERPLAY
  188. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  189. if (adev->pp_enabled) {
  190. amdgpu_pm_sysfs_fini(adev);
  191. amd_powerplay_fini(adev->powerplay.pp_handle);
  192. }
  193. if (adev->powerplay.ip_funcs->late_fini)
  194. adev->powerplay.ip_funcs->late_fini(
  195. adev->powerplay.pp_handle);
  196. #endif
  197. }
  198. static int amdgpu_pp_suspend(void *handle)
  199. {
  200. int ret = 0;
  201. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  202. if (adev->powerplay.ip_funcs->suspend)
  203. ret = adev->powerplay.ip_funcs->suspend(
  204. adev->powerplay.pp_handle);
  205. return ret;
  206. }
  207. static int amdgpu_pp_resume(void *handle)
  208. {
  209. int ret = 0;
  210. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  211. if (adev->powerplay.ip_funcs->resume)
  212. ret = adev->powerplay.ip_funcs->resume(
  213. adev->powerplay.pp_handle);
  214. return ret;
  215. }
  216. static int amdgpu_pp_set_clockgating_state(void *handle,
  217. enum amd_clockgating_state state)
  218. {
  219. int ret = 0;
  220. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  221. if (adev->powerplay.ip_funcs->set_clockgating_state)
  222. ret = adev->powerplay.ip_funcs->set_clockgating_state(
  223. adev->powerplay.pp_handle, state);
  224. return ret;
  225. }
  226. static int amdgpu_pp_set_powergating_state(void *handle,
  227. enum amd_powergating_state state)
  228. {
  229. int ret = 0;
  230. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  231. if (adev->powerplay.ip_funcs->set_powergating_state)
  232. ret = adev->powerplay.ip_funcs->set_powergating_state(
  233. adev->powerplay.pp_handle, state);
  234. return ret;
  235. }
  236. static bool amdgpu_pp_is_idle(void *handle)
  237. {
  238. bool ret = true;
  239. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  240. if (adev->powerplay.ip_funcs->is_idle)
  241. ret = adev->powerplay.ip_funcs->is_idle(
  242. adev->powerplay.pp_handle);
  243. return ret;
  244. }
  245. static int amdgpu_pp_wait_for_idle(void *handle)
  246. {
  247. int ret = 0;
  248. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  249. if (adev->powerplay.ip_funcs->wait_for_idle)
  250. ret = adev->powerplay.ip_funcs->wait_for_idle(
  251. adev->powerplay.pp_handle);
  252. return ret;
  253. }
  254. static int amdgpu_pp_soft_reset(void *handle)
  255. {
  256. int ret = 0;
  257. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  258. if (adev->powerplay.ip_funcs->soft_reset)
  259. ret = adev->powerplay.ip_funcs->soft_reset(
  260. adev->powerplay.pp_handle);
  261. return ret;
  262. }
  263. const struct amd_ip_funcs amdgpu_pp_ip_funcs = {
  264. .name = "amdgpu_powerplay",
  265. .early_init = amdgpu_pp_early_init,
  266. .late_init = amdgpu_pp_late_init,
  267. .sw_init = amdgpu_pp_sw_init,
  268. .sw_fini = amdgpu_pp_sw_fini,
  269. .hw_init = amdgpu_pp_hw_init,
  270. .hw_fini = amdgpu_pp_hw_fini,
  271. .late_fini = amdgpu_pp_late_fini,
  272. .suspend = amdgpu_pp_suspend,
  273. .resume = amdgpu_pp_resume,
  274. .is_idle = amdgpu_pp_is_idle,
  275. .wait_for_idle = amdgpu_pp_wait_for_idle,
  276. .soft_reset = amdgpu_pp_soft_reset,
  277. .set_clockgating_state = amdgpu_pp_set_clockgating_state,
  278. .set_powergating_state = amdgpu_pp_set_powergating_state,
  279. };