gcc-msm8916.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907
  1. /*
  2. * Copyright 2015 Linaro Limited
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8916.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8916.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. #include "gdsc.h"
  32. enum {
  33. P_XO,
  34. P_GPLL0,
  35. P_GPLL0_AUX,
  36. P_BIMC,
  37. P_GPLL1,
  38. P_GPLL1_AUX,
  39. P_GPLL2,
  40. P_GPLL2_AUX,
  41. P_SLEEP_CLK,
  42. P_DSI0_PHYPLL_BYTE,
  43. P_DSI0_PHYPLL_DSI,
  44. };
  45. static const struct parent_map gcc_xo_gpll0_map[] = {
  46. { P_XO, 0 },
  47. { P_GPLL0, 1 },
  48. };
  49. static const char * const gcc_xo_gpll0[] = {
  50. "xo",
  51. "gpll0_vote",
  52. };
  53. static const struct parent_map gcc_xo_gpll0_bimc_map[] = {
  54. { P_XO, 0 },
  55. { P_GPLL0, 1 },
  56. { P_BIMC, 2 },
  57. };
  58. static const char * const gcc_xo_gpll0_bimc[] = {
  59. "xo",
  60. "gpll0_vote",
  61. "bimc_pll_vote",
  62. };
  63. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2a_map[] = {
  64. { P_XO, 0 },
  65. { P_GPLL0_AUX, 3 },
  66. { P_GPLL1, 1 },
  67. { P_GPLL2_AUX, 2 },
  68. };
  69. static const char * const gcc_xo_gpll0a_gpll1_gpll2a[] = {
  70. "xo",
  71. "gpll0_vote",
  72. "gpll1_vote",
  73. "gpll2_vote",
  74. };
  75. static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
  76. { P_XO, 0 },
  77. { P_GPLL0, 1 },
  78. { P_GPLL2, 2 },
  79. };
  80. static const char * const gcc_xo_gpll0_gpll2[] = {
  81. "xo",
  82. "gpll0_vote",
  83. "gpll2_vote",
  84. };
  85. static const struct parent_map gcc_xo_gpll0a_map[] = {
  86. { P_XO, 0 },
  87. { P_GPLL0_AUX, 2 },
  88. };
  89. static const char * const gcc_xo_gpll0a[] = {
  90. "xo",
  91. "gpll0_vote",
  92. };
  93. static const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
  94. { P_XO, 0 },
  95. { P_GPLL0, 1 },
  96. { P_GPLL1_AUX, 2 },
  97. { P_SLEEP_CLK, 6 },
  98. };
  99. static const char * const gcc_xo_gpll0_gpll1a_sleep[] = {
  100. "xo",
  101. "gpll0_vote",
  102. "gpll1_vote",
  103. "sleep_clk",
  104. };
  105. static const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
  106. { P_XO, 0 },
  107. { P_GPLL0, 1 },
  108. { P_GPLL1_AUX, 2 },
  109. };
  110. static const char * const gcc_xo_gpll0_gpll1a[] = {
  111. "xo",
  112. "gpll0_vote",
  113. "gpll1_vote",
  114. };
  115. static const struct parent_map gcc_xo_dsibyte_map[] = {
  116. { P_XO, 0, },
  117. { P_DSI0_PHYPLL_BYTE, 2 },
  118. };
  119. static const char * const gcc_xo_dsibyte[] = {
  120. "xo",
  121. "dsi0pllbyte",
  122. };
  123. static const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
  124. { P_XO, 0 },
  125. { P_GPLL0_AUX, 2 },
  126. { P_DSI0_PHYPLL_BYTE, 1 },
  127. };
  128. static const char * const gcc_xo_gpll0a_dsibyte[] = {
  129. "xo",
  130. "gpll0_vote",
  131. "dsi0pllbyte",
  132. };
  133. static const struct parent_map gcc_xo_gpll0_dsiphy_map[] = {
  134. { P_XO, 0 },
  135. { P_GPLL0, 1 },
  136. { P_DSI0_PHYPLL_DSI, 2 },
  137. };
  138. static const char * const gcc_xo_gpll0_dsiphy[] = {
  139. "xo",
  140. "gpll0_vote",
  141. "dsi0pll",
  142. };
  143. static const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
  144. { P_XO, 0 },
  145. { P_GPLL0_AUX, 2 },
  146. { P_DSI0_PHYPLL_DSI, 1 },
  147. };
  148. static const char * const gcc_xo_gpll0a_dsiphy[] = {
  149. "xo",
  150. "gpll0_vote",
  151. "dsi0pll",
  152. };
  153. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2_map[] = {
  154. { P_XO, 0 },
  155. { P_GPLL0_AUX, 1 },
  156. { P_GPLL1, 3 },
  157. { P_GPLL2, 2 },
  158. };
  159. static const char * const gcc_xo_gpll0a_gpll1_gpll2[] = {
  160. "xo",
  161. "gpll0_vote",
  162. "gpll1_vote",
  163. "gpll2_vote",
  164. };
  165. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  166. static struct clk_pll gpll0 = {
  167. .l_reg = 0x21004,
  168. .m_reg = 0x21008,
  169. .n_reg = 0x2100c,
  170. .config_reg = 0x21014,
  171. .mode_reg = 0x21000,
  172. .status_reg = 0x2101c,
  173. .status_bit = 17,
  174. .clkr.hw.init = &(struct clk_init_data){
  175. .name = "gpll0",
  176. .parent_names = (const char *[]){ "xo" },
  177. .num_parents = 1,
  178. .ops = &clk_pll_ops,
  179. },
  180. };
  181. static struct clk_regmap gpll0_vote = {
  182. .enable_reg = 0x45000,
  183. .enable_mask = BIT(0),
  184. .hw.init = &(struct clk_init_data){
  185. .name = "gpll0_vote",
  186. .parent_names = (const char *[]){ "gpll0" },
  187. .num_parents = 1,
  188. .ops = &clk_pll_vote_ops,
  189. },
  190. };
  191. static struct clk_pll gpll1 = {
  192. .l_reg = 0x20004,
  193. .m_reg = 0x20008,
  194. .n_reg = 0x2000c,
  195. .config_reg = 0x20014,
  196. .mode_reg = 0x20000,
  197. .status_reg = 0x2001c,
  198. .status_bit = 17,
  199. .clkr.hw.init = &(struct clk_init_data){
  200. .name = "gpll1",
  201. .parent_names = (const char *[]){ "xo" },
  202. .num_parents = 1,
  203. .ops = &clk_pll_ops,
  204. },
  205. };
  206. static struct clk_regmap gpll1_vote = {
  207. .enable_reg = 0x45000,
  208. .enable_mask = BIT(1),
  209. .hw.init = &(struct clk_init_data){
  210. .name = "gpll1_vote",
  211. .parent_names = (const char *[]){ "gpll1" },
  212. .num_parents = 1,
  213. .ops = &clk_pll_vote_ops,
  214. },
  215. };
  216. static struct clk_pll gpll2 = {
  217. .l_reg = 0x4a004,
  218. .m_reg = 0x4a008,
  219. .n_reg = 0x4a00c,
  220. .config_reg = 0x4a014,
  221. .mode_reg = 0x4a000,
  222. .status_reg = 0x4a01c,
  223. .status_bit = 17,
  224. .clkr.hw.init = &(struct clk_init_data){
  225. .name = "gpll2",
  226. .parent_names = (const char *[]){ "xo" },
  227. .num_parents = 1,
  228. .ops = &clk_pll_ops,
  229. },
  230. };
  231. static struct clk_regmap gpll2_vote = {
  232. .enable_reg = 0x45000,
  233. .enable_mask = BIT(2),
  234. .hw.init = &(struct clk_init_data){
  235. .name = "gpll2_vote",
  236. .parent_names = (const char *[]){ "gpll2" },
  237. .num_parents = 1,
  238. .ops = &clk_pll_vote_ops,
  239. },
  240. };
  241. static struct clk_pll bimc_pll = {
  242. .l_reg = 0x23004,
  243. .m_reg = 0x23008,
  244. .n_reg = 0x2300c,
  245. .config_reg = 0x23014,
  246. .mode_reg = 0x23000,
  247. .status_reg = 0x2301c,
  248. .status_bit = 17,
  249. .clkr.hw.init = &(struct clk_init_data){
  250. .name = "bimc_pll",
  251. .parent_names = (const char *[]){ "xo" },
  252. .num_parents = 1,
  253. .ops = &clk_pll_ops,
  254. },
  255. };
  256. static struct clk_regmap bimc_pll_vote = {
  257. .enable_reg = 0x45000,
  258. .enable_mask = BIT(3),
  259. .hw.init = &(struct clk_init_data){
  260. .name = "bimc_pll_vote",
  261. .parent_names = (const char *[]){ "bimc_pll" },
  262. .num_parents = 1,
  263. .ops = &clk_pll_vote_ops,
  264. },
  265. };
  266. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  267. .cmd_rcgr = 0x27000,
  268. .hid_width = 5,
  269. .parent_map = gcc_xo_gpll0_bimc_map,
  270. .clkr.hw.init = &(struct clk_init_data){
  271. .name = "pcnoc_bfdcd_clk_src",
  272. .parent_names = gcc_xo_gpll0_bimc,
  273. .num_parents = 3,
  274. .ops = &clk_rcg2_ops,
  275. },
  276. };
  277. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  278. .cmd_rcgr = 0x26004,
  279. .hid_width = 5,
  280. .parent_map = gcc_xo_gpll0_bimc_map,
  281. .clkr.hw.init = &(struct clk_init_data){
  282. .name = "system_noc_bfdcd_clk_src",
  283. .parent_names = gcc_xo_gpll0_bimc,
  284. .num_parents = 3,
  285. .ops = &clk_rcg2_ops,
  286. },
  287. };
  288. static const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
  289. F(40000000, P_GPLL0, 10, 1, 2),
  290. F(80000000, P_GPLL0, 10, 0, 0),
  291. { }
  292. };
  293. static struct clk_rcg2 camss_ahb_clk_src = {
  294. .cmd_rcgr = 0x5a000,
  295. .mnd_width = 8,
  296. .hid_width = 5,
  297. .parent_map = gcc_xo_gpll0_map,
  298. .freq_tbl = ftbl_gcc_camss_ahb_clk,
  299. .clkr.hw.init = &(struct clk_init_data){
  300. .name = "camss_ahb_clk_src",
  301. .parent_names = gcc_xo_gpll0,
  302. .num_parents = 2,
  303. .ops = &clk_rcg2_ops,
  304. },
  305. };
  306. static const struct freq_tbl ftbl_apss_ahb_clk[] = {
  307. F(19200000, P_XO, 1, 0, 0),
  308. F(50000000, P_GPLL0, 16, 0, 0),
  309. F(100000000, P_GPLL0, 8, 0, 0),
  310. F(133330000, P_GPLL0, 6, 0, 0),
  311. { }
  312. };
  313. static struct clk_rcg2 apss_ahb_clk_src = {
  314. .cmd_rcgr = 0x46000,
  315. .hid_width = 5,
  316. .parent_map = gcc_xo_gpll0_map,
  317. .freq_tbl = ftbl_apss_ahb_clk,
  318. .clkr.hw.init = &(struct clk_init_data){
  319. .name = "apss_ahb_clk_src",
  320. .parent_names = gcc_xo_gpll0,
  321. .num_parents = 2,
  322. .ops = &clk_rcg2_ops,
  323. },
  324. };
  325. static const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = {
  326. F(100000000, P_GPLL0, 8, 0, 0),
  327. F(200000000, P_GPLL0, 4, 0, 0),
  328. { }
  329. };
  330. static struct clk_rcg2 csi0_clk_src = {
  331. .cmd_rcgr = 0x4e020,
  332. .hid_width = 5,
  333. .parent_map = gcc_xo_gpll0_map,
  334. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  335. .clkr.hw.init = &(struct clk_init_data){
  336. .name = "csi0_clk_src",
  337. .parent_names = gcc_xo_gpll0,
  338. .num_parents = 2,
  339. .ops = &clk_rcg2_ops,
  340. },
  341. };
  342. static struct clk_rcg2 csi1_clk_src = {
  343. .cmd_rcgr = 0x4f020,
  344. .hid_width = 5,
  345. .parent_map = gcc_xo_gpll0_map,
  346. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  347. .clkr.hw.init = &(struct clk_init_data){
  348. .name = "csi1_clk_src",
  349. .parent_names = gcc_xo_gpll0,
  350. .num_parents = 2,
  351. .ops = &clk_rcg2_ops,
  352. },
  353. };
  354. static const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
  355. F(19200000, P_XO, 1, 0, 0),
  356. F(50000000, P_GPLL0_AUX, 16, 0, 0),
  357. F(80000000, P_GPLL0_AUX, 10, 0, 0),
  358. F(100000000, P_GPLL0_AUX, 8, 0, 0),
  359. F(160000000, P_GPLL0_AUX, 5, 0, 0),
  360. F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
  361. F(200000000, P_GPLL0_AUX, 4, 0, 0),
  362. F(266670000, P_GPLL0_AUX, 3, 0, 0),
  363. F(294912000, P_GPLL1, 3, 0, 0),
  364. F(310000000, P_GPLL2, 3, 0, 0),
  365. F(400000000, P_GPLL0_AUX, 2, 0, 0),
  366. { }
  367. };
  368. static struct clk_rcg2 gfx3d_clk_src = {
  369. .cmd_rcgr = 0x59000,
  370. .hid_width = 5,
  371. .parent_map = gcc_xo_gpll0a_gpll1_gpll2a_map,
  372. .freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
  373. .clkr.hw.init = &(struct clk_init_data){
  374. .name = "gfx3d_clk_src",
  375. .parent_names = gcc_xo_gpll0a_gpll1_gpll2a,
  376. .num_parents = 4,
  377. .ops = &clk_rcg2_ops,
  378. },
  379. };
  380. static const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
  381. F(50000000, P_GPLL0, 16, 0, 0),
  382. F(80000000, P_GPLL0, 10, 0, 0),
  383. F(100000000, P_GPLL0, 8, 0, 0),
  384. F(160000000, P_GPLL0, 5, 0, 0),
  385. F(177780000, P_GPLL0, 4.5, 0, 0),
  386. F(200000000, P_GPLL0, 4, 0, 0),
  387. F(266670000, P_GPLL0, 3, 0, 0),
  388. F(320000000, P_GPLL0, 2.5, 0, 0),
  389. F(400000000, P_GPLL0, 2, 0, 0),
  390. F(465000000, P_GPLL2, 2, 0, 0),
  391. { }
  392. };
  393. static struct clk_rcg2 vfe0_clk_src = {
  394. .cmd_rcgr = 0x58000,
  395. .hid_width = 5,
  396. .parent_map = gcc_xo_gpll0_gpll2_map,
  397. .freq_tbl = ftbl_gcc_camss_vfe0_clk,
  398. .clkr.hw.init = &(struct clk_init_data){
  399. .name = "vfe0_clk_src",
  400. .parent_names = gcc_xo_gpll0_gpll2,
  401. .num_parents = 3,
  402. .ops = &clk_rcg2_ops,
  403. },
  404. };
  405. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
  406. F(19200000, P_XO, 1, 0, 0),
  407. F(50000000, P_GPLL0, 16, 0, 0),
  408. { }
  409. };
  410. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  411. .cmd_rcgr = 0x0200c,
  412. .hid_width = 5,
  413. .parent_map = gcc_xo_gpll0_map,
  414. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  415. .clkr.hw.init = &(struct clk_init_data){
  416. .name = "blsp1_qup1_i2c_apps_clk_src",
  417. .parent_names = gcc_xo_gpll0,
  418. .num_parents = 2,
  419. .ops = &clk_rcg2_ops,
  420. },
  421. };
  422. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
  423. F(960000, P_XO, 10, 1, 2),
  424. F(4800000, P_XO, 4, 0, 0),
  425. F(9600000, P_XO, 2, 0, 0),
  426. F(16000000, P_GPLL0, 10, 1, 5),
  427. F(19200000, P_XO, 1, 0, 0),
  428. F(25000000, P_GPLL0, 16, 1, 2),
  429. F(50000000, P_GPLL0, 16, 0, 0),
  430. { }
  431. };
  432. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  433. .cmd_rcgr = 0x02024,
  434. .mnd_width = 8,
  435. .hid_width = 5,
  436. .parent_map = gcc_xo_gpll0_map,
  437. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  438. .clkr.hw.init = &(struct clk_init_data){
  439. .name = "blsp1_qup1_spi_apps_clk_src",
  440. .parent_names = gcc_xo_gpll0,
  441. .num_parents = 2,
  442. .ops = &clk_rcg2_ops,
  443. },
  444. };
  445. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  446. .cmd_rcgr = 0x03000,
  447. .hid_width = 5,
  448. .parent_map = gcc_xo_gpll0_map,
  449. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  450. .clkr.hw.init = &(struct clk_init_data){
  451. .name = "blsp1_qup2_i2c_apps_clk_src",
  452. .parent_names = gcc_xo_gpll0,
  453. .num_parents = 2,
  454. .ops = &clk_rcg2_ops,
  455. },
  456. };
  457. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  458. .cmd_rcgr = 0x03014,
  459. .mnd_width = 8,
  460. .hid_width = 5,
  461. .parent_map = gcc_xo_gpll0_map,
  462. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  463. .clkr.hw.init = &(struct clk_init_data){
  464. .name = "blsp1_qup2_spi_apps_clk_src",
  465. .parent_names = gcc_xo_gpll0,
  466. .num_parents = 2,
  467. .ops = &clk_rcg2_ops,
  468. },
  469. };
  470. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  471. .cmd_rcgr = 0x04000,
  472. .hid_width = 5,
  473. .parent_map = gcc_xo_gpll0_map,
  474. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  475. .clkr.hw.init = &(struct clk_init_data){
  476. .name = "blsp1_qup3_i2c_apps_clk_src",
  477. .parent_names = gcc_xo_gpll0,
  478. .num_parents = 2,
  479. .ops = &clk_rcg2_ops,
  480. },
  481. };
  482. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  483. .cmd_rcgr = 0x04024,
  484. .mnd_width = 8,
  485. .hid_width = 5,
  486. .parent_map = gcc_xo_gpll0_map,
  487. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  488. .clkr.hw.init = &(struct clk_init_data){
  489. .name = "blsp1_qup3_spi_apps_clk_src",
  490. .parent_names = gcc_xo_gpll0,
  491. .num_parents = 2,
  492. .ops = &clk_rcg2_ops,
  493. },
  494. };
  495. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  496. .cmd_rcgr = 0x05000,
  497. .hid_width = 5,
  498. .parent_map = gcc_xo_gpll0_map,
  499. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  500. .clkr.hw.init = &(struct clk_init_data){
  501. .name = "blsp1_qup4_i2c_apps_clk_src",
  502. .parent_names = gcc_xo_gpll0,
  503. .num_parents = 2,
  504. .ops = &clk_rcg2_ops,
  505. },
  506. };
  507. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  508. .cmd_rcgr = 0x05024,
  509. .mnd_width = 8,
  510. .hid_width = 5,
  511. .parent_map = gcc_xo_gpll0_map,
  512. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  513. .clkr.hw.init = &(struct clk_init_data){
  514. .name = "blsp1_qup4_spi_apps_clk_src",
  515. .parent_names = gcc_xo_gpll0,
  516. .num_parents = 2,
  517. .ops = &clk_rcg2_ops,
  518. },
  519. };
  520. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  521. .cmd_rcgr = 0x06000,
  522. .hid_width = 5,
  523. .parent_map = gcc_xo_gpll0_map,
  524. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  525. .clkr.hw.init = &(struct clk_init_data){
  526. .name = "blsp1_qup5_i2c_apps_clk_src",
  527. .parent_names = gcc_xo_gpll0,
  528. .num_parents = 2,
  529. .ops = &clk_rcg2_ops,
  530. },
  531. };
  532. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  533. .cmd_rcgr = 0x06024,
  534. .mnd_width = 8,
  535. .hid_width = 5,
  536. .parent_map = gcc_xo_gpll0_map,
  537. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  538. .clkr.hw.init = &(struct clk_init_data){
  539. .name = "blsp1_qup5_spi_apps_clk_src",
  540. .parent_names = gcc_xo_gpll0,
  541. .num_parents = 2,
  542. .ops = &clk_rcg2_ops,
  543. },
  544. };
  545. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  546. .cmd_rcgr = 0x07000,
  547. .hid_width = 5,
  548. .parent_map = gcc_xo_gpll0_map,
  549. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  550. .clkr.hw.init = &(struct clk_init_data){
  551. .name = "blsp1_qup6_i2c_apps_clk_src",
  552. .parent_names = gcc_xo_gpll0,
  553. .num_parents = 2,
  554. .ops = &clk_rcg2_ops,
  555. },
  556. };
  557. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  558. .cmd_rcgr = 0x07024,
  559. .mnd_width = 8,
  560. .hid_width = 5,
  561. .parent_map = gcc_xo_gpll0_map,
  562. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  563. .clkr.hw.init = &(struct clk_init_data){
  564. .name = "blsp1_qup6_spi_apps_clk_src",
  565. .parent_names = gcc_xo_gpll0,
  566. .num_parents = 2,
  567. .ops = &clk_rcg2_ops,
  568. },
  569. };
  570. static const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
  571. F(3686400, P_GPLL0, 1, 72, 15625),
  572. F(7372800, P_GPLL0, 1, 144, 15625),
  573. F(14745600, P_GPLL0, 1, 288, 15625),
  574. F(16000000, P_GPLL0, 10, 1, 5),
  575. F(19200000, P_XO, 1, 0, 0),
  576. F(24000000, P_GPLL0, 1, 3, 100),
  577. F(25000000, P_GPLL0, 16, 1, 2),
  578. F(32000000, P_GPLL0, 1, 1, 25),
  579. F(40000000, P_GPLL0, 1, 1, 20),
  580. F(46400000, P_GPLL0, 1, 29, 500),
  581. F(48000000, P_GPLL0, 1, 3, 50),
  582. F(51200000, P_GPLL0, 1, 8, 125),
  583. F(56000000, P_GPLL0, 1, 7, 100),
  584. F(58982400, P_GPLL0, 1, 1152, 15625),
  585. F(60000000, P_GPLL0, 1, 3, 40),
  586. { }
  587. };
  588. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  589. .cmd_rcgr = 0x02044,
  590. .mnd_width = 16,
  591. .hid_width = 5,
  592. .parent_map = gcc_xo_gpll0_map,
  593. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  594. .clkr.hw.init = &(struct clk_init_data){
  595. .name = "blsp1_uart1_apps_clk_src",
  596. .parent_names = gcc_xo_gpll0,
  597. .num_parents = 2,
  598. .ops = &clk_rcg2_ops,
  599. },
  600. };
  601. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  602. .cmd_rcgr = 0x03034,
  603. .mnd_width = 16,
  604. .hid_width = 5,
  605. .parent_map = gcc_xo_gpll0_map,
  606. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  607. .clkr.hw.init = &(struct clk_init_data){
  608. .name = "blsp1_uart2_apps_clk_src",
  609. .parent_names = gcc_xo_gpll0,
  610. .num_parents = 2,
  611. .ops = &clk_rcg2_ops,
  612. },
  613. };
  614. static const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
  615. F(19200000, P_XO, 1, 0, 0),
  616. { }
  617. };
  618. static struct clk_rcg2 cci_clk_src = {
  619. .cmd_rcgr = 0x51000,
  620. .mnd_width = 8,
  621. .hid_width = 5,
  622. .parent_map = gcc_xo_gpll0a_map,
  623. .freq_tbl = ftbl_gcc_camss_cci_clk,
  624. .clkr.hw.init = &(struct clk_init_data){
  625. .name = "cci_clk_src",
  626. .parent_names = gcc_xo_gpll0a,
  627. .num_parents = 2,
  628. .ops = &clk_rcg2_ops,
  629. },
  630. };
  631. static const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
  632. F(100000000, P_GPLL0, 8, 0, 0),
  633. F(200000000, P_GPLL0, 4, 0, 0),
  634. { }
  635. };
  636. static struct clk_rcg2 camss_gp0_clk_src = {
  637. .cmd_rcgr = 0x54000,
  638. .mnd_width = 8,
  639. .hid_width = 5,
  640. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  641. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  642. .clkr.hw.init = &(struct clk_init_data){
  643. .name = "camss_gp0_clk_src",
  644. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  645. .num_parents = 4,
  646. .ops = &clk_rcg2_ops,
  647. },
  648. };
  649. static struct clk_rcg2 camss_gp1_clk_src = {
  650. .cmd_rcgr = 0x55000,
  651. .mnd_width = 8,
  652. .hid_width = 5,
  653. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  654. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  655. .clkr.hw.init = &(struct clk_init_data){
  656. .name = "camss_gp1_clk_src",
  657. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  658. .num_parents = 4,
  659. .ops = &clk_rcg2_ops,
  660. },
  661. };
  662. static const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
  663. F(133330000, P_GPLL0, 6, 0, 0),
  664. F(266670000, P_GPLL0, 3, 0, 0),
  665. F(320000000, P_GPLL0, 2.5, 0, 0),
  666. { }
  667. };
  668. static struct clk_rcg2 jpeg0_clk_src = {
  669. .cmd_rcgr = 0x57000,
  670. .hid_width = 5,
  671. .parent_map = gcc_xo_gpll0_map,
  672. .freq_tbl = ftbl_gcc_camss_jpeg0_clk,
  673. .clkr.hw.init = &(struct clk_init_data){
  674. .name = "jpeg0_clk_src",
  675. .parent_names = gcc_xo_gpll0,
  676. .num_parents = 2,
  677. .ops = &clk_rcg2_ops,
  678. },
  679. };
  680. static const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
  681. F(9600000, P_XO, 2, 0, 0),
  682. F(23880000, P_GPLL0, 1, 2, 67),
  683. F(66670000, P_GPLL0, 12, 0, 0),
  684. { }
  685. };
  686. static struct clk_rcg2 mclk0_clk_src = {
  687. .cmd_rcgr = 0x52000,
  688. .mnd_width = 8,
  689. .hid_width = 5,
  690. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  691. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  692. .clkr.hw.init = &(struct clk_init_data){
  693. .name = "mclk0_clk_src",
  694. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  695. .num_parents = 4,
  696. .ops = &clk_rcg2_ops,
  697. },
  698. };
  699. static struct clk_rcg2 mclk1_clk_src = {
  700. .cmd_rcgr = 0x53000,
  701. .mnd_width = 8,
  702. .hid_width = 5,
  703. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  704. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  705. .clkr.hw.init = &(struct clk_init_data){
  706. .name = "mclk1_clk_src",
  707. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  708. .num_parents = 4,
  709. .ops = &clk_rcg2_ops,
  710. },
  711. };
  712. static const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
  713. F(100000000, P_GPLL0, 8, 0, 0),
  714. F(200000000, P_GPLL0, 4, 0, 0),
  715. { }
  716. };
  717. static struct clk_rcg2 csi0phytimer_clk_src = {
  718. .cmd_rcgr = 0x4e000,
  719. .hid_width = 5,
  720. .parent_map = gcc_xo_gpll0_gpll1a_map,
  721. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  722. .clkr.hw.init = &(struct clk_init_data){
  723. .name = "csi0phytimer_clk_src",
  724. .parent_names = gcc_xo_gpll0_gpll1a,
  725. .num_parents = 3,
  726. .ops = &clk_rcg2_ops,
  727. },
  728. };
  729. static struct clk_rcg2 csi1phytimer_clk_src = {
  730. .cmd_rcgr = 0x4f000,
  731. .hid_width = 5,
  732. .parent_map = gcc_xo_gpll0_gpll1a_map,
  733. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  734. .clkr.hw.init = &(struct clk_init_data){
  735. .name = "csi1phytimer_clk_src",
  736. .parent_names = gcc_xo_gpll0_gpll1a,
  737. .num_parents = 3,
  738. .ops = &clk_rcg2_ops,
  739. },
  740. };
  741. static const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
  742. F(160000000, P_GPLL0, 5, 0, 0),
  743. F(320000000, P_GPLL0, 2.5, 0, 0),
  744. F(465000000, P_GPLL2, 2, 0, 0),
  745. { }
  746. };
  747. static struct clk_rcg2 cpp_clk_src = {
  748. .cmd_rcgr = 0x58018,
  749. .hid_width = 5,
  750. .parent_map = gcc_xo_gpll0_gpll2_map,
  751. .freq_tbl = ftbl_gcc_camss_cpp_clk,
  752. .clkr.hw.init = &(struct clk_init_data){
  753. .name = "cpp_clk_src",
  754. .parent_names = gcc_xo_gpll0_gpll2,
  755. .num_parents = 3,
  756. .ops = &clk_rcg2_ops,
  757. },
  758. };
  759. static const struct freq_tbl ftbl_gcc_crypto_clk[] = {
  760. F(50000000, P_GPLL0, 16, 0, 0),
  761. F(80000000, P_GPLL0, 10, 0, 0),
  762. F(100000000, P_GPLL0, 8, 0, 0),
  763. F(160000000, P_GPLL0, 5, 0, 0),
  764. { }
  765. };
  766. static struct clk_rcg2 crypto_clk_src = {
  767. .cmd_rcgr = 0x16004,
  768. .hid_width = 5,
  769. .parent_map = gcc_xo_gpll0_map,
  770. .freq_tbl = ftbl_gcc_crypto_clk,
  771. .clkr.hw.init = &(struct clk_init_data){
  772. .name = "crypto_clk_src",
  773. .parent_names = gcc_xo_gpll0,
  774. .num_parents = 2,
  775. .ops = &clk_rcg2_ops,
  776. },
  777. };
  778. static const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
  779. F(19200000, P_XO, 1, 0, 0),
  780. { }
  781. };
  782. static struct clk_rcg2 gp1_clk_src = {
  783. .cmd_rcgr = 0x08004,
  784. .mnd_width = 8,
  785. .hid_width = 5,
  786. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  787. .freq_tbl = ftbl_gcc_gp1_3_clk,
  788. .clkr.hw.init = &(struct clk_init_data){
  789. .name = "gp1_clk_src",
  790. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  791. .num_parents = 3,
  792. .ops = &clk_rcg2_ops,
  793. },
  794. };
  795. static struct clk_rcg2 gp2_clk_src = {
  796. .cmd_rcgr = 0x09004,
  797. .mnd_width = 8,
  798. .hid_width = 5,
  799. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  800. .freq_tbl = ftbl_gcc_gp1_3_clk,
  801. .clkr.hw.init = &(struct clk_init_data){
  802. .name = "gp2_clk_src",
  803. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  804. .num_parents = 3,
  805. .ops = &clk_rcg2_ops,
  806. },
  807. };
  808. static struct clk_rcg2 gp3_clk_src = {
  809. .cmd_rcgr = 0x0a004,
  810. .mnd_width = 8,
  811. .hid_width = 5,
  812. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  813. .freq_tbl = ftbl_gcc_gp1_3_clk,
  814. .clkr.hw.init = &(struct clk_init_data){
  815. .name = "gp3_clk_src",
  816. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  817. .num_parents = 3,
  818. .ops = &clk_rcg2_ops,
  819. },
  820. };
  821. static struct clk_rcg2 byte0_clk_src = {
  822. .cmd_rcgr = 0x4d044,
  823. .hid_width = 5,
  824. .parent_map = gcc_xo_gpll0a_dsibyte_map,
  825. .clkr.hw.init = &(struct clk_init_data){
  826. .name = "byte0_clk_src",
  827. .parent_names = gcc_xo_gpll0a_dsibyte,
  828. .num_parents = 3,
  829. .ops = &clk_byte2_ops,
  830. .flags = CLK_SET_RATE_PARENT,
  831. },
  832. };
  833. static const struct freq_tbl ftbl_gcc_mdss_esc0_clk[] = {
  834. F(19200000, P_XO, 1, 0, 0),
  835. { }
  836. };
  837. static struct clk_rcg2 esc0_clk_src = {
  838. .cmd_rcgr = 0x4d05c,
  839. .hid_width = 5,
  840. .parent_map = gcc_xo_dsibyte_map,
  841. .freq_tbl = ftbl_gcc_mdss_esc0_clk,
  842. .clkr.hw.init = &(struct clk_init_data){
  843. .name = "esc0_clk_src",
  844. .parent_names = gcc_xo_dsibyte,
  845. .num_parents = 2,
  846. .ops = &clk_rcg2_ops,
  847. },
  848. };
  849. static const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
  850. F(50000000, P_GPLL0, 16, 0, 0),
  851. F(80000000, P_GPLL0, 10, 0, 0),
  852. F(100000000, P_GPLL0, 8, 0, 0),
  853. F(160000000, P_GPLL0, 5, 0, 0),
  854. F(177780000, P_GPLL0, 4.5, 0, 0),
  855. F(200000000, P_GPLL0, 4, 0, 0),
  856. F(266670000, P_GPLL0, 3, 0, 0),
  857. F(320000000, P_GPLL0, 2.5, 0, 0),
  858. { }
  859. };
  860. static struct clk_rcg2 mdp_clk_src = {
  861. .cmd_rcgr = 0x4d014,
  862. .hid_width = 5,
  863. .parent_map = gcc_xo_gpll0_dsiphy_map,
  864. .freq_tbl = ftbl_gcc_mdss_mdp_clk,
  865. .clkr.hw.init = &(struct clk_init_data){
  866. .name = "mdp_clk_src",
  867. .parent_names = gcc_xo_gpll0_dsiphy,
  868. .num_parents = 3,
  869. .ops = &clk_rcg2_ops,
  870. },
  871. };
  872. static struct clk_rcg2 pclk0_clk_src = {
  873. .cmd_rcgr = 0x4d000,
  874. .mnd_width = 8,
  875. .hid_width = 5,
  876. .parent_map = gcc_xo_gpll0a_dsiphy_map,
  877. .clkr.hw.init = &(struct clk_init_data){
  878. .name = "pclk0_clk_src",
  879. .parent_names = gcc_xo_gpll0a_dsiphy,
  880. .num_parents = 3,
  881. .ops = &clk_pixel_ops,
  882. .flags = CLK_SET_RATE_PARENT,
  883. },
  884. };
  885. static const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
  886. F(19200000, P_XO, 1, 0, 0),
  887. { }
  888. };
  889. static struct clk_rcg2 vsync_clk_src = {
  890. .cmd_rcgr = 0x4d02c,
  891. .hid_width = 5,
  892. .parent_map = gcc_xo_gpll0a_map,
  893. .freq_tbl = ftbl_gcc_mdss_vsync_clk,
  894. .clkr.hw.init = &(struct clk_init_data){
  895. .name = "vsync_clk_src",
  896. .parent_names = gcc_xo_gpll0a,
  897. .num_parents = 2,
  898. .ops = &clk_rcg2_ops,
  899. },
  900. };
  901. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  902. F(64000000, P_GPLL0, 12.5, 0, 0),
  903. { }
  904. };
  905. static struct clk_rcg2 pdm2_clk_src = {
  906. .cmd_rcgr = 0x44010,
  907. .hid_width = 5,
  908. .parent_map = gcc_xo_gpll0_map,
  909. .freq_tbl = ftbl_gcc_pdm2_clk,
  910. .clkr.hw.init = &(struct clk_init_data){
  911. .name = "pdm2_clk_src",
  912. .parent_names = gcc_xo_gpll0,
  913. .num_parents = 2,
  914. .ops = &clk_rcg2_ops,
  915. },
  916. };
  917. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk[] = {
  918. F(144000, P_XO, 16, 3, 25),
  919. F(400000, P_XO, 12, 1, 4),
  920. F(20000000, P_GPLL0, 10, 1, 4),
  921. F(25000000, P_GPLL0, 16, 1, 2),
  922. F(50000000, P_GPLL0, 16, 0, 0),
  923. F(100000000, P_GPLL0, 8, 0, 0),
  924. F(177770000, P_GPLL0, 4.5, 0, 0),
  925. { }
  926. };
  927. static struct clk_rcg2 sdcc1_apps_clk_src = {
  928. .cmd_rcgr = 0x42004,
  929. .mnd_width = 8,
  930. .hid_width = 5,
  931. .parent_map = gcc_xo_gpll0_map,
  932. .freq_tbl = ftbl_gcc_sdcc1_apps_clk,
  933. .clkr.hw.init = &(struct clk_init_data){
  934. .name = "sdcc1_apps_clk_src",
  935. .parent_names = gcc_xo_gpll0,
  936. .num_parents = 2,
  937. .ops = &clk_rcg2_ops,
  938. },
  939. };
  940. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk[] = {
  941. F(144000, P_XO, 16, 3, 25),
  942. F(400000, P_XO, 12, 1, 4),
  943. F(20000000, P_GPLL0, 10, 1, 4),
  944. F(25000000, P_GPLL0, 16, 1, 2),
  945. F(50000000, P_GPLL0, 16, 0, 0),
  946. F(100000000, P_GPLL0, 8, 0, 0),
  947. F(200000000, P_GPLL0, 4, 0, 0),
  948. { }
  949. };
  950. static struct clk_rcg2 sdcc2_apps_clk_src = {
  951. .cmd_rcgr = 0x43004,
  952. .mnd_width = 8,
  953. .hid_width = 5,
  954. .parent_map = gcc_xo_gpll0_map,
  955. .freq_tbl = ftbl_gcc_sdcc2_apps_clk,
  956. .clkr.hw.init = &(struct clk_init_data){
  957. .name = "sdcc2_apps_clk_src",
  958. .parent_names = gcc_xo_gpll0,
  959. .num_parents = 2,
  960. .ops = &clk_rcg2_ops,
  961. },
  962. };
  963. static const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
  964. F(155000000, P_GPLL2, 6, 0, 0),
  965. F(310000000, P_GPLL2, 3, 0, 0),
  966. F(400000000, P_GPLL0, 2, 0, 0),
  967. { }
  968. };
  969. static struct clk_rcg2 apss_tcu_clk_src = {
  970. .cmd_rcgr = 0x1207c,
  971. .hid_width = 5,
  972. .parent_map = gcc_xo_gpll0a_gpll1_gpll2_map,
  973. .freq_tbl = ftbl_gcc_apss_tcu_clk,
  974. .clkr.hw.init = &(struct clk_init_data){
  975. .name = "apss_tcu_clk_src",
  976. .parent_names = gcc_xo_gpll0a_gpll1_gpll2,
  977. .num_parents = 4,
  978. .ops = &clk_rcg2_ops,
  979. },
  980. };
  981. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  982. F(80000000, P_GPLL0, 10, 0, 0),
  983. { }
  984. };
  985. static struct clk_rcg2 usb_hs_system_clk_src = {
  986. .cmd_rcgr = 0x41010,
  987. .hid_width = 5,
  988. .parent_map = gcc_xo_gpll0_map,
  989. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  990. .clkr.hw.init = &(struct clk_init_data){
  991. .name = "usb_hs_system_clk_src",
  992. .parent_names = gcc_xo_gpll0,
  993. .num_parents = 2,
  994. .ops = &clk_rcg2_ops,
  995. },
  996. };
  997. static const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
  998. F(100000000, P_GPLL0, 8, 0, 0),
  999. F(160000000, P_GPLL0, 5, 0, 0),
  1000. F(228570000, P_GPLL0, 3.5, 0, 0),
  1001. { }
  1002. };
  1003. static struct clk_rcg2 vcodec0_clk_src = {
  1004. .cmd_rcgr = 0x4C000,
  1005. .mnd_width = 8,
  1006. .hid_width = 5,
  1007. .parent_map = gcc_xo_gpll0_map,
  1008. .freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
  1009. .clkr.hw.init = &(struct clk_init_data){
  1010. .name = "vcodec0_clk_src",
  1011. .parent_names = gcc_xo_gpll0,
  1012. .num_parents = 2,
  1013. .ops = &clk_rcg2_ops,
  1014. },
  1015. };
  1016. static struct clk_branch gcc_blsp1_ahb_clk = {
  1017. .halt_reg = 0x01008,
  1018. .halt_check = BRANCH_HALT_VOTED,
  1019. .clkr = {
  1020. .enable_reg = 0x45004,
  1021. .enable_mask = BIT(10),
  1022. .hw.init = &(struct clk_init_data){
  1023. .name = "gcc_blsp1_ahb_clk",
  1024. .parent_names = (const char *[]){
  1025. "pcnoc_bfdcd_clk_src",
  1026. },
  1027. .num_parents = 1,
  1028. .ops = &clk_branch2_ops,
  1029. },
  1030. },
  1031. };
  1032. static struct clk_branch gcc_blsp1_sleep_clk = {
  1033. .halt_reg = 0x01004,
  1034. .clkr = {
  1035. .enable_reg = 0x01004,
  1036. .enable_mask = BIT(0),
  1037. .hw.init = &(struct clk_init_data){
  1038. .name = "gcc_blsp1_sleep_clk",
  1039. .parent_names = (const char *[]){
  1040. "sleep_clk_src",
  1041. },
  1042. .num_parents = 1,
  1043. .flags = CLK_SET_RATE_PARENT,
  1044. .ops = &clk_branch2_ops,
  1045. },
  1046. },
  1047. };
  1048. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1049. .halt_reg = 0x02008,
  1050. .clkr = {
  1051. .enable_reg = 0x02008,
  1052. .enable_mask = BIT(0),
  1053. .hw.init = &(struct clk_init_data){
  1054. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1055. .parent_names = (const char *[]){
  1056. "blsp1_qup1_i2c_apps_clk_src",
  1057. },
  1058. .num_parents = 1,
  1059. .flags = CLK_SET_RATE_PARENT,
  1060. .ops = &clk_branch2_ops,
  1061. },
  1062. },
  1063. };
  1064. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1065. .halt_reg = 0x02004,
  1066. .clkr = {
  1067. .enable_reg = 0x02004,
  1068. .enable_mask = BIT(0),
  1069. .hw.init = &(struct clk_init_data){
  1070. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1071. .parent_names = (const char *[]){
  1072. "blsp1_qup1_spi_apps_clk_src",
  1073. },
  1074. .num_parents = 1,
  1075. .flags = CLK_SET_RATE_PARENT,
  1076. .ops = &clk_branch2_ops,
  1077. },
  1078. },
  1079. };
  1080. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1081. .halt_reg = 0x03010,
  1082. .clkr = {
  1083. .enable_reg = 0x03010,
  1084. .enable_mask = BIT(0),
  1085. .hw.init = &(struct clk_init_data){
  1086. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1087. .parent_names = (const char *[]){
  1088. "blsp1_qup2_i2c_apps_clk_src",
  1089. },
  1090. .num_parents = 1,
  1091. .flags = CLK_SET_RATE_PARENT,
  1092. .ops = &clk_branch2_ops,
  1093. },
  1094. },
  1095. };
  1096. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1097. .halt_reg = 0x0300c,
  1098. .clkr = {
  1099. .enable_reg = 0x0300c,
  1100. .enable_mask = BIT(0),
  1101. .hw.init = &(struct clk_init_data){
  1102. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1103. .parent_names = (const char *[]){
  1104. "blsp1_qup2_spi_apps_clk_src",
  1105. },
  1106. .num_parents = 1,
  1107. .flags = CLK_SET_RATE_PARENT,
  1108. .ops = &clk_branch2_ops,
  1109. },
  1110. },
  1111. };
  1112. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1113. .halt_reg = 0x04020,
  1114. .clkr = {
  1115. .enable_reg = 0x04020,
  1116. .enable_mask = BIT(0),
  1117. .hw.init = &(struct clk_init_data){
  1118. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1119. .parent_names = (const char *[]){
  1120. "blsp1_qup3_i2c_apps_clk_src",
  1121. },
  1122. .num_parents = 1,
  1123. .flags = CLK_SET_RATE_PARENT,
  1124. .ops = &clk_branch2_ops,
  1125. },
  1126. },
  1127. };
  1128. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1129. .halt_reg = 0x0401c,
  1130. .clkr = {
  1131. .enable_reg = 0x0401c,
  1132. .enable_mask = BIT(0),
  1133. .hw.init = &(struct clk_init_data){
  1134. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1135. .parent_names = (const char *[]){
  1136. "blsp1_qup3_spi_apps_clk_src",
  1137. },
  1138. .num_parents = 1,
  1139. .flags = CLK_SET_RATE_PARENT,
  1140. .ops = &clk_branch2_ops,
  1141. },
  1142. },
  1143. };
  1144. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1145. .halt_reg = 0x05020,
  1146. .clkr = {
  1147. .enable_reg = 0x05020,
  1148. .enable_mask = BIT(0),
  1149. .hw.init = &(struct clk_init_data){
  1150. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1151. .parent_names = (const char *[]){
  1152. "blsp1_qup4_i2c_apps_clk_src",
  1153. },
  1154. .num_parents = 1,
  1155. .flags = CLK_SET_RATE_PARENT,
  1156. .ops = &clk_branch2_ops,
  1157. },
  1158. },
  1159. };
  1160. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1161. .halt_reg = 0x0501c,
  1162. .clkr = {
  1163. .enable_reg = 0x0501c,
  1164. .enable_mask = BIT(0),
  1165. .hw.init = &(struct clk_init_data){
  1166. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1167. .parent_names = (const char *[]){
  1168. "blsp1_qup4_spi_apps_clk_src",
  1169. },
  1170. .num_parents = 1,
  1171. .flags = CLK_SET_RATE_PARENT,
  1172. .ops = &clk_branch2_ops,
  1173. },
  1174. },
  1175. };
  1176. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1177. .halt_reg = 0x06020,
  1178. .clkr = {
  1179. .enable_reg = 0x06020,
  1180. .enable_mask = BIT(0),
  1181. .hw.init = &(struct clk_init_data){
  1182. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1183. .parent_names = (const char *[]){
  1184. "blsp1_qup5_i2c_apps_clk_src",
  1185. },
  1186. .num_parents = 1,
  1187. .flags = CLK_SET_RATE_PARENT,
  1188. .ops = &clk_branch2_ops,
  1189. },
  1190. },
  1191. };
  1192. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1193. .halt_reg = 0x0601c,
  1194. .clkr = {
  1195. .enable_reg = 0x0601c,
  1196. .enable_mask = BIT(0),
  1197. .hw.init = &(struct clk_init_data){
  1198. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1199. .parent_names = (const char *[]){
  1200. "blsp1_qup5_spi_apps_clk_src",
  1201. },
  1202. .num_parents = 1,
  1203. .flags = CLK_SET_RATE_PARENT,
  1204. .ops = &clk_branch2_ops,
  1205. },
  1206. },
  1207. };
  1208. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1209. .halt_reg = 0x07020,
  1210. .clkr = {
  1211. .enable_reg = 0x07020,
  1212. .enable_mask = BIT(0),
  1213. .hw.init = &(struct clk_init_data){
  1214. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1215. .parent_names = (const char *[]){
  1216. "blsp1_qup6_i2c_apps_clk_src",
  1217. },
  1218. .num_parents = 1,
  1219. .flags = CLK_SET_RATE_PARENT,
  1220. .ops = &clk_branch2_ops,
  1221. },
  1222. },
  1223. };
  1224. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1225. .halt_reg = 0x0701c,
  1226. .clkr = {
  1227. .enable_reg = 0x0701c,
  1228. .enable_mask = BIT(0),
  1229. .hw.init = &(struct clk_init_data){
  1230. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1231. .parent_names = (const char *[]){
  1232. "blsp1_qup6_spi_apps_clk_src",
  1233. },
  1234. .num_parents = 1,
  1235. .flags = CLK_SET_RATE_PARENT,
  1236. .ops = &clk_branch2_ops,
  1237. },
  1238. },
  1239. };
  1240. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1241. .halt_reg = 0x0203c,
  1242. .clkr = {
  1243. .enable_reg = 0x0203c,
  1244. .enable_mask = BIT(0),
  1245. .hw.init = &(struct clk_init_data){
  1246. .name = "gcc_blsp1_uart1_apps_clk",
  1247. .parent_names = (const char *[]){
  1248. "blsp1_uart1_apps_clk_src",
  1249. },
  1250. .num_parents = 1,
  1251. .flags = CLK_SET_RATE_PARENT,
  1252. .ops = &clk_branch2_ops,
  1253. },
  1254. },
  1255. };
  1256. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1257. .halt_reg = 0x0302c,
  1258. .clkr = {
  1259. .enable_reg = 0x0302c,
  1260. .enable_mask = BIT(0),
  1261. .hw.init = &(struct clk_init_data){
  1262. .name = "gcc_blsp1_uart2_apps_clk",
  1263. .parent_names = (const char *[]){
  1264. "blsp1_uart2_apps_clk_src",
  1265. },
  1266. .num_parents = 1,
  1267. .flags = CLK_SET_RATE_PARENT,
  1268. .ops = &clk_branch2_ops,
  1269. },
  1270. },
  1271. };
  1272. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1273. .halt_reg = 0x1300c,
  1274. .halt_check = BRANCH_HALT_VOTED,
  1275. .clkr = {
  1276. .enable_reg = 0x45004,
  1277. .enable_mask = BIT(7),
  1278. .hw.init = &(struct clk_init_data){
  1279. .name = "gcc_boot_rom_ahb_clk",
  1280. .parent_names = (const char *[]){
  1281. "pcnoc_bfdcd_clk_src",
  1282. },
  1283. .num_parents = 1,
  1284. .ops = &clk_branch2_ops,
  1285. },
  1286. },
  1287. };
  1288. static struct clk_branch gcc_camss_cci_ahb_clk = {
  1289. .halt_reg = 0x5101c,
  1290. .clkr = {
  1291. .enable_reg = 0x5101c,
  1292. .enable_mask = BIT(0),
  1293. .hw.init = &(struct clk_init_data){
  1294. .name = "gcc_camss_cci_ahb_clk",
  1295. .parent_names = (const char *[]){
  1296. "camss_ahb_clk_src",
  1297. },
  1298. .num_parents = 1,
  1299. .flags = CLK_SET_RATE_PARENT,
  1300. .ops = &clk_branch2_ops,
  1301. },
  1302. },
  1303. };
  1304. static struct clk_branch gcc_camss_cci_clk = {
  1305. .halt_reg = 0x51018,
  1306. .clkr = {
  1307. .enable_reg = 0x51018,
  1308. .enable_mask = BIT(0),
  1309. .hw.init = &(struct clk_init_data){
  1310. .name = "gcc_camss_cci_clk",
  1311. .parent_names = (const char *[]){
  1312. "cci_clk_src",
  1313. },
  1314. .num_parents = 1,
  1315. .flags = CLK_SET_RATE_PARENT,
  1316. .ops = &clk_branch2_ops,
  1317. },
  1318. },
  1319. };
  1320. static struct clk_branch gcc_camss_csi0_ahb_clk = {
  1321. .halt_reg = 0x4e040,
  1322. .clkr = {
  1323. .enable_reg = 0x4e040,
  1324. .enable_mask = BIT(0),
  1325. .hw.init = &(struct clk_init_data){
  1326. .name = "gcc_camss_csi0_ahb_clk",
  1327. .parent_names = (const char *[]){
  1328. "camss_ahb_clk_src",
  1329. },
  1330. .num_parents = 1,
  1331. .flags = CLK_SET_RATE_PARENT,
  1332. .ops = &clk_branch2_ops,
  1333. },
  1334. },
  1335. };
  1336. static struct clk_branch gcc_camss_csi0_clk = {
  1337. .halt_reg = 0x4e03c,
  1338. .clkr = {
  1339. .enable_reg = 0x4e03c,
  1340. .enable_mask = BIT(0),
  1341. .hw.init = &(struct clk_init_data){
  1342. .name = "gcc_camss_csi0_clk",
  1343. .parent_names = (const char *[]){
  1344. "csi0_clk_src",
  1345. },
  1346. .num_parents = 1,
  1347. .flags = CLK_SET_RATE_PARENT,
  1348. .ops = &clk_branch2_ops,
  1349. },
  1350. },
  1351. };
  1352. static struct clk_branch gcc_camss_csi0phy_clk = {
  1353. .halt_reg = 0x4e048,
  1354. .clkr = {
  1355. .enable_reg = 0x4e048,
  1356. .enable_mask = BIT(0),
  1357. .hw.init = &(struct clk_init_data){
  1358. .name = "gcc_camss_csi0phy_clk",
  1359. .parent_names = (const char *[]){
  1360. "csi0_clk_src",
  1361. },
  1362. .num_parents = 1,
  1363. .flags = CLK_SET_RATE_PARENT,
  1364. .ops = &clk_branch2_ops,
  1365. },
  1366. },
  1367. };
  1368. static struct clk_branch gcc_camss_csi0pix_clk = {
  1369. .halt_reg = 0x4e058,
  1370. .clkr = {
  1371. .enable_reg = 0x4e058,
  1372. .enable_mask = BIT(0),
  1373. .hw.init = &(struct clk_init_data){
  1374. .name = "gcc_camss_csi0pix_clk",
  1375. .parent_names = (const char *[]){
  1376. "csi0_clk_src",
  1377. },
  1378. .num_parents = 1,
  1379. .flags = CLK_SET_RATE_PARENT,
  1380. .ops = &clk_branch2_ops,
  1381. },
  1382. },
  1383. };
  1384. static struct clk_branch gcc_camss_csi0rdi_clk = {
  1385. .halt_reg = 0x4e050,
  1386. .clkr = {
  1387. .enable_reg = 0x4e050,
  1388. .enable_mask = BIT(0),
  1389. .hw.init = &(struct clk_init_data){
  1390. .name = "gcc_camss_csi0rdi_clk",
  1391. .parent_names = (const char *[]){
  1392. "csi0_clk_src",
  1393. },
  1394. .num_parents = 1,
  1395. .flags = CLK_SET_RATE_PARENT,
  1396. .ops = &clk_branch2_ops,
  1397. },
  1398. },
  1399. };
  1400. static struct clk_branch gcc_camss_csi1_ahb_clk = {
  1401. .halt_reg = 0x4f040,
  1402. .clkr = {
  1403. .enable_reg = 0x4f040,
  1404. .enable_mask = BIT(0),
  1405. .hw.init = &(struct clk_init_data){
  1406. .name = "gcc_camss_csi1_ahb_clk",
  1407. .parent_names = (const char *[]){
  1408. "camss_ahb_clk_src",
  1409. },
  1410. .num_parents = 1,
  1411. .flags = CLK_SET_RATE_PARENT,
  1412. .ops = &clk_branch2_ops,
  1413. },
  1414. },
  1415. };
  1416. static struct clk_branch gcc_camss_csi1_clk = {
  1417. .halt_reg = 0x4f03c,
  1418. .clkr = {
  1419. .enable_reg = 0x4f03c,
  1420. .enable_mask = BIT(0),
  1421. .hw.init = &(struct clk_init_data){
  1422. .name = "gcc_camss_csi1_clk",
  1423. .parent_names = (const char *[]){
  1424. "csi1_clk_src",
  1425. },
  1426. .num_parents = 1,
  1427. .flags = CLK_SET_RATE_PARENT,
  1428. .ops = &clk_branch2_ops,
  1429. },
  1430. },
  1431. };
  1432. static struct clk_branch gcc_camss_csi1phy_clk = {
  1433. .halt_reg = 0x4f048,
  1434. .clkr = {
  1435. .enable_reg = 0x4f048,
  1436. .enable_mask = BIT(0),
  1437. .hw.init = &(struct clk_init_data){
  1438. .name = "gcc_camss_csi1phy_clk",
  1439. .parent_names = (const char *[]){
  1440. "csi1_clk_src",
  1441. },
  1442. .num_parents = 1,
  1443. .flags = CLK_SET_RATE_PARENT,
  1444. .ops = &clk_branch2_ops,
  1445. },
  1446. },
  1447. };
  1448. static struct clk_branch gcc_camss_csi1pix_clk = {
  1449. .halt_reg = 0x4f058,
  1450. .clkr = {
  1451. .enable_reg = 0x4f058,
  1452. .enable_mask = BIT(0),
  1453. .hw.init = &(struct clk_init_data){
  1454. .name = "gcc_camss_csi1pix_clk",
  1455. .parent_names = (const char *[]){
  1456. "csi1_clk_src",
  1457. },
  1458. .num_parents = 1,
  1459. .flags = CLK_SET_RATE_PARENT,
  1460. .ops = &clk_branch2_ops,
  1461. },
  1462. },
  1463. };
  1464. static struct clk_branch gcc_camss_csi1rdi_clk = {
  1465. .halt_reg = 0x4f050,
  1466. .clkr = {
  1467. .enable_reg = 0x4f050,
  1468. .enable_mask = BIT(0),
  1469. .hw.init = &(struct clk_init_data){
  1470. .name = "gcc_camss_csi1rdi_clk",
  1471. .parent_names = (const char *[]){
  1472. "csi1_clk_src",
  1473. },
  1474. .num_parents = 1,
  1475. .flags = CLK_SET_RATE_PARENT,
  1476. .ops = &clk_branch2_ops,
  1477. },
  1478. },
  1479. };
  1480. static struct clk_branch gcc_camss_csi_vfe0_clk = {
  1481. .halt_reg = 0x58050,
  1482. .clkr = {
  1483. .enable_reg = 0x58050,
  1484. .enable_mask = BIT(0),
  1485. .hw.init = &(struct clk_init_data){
  1486. .name = "gcc_camss_csi_vfe0_clk",
  1487. .parent_names = (const char *[]){
  1488. "vfe0_clk_src",
  1489. },
  1490. .num_parents = 1,
  1491. .flags = CLK_SET_RATE_PARENT,
  1492. .ops = &clk_branch2_ops,
  1493. },
  1494. },
  1495. };
  1496. static struct clk_branch gcc_camss_gp0_clk = {
  1497. .halt_reg = 0x54018,
  1498. .clkr = {
  1499. .enable_reg = 0x54018,
  1500. .enable_mask = BIT(0),
  1501. .hw.init = &(struct clk_init_data){
  1502. .name = "gcc_camss_gp0_clk",
  1503. .parent_names = (const char *[]){
  1504. "camss_gp0_clk_src",
  1505. },
  1506. .num_parents = 1,
  1507. .flags = CLK_SET_RATE_PARENT,
  1508. .ops = &clk_branch2_ops,
  1509. },
  1510. },
  1511. };
  1512. static struct clk_branch gcc_camss_gp1_clk = {
  1513. .halt_reg = 0x55018,
  1514. .clkr = {
  1515. .enable_reg = 0x55018,
  1516. .enable_mask = BIT(0),
  1517. .hw.init = &(struct clk_init_data){
  1518. .name = "gcc_camss_gp1_clk",
  1519. .parent_names = (const char *[]){
  1520. "camss_gp1_clk_src",
  1521. },
  1522. .num_parents = 1,
  1523. .flags = CLK_SET_RATE_PARENT,
  1524. .ops = &clk_branch2_ops,
  1525. },
  1526. },
  1527. };
  1528. static struct clk_branch gcc_camss_ispif_ahb_clk = {
  1529. .halt_reg = 0x50004,
  1530. .clkr = {
  1531. .enable_reg = 0x50004,
  1532. .enable_mask = BIT(0),
  1533. .hw.init = &(struct clk_init_data){
  1534. .name = "gcc_camss_ispif_ahb_clk",
  1535. .parent_names = (const char *[]){
  1536. "camss_ahb_clk_src",
  1537. },
  1538. .num_parents = 1,
  1539. .flags = CLK_SET_RATE_PARENT,
  1540. .ops = &clk_branch2_ops,
  1541. },
  1542. },
  1543. };
  1544. static struct clk_branch gcc_camss_jpeg0_clk = {
  1545. .halt_reg = 0x57020,
  1546. .clkr = {
  1547. .enable_reg = 0x57020,
  1548. .enable_mask = BIT(0),
  1549. .hw.init = &(struct clk_init_data){
  1550. .name = "gcc_camss_jpeg0_clk",
  1551. .parent_names = (const char *[]){
  1552. "jpeg0_clk_src",
  1553. },
  1554. .num_parents = 1,
  1555. .flags = CLK_SET_RATE_PARENT,
  1556. .ops = &clk_branch2_ops,
  1557. },
  1558. },
  1559. };
  1560. static struct clk_branch gcc_camss_jpeg_ahb_clk = {
  1561. .halt_reg = 0x57024,
  1562. .clkr = {
  1563. .enable_reg = 0x57024,
  1564. .enable_mask = BIT(0),
  1565. .hw.init = &(struct clk_init_data){
  1566. .name = "gcc_camss_jpeg_ahb_clk",
  1567. .parent_names = (const char *[]){
  1568. "camss_ahb_clk_src",
  1569. },
  1570. .num_parents = 1,
  1571. .flags = CLK_SET_RATE_PARENT,
  1572. .ops = &clk_branch2_ops,
  1573. },
  1574. },
  1575. };
  1576. static struct clk_branch gcc_camss_jpeg_axi_clk = {
  1577. .halt_reg = 0x57028,
  1578. .clkr = {
  1579. .enable_reg = 0x57028,
  1580. .enable_mask = BIT(0),
  1581. .hw.init = &(struct clk_init_data){
  1582. .name = "gcc_camss_jpeg_axi_clk",
  1583. .parent_names = (const char *[]){
  1584. "system_noc_bfdcd_clk_src",
  1585. },
  1586. .num_parents = 1,
  1587. .flags = CLK_SET_RATE_PARENT,
  1588. .ops = &clk_branch2_ops,
  1589. },
  1590. },
  1591. };
  1592. static struct clk_branch gcc_camss_mclk0_clk = {
  1593. .halt_reg = 0x52018,
  1594. .clkr = {
  1595. .enable_reg = 0x52018,
  1596. .enable_mask = BIT(0),
  1597. .hw.init = &(struct clk_init_data){
  1598. .name = "gcc_camss_mclk0_clk",
  1599. .parent_names = (const char *[]){
  1600. "mclk0_clk_src",
  1601. },
  1602. .num_parents = 1,
  1603. .flags = CLK_SET_RATE_PARENT,
  1604. .ops = &clk_branch2_ops,
  1605. },
  1606. },
  1607. };
  1608. static struct clk_branch gcc_camss_mclk1_clk = {
  1609. .halt_reg = 0x53018,
  1610. .clkr = {
  1611. .enable_reg = 0x53018,
  1612. .enable_mask = BIT(0),
  1613. .hw.init = &(struct clk_init_data){
  1614. .name = "gcc_camss_mclk1_clk",
  1615. .parent_names = (const char *[]){
  1616. "mclk1_clk_src",
  1617. },
  1618. .num_parents = 1,
  1619. .flags = CLK_SET_RATE_PARENT,
  1620. .ops = &clk_branch2_ops,
  1621. },
  1622. },
  1623. };
  1624. static struct clk_branch gcc_camss_micro_ahb_clk = {
  1625. .halt_reg = 0x5600c,
  1626. .clkr = {
  1627. .enable_reg = 0x5600c,
  1628. .enable_mask = BIT(0),
  1629. .hw.init = &(struct clk_init_data){
  1630. .name = "gcc_camss_micro_ahb_clk",
  1631. .parent_names = (const char *[]){
  1632. "camss_ahb_clk_src",
  1633. },
  1634. .num_parents = 1,
  1635. .flags = CLK_SET_RATE_PARENT,
  1636. .ops = &clk_branch2_ops,
  1637. },
  1638. },
  1639. };
  1640. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  1641. .halt_reg = 0x4e01c,
  1642. .clkr = {
  1643. .enable_reg = 0x4e01c,
  1644. .enable_mask = BIT(0),
  1645. .hw.init = &(struct clk_init_data){
  1646. .name = "gcc_camss_csi0phytimer_clk",
  1647. .parent_names = (const char *[]){
  1648. "csi0phytimer_clk_src",
  1649. },
  1650. .num_parents = 1,
  1651. .flags = CLK_SET_RATE_PARENT,
  1652. .ops = &clk_branch2_ops,
  1653. },
  1654. },
  1655. };
  1656. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  1657. .halt_reg = 0x4f01c,
  1658. .clkr = {
  1659. .enable_reg = 0x4f01c,
  1660. .enable_mask = BIT(0),
  1661. .hw.init = &(struct clk_init_data){
  1662. .name = "gcc_camss_csi1phytimer_clk",
  1663. .parent_names = (const char *[]){
  1664. "csi1phytimer_clk_src",
  1665. },
  1666. .num_parents = 1,
  1667. .flags = CLK_SET_RATE_PARENT,
  1668. .ops = &clk_branch2_ops,
  1669. },
  1670. },
  1671. };
  1672. static struct clk_branch gcc_camss_ahb_clk = {
  1673. .halt_reg = 0x5a014,
  1674. .clkr = {
  1675. .enable_reg = 0x5a014,
  1676. .enable_mask = BIT(0),
  1677. .hw.init = &(struct clk_init_data){
  1678. .name = "gcc_camss_ahb_clk",
  1679. .parent_names = (const char *[]){
  1680. "camss_ahb_clk_src",
  1681. },
  1682. .num_parents = 1,
  1683. .flags = CLK_SET_RATE_PARENT,
  1684. .ops = &clk_branch2_ops,
  1685. },
  1686. },
  1687. };
  1688. static struct clk_branch gcc_camss_top_ahb_clk = {
  1689. .halt_reg = 0x56004,
  1690. .clkr = {
  1691. .enable_reg = 0x56004,
  1692. .enable_mask = BIT(0),
  1693. .hw.init = &(struct clk_init_data){
  1694. .name = "gcc_camss_top_ahb_clk",
  1695. .parent_names = (const char *[]){
  1696. "pcnoc_bfdcd_clk_src",
  1697. },
  1698. .num_parents = 1,
  1699. .flags = CLK_SET_RATE_PARENT,
  1700. .ops = &clk_branch2_ops,
  1701. },
  1702. },
  1703. };
  1704. static struct clk_branch gcc_camss_cpp_ahb_clk = {
  1705. .halt_reg = 0x58040,
  1706. .clkr = {
  1707. .enable_reg = 0x58040,
  1708. .enable_mask = BIT(0),
  1709. .hw.init = &(struct clk_init_data){
  1710. .name = "gcc_camss_cpp_ahb_clk",
  1711. .parent_names = (const char *[]){
  1712. "camss_ahb_clk_src",
  1713. },
  1714. .num_parents = 1,
  1715. .flags = CLK_SET_RATE_PARENT,
  1716. .ops = &clk_branch2_ops,
  1717. },
  1718. },
  1719. };
  1720. static struct clk_branch gcc_camss_cpp_clk = {
  1721. .halt_reg = 0x5803c,
  1722. .clkr = {
  1723. .enable_reg = 0x5803c,
  1724. .enable_mask = BIT(0),
  1725. .hw.init = &(struct clk_init_data){
  1726. .name = "gcc_camss_cpp_clk",
  1727. .parent_names = (const char *[]){
  1728. "cpp_clk_src",
  1729. },
  1730. .num_parents = 1,
  1731. .flags = CLK_SET_RATE_PARENT,
  1732. .ops = &clk_branch2_ops,
  1733. },
  1734. },
  1735. };
  1736. static struct clk_branch gcc_camss_vfe0_clk = {
  1737. .halt_reg = 0x58038,
  1738. .clkr = {
  1739. .enable_reg = 0x58038,
  1740. .enable_mask = BIT(0),
  1741. .hw.init = &(struct clk_init_data){
  1742. .name = "gcc_camss_vfe0_clk",
  1743. .parent_names = (const char *[]){
  1744. "vfe0_clk_src",
  1745. },
  1746. .num_parents = 1,
  1747. .flags = CLK_SET_RATE_PARENT,
  1748. .ops = &clk_branch2_ops,
  1749. },
  1750. },
  1751. };
  1752. static struct clk_branch gcc_camss_vfe_ahb_clk = {
  1753. .halt_reg = 0x58044,
  1754. .clkr = {
  1755. .enable_reg = 0x58044,
  1756. .enable_mask = BIT(0),
  1757. .hw.init = &(struct clk_init_data){
  1758. .name = "gcc_camss_vfe_ahb_clk",
  1759. .parent_names = (const char *[]){
  1760. "camss_ahb_clk_src",
  1761. },
  1762. .num_parents = 1,
  1763. .flags = CLK_SET_RATE_PARENT,
  1764. .ops = &clk_branch2_ops,
  1765. },
  1766. },
  1767. };
  1768. static struct clk_branch gcc_camss_vfe_axi_clk = {
  1769. .halt_reg = 0x58048,
  1770. .clkr = {
  1771. .enable_reg = 0x58048,
  1772. .enable_mask = BIT(0),
  1773. .hw.init = &(struct clk_init_data){
  1774. .name = "gcc_camss_vfe_axi_clk",
  1775. .parent_names = (const char *[]){
  1776. "system_noc_bfdcd_clk_src",
  1777. },
  1778. .num_parents = 1,
  1779. .flags = CLK_SET_RATE_PARENT,
  1780. .ops = &clk_branch2_ops,
  1781. },
  1782. },
  1783. };
  1784. static struct clk_branch gcc_crypto_ahb_clk = {
  1785. .halt_reg = 0x16024,
  1786. .halt_check = BRANCH_HALT_VOTED,
  1787. .clkr = {
  1788. .enable_reg = 0x45004,
  1789. .enable_mask = BIT(0),
  1790. .hw.init = &(struct clk_init_data){
  1791. .name = "gcc_crypto_ahb_clk",
  1792. .parent_names = (const char *[]){
  1793. "pcnoc_bfdcd_clk_src",
  1794. },
  1795. .num_parents = 1,
  1796. .ops = &clk_branch2_ops,
  1797. },
  1798. },
  1799. };
  1800. static struct clk_branch gcc_crypto_axi_clk = {
  1801. .halt_reg = 0x16020,
  1802. .halt_check = BRANCH_HALT_VOTED,
  1803. .clkr = {
  1804. .enable_reg = 0x45004,
  1805. .enable_mask = BIT(1),
  1806. .hw.init = &(struct clk_init_data){
  1807. .name = "gcc_crypto_axi_clk",
  1808. .parent_names = (const char *[]){
  1809. "pcnoc_bfdcd_clk_src",
  1810. },
  1811. .num_parents = 1,
  1812. .flags = CLK_SET_RATE_PARENT,
  1813. .ops = &clk_branch2_ops,
  1814. },
  1815. },
  1816. };
  1817. static struct clk_branch gcc_crypto_clk = {
  1818. .halt_reg = 0x1601c,
  1819. .halt_check = BRANCH_HALT_VOTED,
  1820. .clkr = {
  1821. .enable_reg = 0x45004,
  1822. .enable_mask = BIT(2),
  1823. .hw.init = &(struct clk_init_data){
  1824. .name = "gcc_crypto_clk",
  1825. .parent_names = (const char *[]){
  1826. "crypto_clk_src",
  1827. },
  1828. .num_parents = 1,
  1829. .ops = &clk_branch2_ops,
  1830. },
  1831. },
  1832. };
  1833. static struct clk_branch gcc_oxili_gmem_clk = {
  1834. .halt_reg = 0x59024,
  1835. .clkr = {
  1836. .enable_reg = 0x59024,
  1837. .enable_mask = BIT(0),
  1838. .hw.init = &(struct clk_init_data){
  1839. .name = "gcc_oxili_gmem_clk",
  1840. .parent_names = (const char *[]){
  1841. "gfx3d_clk_src",
  1842. },
  1843. .num_parents = 1,
  1844. .flags = CLK_SET_RATE_PARENT,
  1845. .ops = &clk_branch2_ops,
  1846. },
  1847. },
  1848. };
  1849. static struct clk_branch gcc_gp1_clk = {
  1850. .halt_reg = 0x08000,
  1851. .clkr = {
  1852. .enable_reg = 0x08000,
  1853. .enable_mask = BIT(0),
  1854. .hw.init = &(struct clk_init_data){
  1855. .name = "gcc_gp1_clk",
  1856. .parent_names = (const char *[]){
  1857. "gp1_clk_src",
  1858. },
  1859. .num_parents = 1,
  1860. .flags = CLK_SET_RATE_PARENT,
  1861. .ops = &clk_branch2_ops,
  1862. },
  1863. },
  1864. };
  1865. static struct clk_branch gcc_gp2_clk = {
  1866. .halt_reg = 0x09000,
  1867. .clkr = {
  1868. .enable_reg = 0x09000,
  1869. .enable_mask = BIT(0),
  1870. .hw.init = &(struct clk_init_data){
  1871. .name = "gcc_gp2_clk",
  1872. .parent_names = (const char *[]){
  1873. "gp2_clk_src",
  1874. },
  1875. .num_parents = 1,
  1876. .flags = CLK_SET_RATE_PARENT,
  1877. .ops = &clk_branch2_ops,
  1878. },
  1879. },
  1880. };
  1881. static struct clk_branch gcc_gp3_clk = {
  1882. .halt_reg = 0x0a000,
  1883. .clkr = {
  1884. .enable_reg = 0x0a000,
  1885. .enable_mask = BIT(0),
  1886. .hw.init = &(struct clk_init_data){
  1887. .name = "gcc_gp3_clk",
  1888. .parent_names = (const char *[]){
  1889. "gp3_clk_src",
  1890. },
  1891. .num_parents = 1,
  1892. .flags = CLK_SET_RATE_PARENT,
  1893. .ops = &clk_branch2_ops,
  1894. },
  1895. },
  1896. };
  1897. static struct clk_branch gcc_mdss_ahb_clk = {
  1898. .halt_reg = 0x4d07c,
  1899. .clkr = {
  1900. .enable_reg = 0x4d07c,
  1901. .enable_mask = BIT(0),
  1902. .hw.init = &(struct clk_init_data){
  1903. .name = "gcc_mdss_ahb_clk",
  1904. .parent_names = (const char *[]){
  1905. "pcnoc_bfdcd_clk_src",
  1906. },
  1907. .num_parents = 1,
  1908. .flags = CLK_SET_RATE_PARENT,
  1909. .ops = &clk_branch2_ops,
  1910. },
  1911. },
  1912. };
  1913. static struct clk_branch gcc_mdss_axi_clk = {
  1914. .halt_reg = 0x4d080,
  1915. .clkr = {
  1916. .enable_reg = 0x4d080,
  1917. .enable_mask = BIT(0),
  1918. .hw.init = &(struct clk_init_data){
  1919. .name = "gcc_mdss_axi_clk",
  1920. .parent_names = (const char *[]){
  1921. "system_noc_bfdcd_clk_src",
  1922. },
  1923. .num_parents = 1,
  1924. .flags = CLK_SET_RATE_PARENT,
  1925. .ops = &clk_branch2_ops,
  1926. },
  1927. },
  1928. };
  1929. static struct clk_branch gcc_mdss_byte0_clk = {
  1930. .halt_reg = 0x4d094,
  1931. .clkr = {
  1932. .enable_reg = 0x4d094,
  1933. .enable_mask = BIT(0),
  1934. .hw.init = &(struct clk_init_data){
  1935. .name = "gcc_mdss_byte0_clk",
  1936. .parent_names = (const char *[]){
  1937. "byte0_clk_src",
  1938. },
  1939. .num_parents = 1,
  1940. .flags = CLK_SET_RATE_PARENT,
  1941. .ops = &clk_branch2_ops,
  1942. },
  1943. },
  1944. };
  1945. static struct clk_branch gcc_mdss_esc0_clk = {
  1946. .halt_reg = 0x4d098,
  1947. .clkr = {
  1948. .enable_reg = 0x4d098,
  1949. .enable_mask = BIT(0),
  1950. .hw.init = &(struct clk_init_data){
  1951. .name = "gcc_mdss_esc0_clk",
  1952. .parent_names = (const char *[]){
  1953. "esc0_clk_src",
  1954. },
  1955. .num_parents = 1,
  1956. .flags = CLK_SET_RATE_PARENT,
  1957. .ops = &clk_branch2_ops,
  1958. },
  1959. },
  1960. };
  1961. static struct clk_branch gcc_mdss_mdp_clk = {
  1962. .halt_reg = 0x4D088,
  1963. .clkr = {
  1964. .enable_reg = 0x4D088,
  1965. .enable_mask = BIT(0),
  1966. .hw.init = &(struct clk_init_data){
  1967. .name = "gcc_mdss_mdp_clk",
  1968. .parent_names = (const char *[]){
  1969. "mdp_clk_src",
  1970. },
  1971. .num_parents = 1,
  1972. .flags = CLK_SET_RATE_PARENT,
  1973. .ops = &clk_branch2_ops,
  1974. },
  1975. },
  1976. };
  1977. static struct clk_branch gcc_mdss_pclk0_clk = {
  1978. .halt_reg = 0x4d084,
  1979. .clkr = {
  1980. .enable_reg = 0x4d084,
  1981. .enable_mask = BIT(0),
  1982. .hw.init = &(struct clk_init_data){
  1983. .name = "gcc_mdss_pclk0_clk",
  1984. .parent_names = (const char *[]){
  1985. "pclk0_clk_src",
  1986. },
  1987. .num_parents = 1,
  1988. .flags = CLK_SET_RATE_PARENT,
  1989. .ops = &clk_branch2_ops,
  1990. },
  1991. },
  1992. };
  1993. static struct clk_branch gcc_mdss_vsync_clk = {
  1994. .halt_reg = 0x4d090,
  1995. .clkr = {
  1996. .enable_reg = 0x4d090,
  1997. .enable_mask = BIT(0),
  1998. .hw.init = &(struct clk_init_data){
  1999. .name = "gcc_mdss_vsync_clk",
  2000. .parent_names = (const char *[]){
  2001. "vsync_clk_src",
  2002. },
  2003. .num_parents = 1,
  2004. .flags = CLK_SET_RATE_PARENT,
  2005. .ops = &clk_branch2_ops,
  2006. },
  2007. },
  2008. };
  2009. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  2010. .halt_reg = 0x49000,
  2011. .clkr = {
  2012. .enable_reg = 0x49000,
  2013. .enable_mask = BIT(0),
  2014. .hw.init = &(struct clk_init_data){
  2015. .name = "gcc_mss_cfg_ahb_clk",
  2016. .parent_names = (const char *[]){
  2017. "pcnoc_bfdcd_clk_src",
  2018. },
  2019. .num_parents = 1,
  2020. .flags = CLK_SET_RATE_PARENT,
  2021. .ops = &clk_branch2_ops,
  2022. },
  2023. },
  2024. };
  2025. static struct clk_branch gcc_oxili_ahb_clk = {
  2026. .halt_reg = 0x59028,
  2027. .clkr = {
  2028. .enable_reg = 0x59028,
  2029. .enable_mask = BIT(0),
  2030. .hw.init = &(struct clk_init_data){
  2031. .name = "gcc_oxili_ahb_clk",
  2032. .parent_names = (const char *[]){
  2033. "pcnoc_bfdcd_clk_src",
  2034. },
  2035. .num_parents = 1,
  2036. .flags = CLK_SET_RATE_PARENT,
  2037. .ops = &clk_branch2_ops,
  2038. },
  2039. },
  2040. };
  2041. static struct clk_branch gcc_oxili_gfx3d_clk = {
  2042. .halt_reg = 0x59020,
  2043. .clkr = {
  2044. .enable_reg = 0x59020,
  2045. .enable_mask = BIT(0),
  2046. .hw.init = &(struct clk_init_data){
  2047. .name = "gcc_oxili_gfx3d_clk",
  2048. .parent_names = (const char *[]){
  2049. "gfx3d_clk_src",
  2050. },
  2051. .num_parents = 1,
  2052. .flags = CLK_SET_RATE_PARENT,
  2053. .ops = &clk_branch2_ops,
  2054. },
  2055. },
  2056. };
  2057. static struct clk_branch gcc_pdm2_clk = {
  2058. .halt_reg = 0x4400c,
  2059. .clkr = {
  2060. .enable_reg = 0x4400c,
  2061. .enable_mask = BIT(0),
  2062. .hw.init = &(struct clk_init_data){
  2063. .name = "gcc_pdm2_clk",
  2064. .parent_names = (const char *[]){
  2065. "pdm2_clk_src",
  2066. },
  2067. .num_parents = 1,
  2068. .flags = CLK_SET_RATE_PARENT,
  2069. .ops = &clk_branch2_ops,
  2070. },
  2071. },
  2072. };
  2073. static struct clk_branch gcc_pdm_ahb_clk = {
  2074. .halt_reg = 0x44004,
  2075. .clkr = {
  2076. .enable_reg = 0x44004,
  2077. .enable_mask = BIT(0),
  2078. .hw.init = &(struct clk_init_data){
  2079. .name = "gcc_pdm_ahb_clk",
  2080. .parent_names = (const char *[]){
  2081. "pcnoc_bfdcd_clk_src",
  2082. },
  2083. .num_parents = 1,
  2084. .flags = CLK_SET_RATE_PARENT,
  2085. .ops = &clk_branch2_ops,
  2086. },
  2087. },
  2088. };
  2089. static struct clk_branch gcc_prng_ahb_clk = {
  2090. .halt_reg = 0x13004,
  2091. .halt_check = BRANCH_HALT_VOTED,
  2092. .clkr = {
  2093. .enable_reg = 0x45004,
  2094. .enable_mask = BIT(8),
  2095. .hw.init = &(struct clk_init_data){
  2096. .name = "gcc_prng_ahb_clk",
  2097. .parent_names = (const char *[]){
  2098. "pcnoc_bfdcd_clk_src",
  2099. },
  2100. .num_parents = 1,
  2101. .ops = &clk_branch2_ops,
  2102. },
  2103. },
  2104. };
  2105. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2106. .halt_reg = 0x4201c,
  2107. .clkr = {
  2108. .enable_reg = 0x4201c,
  2109. .enable_mask = BIT(0),
  2110. .hw.init = &(struct clk_init_data){
  2111. .name = "gcc_sdcc1_ahb_clk",
  2112. .parent_names = (const char *[]){
  2113. "pcnoc_bfdcd_clk_src",
  2114. },
  2115. .num_parents = 1,
  2116. .flags = CLK_SET_RATE_PARENT,
  2117. .ops = &clk_branch2_ops,
  2118. },
  2119. },
  2120. };
  2121. static struct clk_branch gcc_sdcc1_apps_clk = {
  2122. .halt_reg = 0x42018,
  2123. .clkr = {
  2124. .enable_reg = 0x42018,
  2125. .enable_mask = BIT(0),
  2126. .hw.init = &(struct clk_init_data){
  2127. .name = "gcc_sdcc1_apps_clk",
  2128. .parent_names = (const char *[]){
  2129. "sdcc1_apps_clk_src",
  2130. },
  2131. .num_parents = 1,
  2132. .flags = CLK_SET_RATE_PARENT,
  2133. .ops = &clk_branch2_ops,
  2134. },
  2135. },
  2136. };
  2137. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2138. .halt_reg = 0x4301c,
  2139. .clkr = {
  2140. .enable_reg = 0x4301c,
  2141. .enable_mask = BIT(0),
  2142. .hw.init = &(struct clk_init_data){
  2143. .name = "gcc_sdcc2_ahb_clk",
  2144. .parent_names = (const char *[]){
  2145. "pcnoc_bfdcd_clk_src",
  2146. },
  2147. .num_parents = 1,
  2148. .flags = CLK_SET_RATE_PARENT,
  2149. .ops = &clk_branch2_ops,
  2150. },
  2151. },
  2152. };
  2153. static struct clk_branch gcc_sdcc2_apps_clk = {
  2154. .halt_reg = 0x43018,
  2155. .clkr = {
  2156. .enable_reg = 0x43018,
  2157. .enable_mask = BIT(0),
  2158. .hw.init = &(struct clk_init_data){
  2159. .name = "gcc_sdcc2_apps_clk",
  2160. .parent_names = (const char *[]){
  2161. "sdcc2_apps_clk_src",
  2162. },
  2163. .num_parents = 1,
  2164. .flags = CLK_SET_RATE_PARENT,
  2165. .ops = &clk_branch2_ops,
  2166. },
  2167. },
  2168. };
  2169. static struct clk_branch gcc_gtcu_ahb_clk = {
  2170. .halt_reg = 0x12044,
  2171. .clkr = {
  2172. .enable_reg = 0x4500c,
  2173. .enable_mask = BIT(13),
  2174. .hw.init = &(struct clk_init_data){
  2175. .name = "gcc_gtcu_ahb_clk",
  2176. .parent_names = (const char *[]){
  2177. "pcnoc_bfdcd_clk_src",
  2178. },
  2179. .num_parents = 1,
  2180. .flags = CLK_SET_RATE_PARENT,
  2181. .ops = &clk_branch2_ops,
  2182. },
  2183. },
  2184. };
  2185. static struct clk_branch gcc_jpeg_tbu_clk = {
  2186. .halt_reg = 0x12034,
  2187. .clkr = {
  2188. .enable_reg = 0x4500c,
  2189. .enable_mask = BIT(10),
  2190. .hw.init = &(struct clk_init_data){
  2191. .name = "gcc_jpeg_tbu_clk",
  2192. .parent_names = (const char *[]){
  2193. "system_noc_bfdcd_clk_src",
  2194. },
  2195. .num_parents = 1,
  2196. .flags = CLK_SET_RATE_PARENT,
  2197. .ops = &clk_branch2_ops,
  2198. },
  2199. },
  2200. };
  2201. static struct clk_branch gcc_mdp_tbu_clk = {
  2202. .halt_reg = 0x1201c,
  2203. .clkr = {
  2204. .enable_reg = 0x4500c,
  2205. .enable_mask = BIT(4),
  2206. .hw.init = &(struct clk_init_data){
  2207. .name = "gcc_mdp_tbu_clk",
  2208. .parent_names = (const char *[]){
  2209. "system_noc_bfdcd_clk_src",
  2210. },
  2211. .num_parents = 1,
  2212. .flags = CLK_SET_RATE_PARENT,
  2213. .ops = &clk_branch2_ops,
  2214. },
  2215. },
  2216. };
  2217. static struct clk_branch gcc_smmu_cfg_clk = {
  2218. .halt_reg = 0x12038,
  2219. .clkr = {
  2220. .enable_reg = 0x4500c,
  2221. .enable_mask = BIT(12),
  2222. .hw.init = &(struct clk_init_data){
  2223. .name = "gcc_smmu_cfg_clk",
  2224. .parent_names = (const char *[]){
  2225. "pcnoc_bfdcd_clk_src",
  2226. },
  2227. .num_parents = 1,
  2228. .flags = CLK_SET_RATE_PARENT,
  2229. .ops = &clk_branch2_ops,
  2230. },
  2231. },
  2232. };
  2233. static struct clk_branch gcc_venus_tbu_clk = {
  2234. .halt_reg = 0x12014,
  2235. .clkr = {
  2236. .enable_reg = 0x4500c,
  2237. .enable_mask = BIT(5),
  2238. .hw.init = &(struct clk_init_data){
  2239. .name = "gcc_venus_tbu_clk",
  2240. .parent_names = (const char *[]){
  2241. "system_noc_bfdcd_clk_src",
  2242. },
  2243. .num_parents = 1,
  2244. .flags = CLK_SET_RATE_PARENT,
  2245. .ops = &clk_branch2_ops,
  2246. },
  2247. },
  2248. };
  2249. static struct clk_branch gcc_vfe_tbu_clk = {
  2250. .halt_reg = 0x1203c,
  2251. .clkr = {
  2252. .enable_reg = 0x4500c,
  2253. .enable_mask = BIT(9),
  2254. .hw.init = &(struct clk_init_data){
  2255. .name = "gcc_vfe_tbu_clk",
  2256. .parent_names = (const char *[]){
  2257. "system_noc_bfdcd_clk_src",
  2258. },
  2259. .num_parents = 1,
  2260. .flags = CLK_SET_RATE_PARENT,
  2261. .ops = &clk_branch2_ops,
  2262. },
  2263. },
  2264. };
  2265. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2266. .halt_reg = 0x4102c,
  2267. .clkr = {
  2268. .enable_reg = 0x4102c,
  2269. .enable_mask = BIT(0),
  2270. .hw.init = &(struct clk_init_data){
  2271. .name = "gcc_usb2a_phy_sleep_clk",
  2272. .parent_names = (const char *[]){
  2273. "sleep_clk_src",
  2274. },
  2275. .num_parents = 1,
  2276. .flags = CLK_SET_RATE_PARENT,
  2277. .ops = &clk_branch2_ops,
  2278. },
  2279. },
  2280. };
  2281. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2282. .halt_reg = 0x41008,
  2283. .clkr = {
  2284. .enable_reg = 0x41008,
  2285. .enable_mask = BIT(0),
  2286. .hw.init = &(struct clk_init_data){
  2287. .name = "gcc_usb_hs_ahb_clk",
  2288. .parent_names = (const char *[]){
  2289. "pcnoc_bfdcd_clk_src",
  2290. },
  2291. .num_parents = 1,
  2292. .flags = CLK_SET_RATE_PARENT,
  2293. .ops = &clk_branch2_ops,
  2294. },
  2295. },
  2296. };
  2297. static struct clk_branch gcc_usb_hs_system_clk = {
  2298. .halt_reg = 0x41004,
  2299. .clkr = {
  2300. .enable_reg = 0x41004,
  2301. .enable_mask = BIT(0),
  2302. .hw.init = &(struct clk_init_data){
  2303. .name = "gcc_usb_hs_system_clk",
  2304. .parent_names = (const char *[]){
  2305. "usb_hs_system_clk_src",
  2306. },
  2307. .num_parents = 1,
  2308. .flags = CLK_SET_RATE_PARENT,
  2309. .ops = &clk_branch2_ops,
  2310. },
  2311. },
  2312. };
  2313. static struct clk_branch gcc_venus0_ahb_clk = {
  2314. .halt_reg = 0x4c020,
  2315. .clkr = {
  2316. .enable_reg = 0x4c020,
  2317. .enable_mask = BIT(0),
  2318. .hw.init = &(struct clk_init_data){
  2319. .name = "gcc_venus0_ahb_clk",
  2320. .parent_names = (const char *[]){
  2321. "pcnoc_bfdcd_clk_src",
  2322. },
  2323. .num_parents = 1,
  2324. .flags = CLK_SET_RATE_PARENT,
  2325. .ops = &clk_branch2_ops,
  2326. },
  2327. },
  2328. };
  2329. static struct clk_branch gcc_venus0_axi_clk = {
  2330. .halt_reg = 0x4c024,
  2331. .clkr = {
  2332. .enable_reg = 0x4c024,
  2333. .enable_mask = BIT(0),
  2334. .hw.init = &(struct clk_init_data){
  2335. .name = "gcc_venus0_axi_clk",
  2336. .parent_names = (const char *[]){
  2337. "system_noc_bfdcd_clk_src",
  2338. },
  2339. .num_parents = 1,
  2340. .flags = CLK_SET_RATE_PARENT,
  2341. .ops = &clk_branch2_ops,
  2342. },
  2343. },
  2344. };
  2345. static struct clk_branch gcc_venus0_vcodec0_clk = {
  2346. .halt_reg = 0x4c01c,
  2347. .clkr = {
  2348. .enable_reg = 0x4c01c,
  2349. .enable_mask = BIT(0),
  2350. .hw.init = &(struct clk_init_data){
  2351. .name = "gcc_venus0_vcodec0_clk",
  2352. .parent_names = (const char *[]){
  2353. "vcodec0_clk_src",
  2354. },
  2355. .num_parents = 1,
  2356. .flags = CLK_SET_RATE_PARENT,
  2357. .ops = &clk_branch2_ops,
  2358. },
  2359. },
  2360. };
  2361. static struct gdsc venus_gdsc = {
  2362. .gdscr = 0x4c018,
  2363. .pd = {
  2364. .name = "venus",
  2365. },
  2366. .pwrsts = PWRSTS_OFF_ON,
  2367. };
  2368. static struct gdsc mdss_gdsc = {
  2369. .gdscr = 0x4d078,
  2370. .pd = {
  2371. .name = "mdss",
  2372. },
  2373. .pwrsts = PWRSTS_OFF_ON,
  2374. };
  2375. static struct gdsc jpeg_gdsc = {
  2376. .gdscr = 0x5701c,
  2377. .pd = {
  2378. .name = "jpeg",
  2379. },
  2380. .pwrsts = PWRSTS_OFF_ON,
  2381. };
  2382. static struct gdsc vfe_gdsc = {
  2383. .gdscr = 0x58034,
  2384. .pd = {
  2385. .name = "vfe",
  2386. },
  2387. .pwrsts = PWRSTS_OFF_ON,
  2388. };
  2389. static struct gdsc oxili_gdsc = {
  2390. .gdscr = 0x5901c,
  2391. .pd = {
  2392. .name = "oxili",
  2393. },
  2394. .pwrsts = PWRSTS_OFF_ON,
  2395. };
  2396. static struct clk_regmap *gcc_msm8916_clocks[] = {
  2397. [GPLL0] = &gpll0.clkr,
  2398. [GPLL0_VOTE] = &gpll0_vote,
  2399. [BIMC_PLL] = &bimc_pll.clkr,
  2400. [BIMC_PLL_VOTE] = &bimc_pll_vote,
  2401. [GPLL1] = &gpll1.clkr,
  2402. [GPLL1_VOTE] = &gpll1_vote,
  2403. [GPLL2] = &gpll2.clkr,
  2404. [GPLL2_VOTE] = &gpll2_vote,
  2405. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  2406. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  2407. [CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
  2408. [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  2409. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2410. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2411. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2412. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2413. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2414. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2415. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2416. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2417. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2418. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2419. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2420. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2421. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2422. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2423. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2424. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2425. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2426. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2427. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2428. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2429. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2430. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2431. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2432. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2433. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2434. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2435. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2436. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  2437. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2438. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2439. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2440. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2441. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2442. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2443. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2444. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2445. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2446. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2447. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2448. [APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
  2449. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2450. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2451. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2452. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  2453. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2454. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2455. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2456. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2457. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2458. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2459. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2460. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2461. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2462. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2463. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2464. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2465. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2466. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2467. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2468. [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
  2469. [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
  2470. [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
  2471. [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
  2472. [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
  2473. [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
  2474. [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
  2475. [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
  2476. [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
  2477. [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
  2478. [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
  2479. [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
  2480. [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
  2481. [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
  2482. [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
  2483. [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
  2484. [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
  2485. [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
  2486. [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
  2487. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  2488. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  2489. [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
  2490. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  2491. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  2492. [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
  2493. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  2494. [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
  2495. [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
  2496. [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
  2497. [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
  2498. [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
  2499. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  2500. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  2501. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  2502. [GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
  2503. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2504. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2505. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2506. [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
  2507. [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
  2508. [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
  2509. [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
  2510. [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
  2511. [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
  2512. [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
  2513. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2514. [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
  2515. [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
  2516. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2517. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2518. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2519. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2520. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2521. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2522. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2523. [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
  2524. [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
  2525. [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
  2526. [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
  2527. [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
  2528. [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
  2529. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2530. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2531. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2532. [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
  2533. [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
  2534. [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
  2535. };
  2536. static struct gdsc *gcc_msm8916_gdscs[] = {
  2537. [VENUS_GDSC] = &venus_gdsc,
  2538. [MDSS_GDSC] = &mdss_gdsc,
  2539. [JPEG_GDSC] = &jpeg_gdsc,
  2540. [VFE_GDSC] = &vfe_gdsc,
  2541. [OXILI_GDSC] = &oxili_gdsc,
  2542. };
  2543. static const struct qcom_reset_map gcc_msm8916_resets[] = {
  2544. [GCC_BLSP1_BCR] = { 0x01000 },
  2545. [GCC_BLSP1_QUP1_BCR] = { 0x02000 },
  2546. [GCC_BLSP1_UART1_BCR] = { 0x02038 },
  2547. [GCC_BLSP1_QUP2_BCR] = { 0x03008 },
  2548. [GCC_BLSP1_UART2_BCR] = { 0x03028 },
  2549. [GCC_BLSP1_QUP3_BCR] = { 0x04018 },
  2550. [GCC_BLSP1_QUP4_BCR] = { 0x05018 },
  2551. [GCC_BLSP1_QUP5_BCR] = { 0x06018 },
  2552. [GCC_BLSP1_QUP6_BCR] = { 0x07018 },
  2553. [GCC_IMEM_BCR] = { 0x0e000 },
  2554. [GCC_SMMU_BCR] = { 0x12000 },
  2555. [GCC_APSS_TCU_BCR] = { 0x12050 },
  2556. [GCC_SMMU_XPU_BCR] = { 0x12054 },
  2557. [GCC_PCNOC_TBU_BCR] = { 0x12058 },
  2558. [GCC_PRNG_BCR] = { 0x13000 },
  2559. [GCC_BOOT_ROM_BCR] = { 0x13008 },
  2560. [GCC_CRYPTO_BCR] = { 0x16000 },
  2561. [GCC_SEC_CTRL_BCR] = { 0x1a000 },
  2562. [GCC_AUDIO_CORE_BCR] = { 0x1c008 },
  2563. [GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
  2564. [GCC_DEHR_BCR] = { 0x1f000 },
  2565. [GCC_SYSTEM_NOC_BCR] = { 0x26000 },
  2566. [GCC_PCNOC_BCR] = { 0x27018 },
  2567. [GCC_TCSR_BCR] = { 0x28000 },
  2568. [GCC_QDSS_BCR] = { 0x29000 },
  2569. [GCC_DCD_BCR] = { 0x2a000 },
  2570. [GCC_MSG_RAM_BCR] = { 0x2b000 },
  2571. [GCC_MPM_BCR] = { 0x2c000 },
  2572. [GCC_SPMI_BCR] = { 0x2e000 },
  2573. [GCC_SPDM_BCR] = { 0x2f000 },
  2574. [GCC_MM_SPDM_BCR] = { 0x2f024 },
  2575. [GCC_BIMC_BCR] = { 0x31000 },
  2576. [GCC_RBCPR_BCR] = { 0x33000 },
  2577. [GCC_TLMM_BCR] = { 0x34000 },
  2578. [GCC_USB_HS_BCR] = { 0x41000 },
  2579. [GCC_USB2A_PHY_BCR] = { 0x41028 },
  2580. [GCC_SDCC1_BCR] = { 0x42000 },
  2581. [GCC_SDCC2_BCR] = { 0x43000 },
  2582. [GCC_PDM_BCR] = { 0x44000 },
  2583. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
  2584. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
  2585. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
  2586. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
  2587. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
  2588. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
  2589. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
  2590. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
  2591. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
  2592. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
  2593. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
  2594. [GCC_MMSS_BCR] = { 0x4b000 },
  2595. [GCC_VENUS0_BCR] = { 0x4c014 },
  2596. [GCC_MDSS_BCR] = { 0x4d074 },
  2597. [GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
  2598. [GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
  2599. [GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
  2600. [GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
  2601. [GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
  2602. [GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
  2603. [GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
  2604. [GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
  2605. [GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
  2606. [GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
  2607. [GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
  2608. [GCC_CAMSS_CCI_BCR] = { 0x51014 },
  2609. [GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
  2610. [GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
  2611. [GCC_CAMSS_GP0_BCR] = { 0x54014 },
  2612. [GCC_CAMSS_GP1_BCR] = { 0x55014 },
  2613. [GCC_CAMSS_TOP_BCR] = { 0x56000 },
  2614. [GCC_CAMSS_MICRO_BCR] = { 0x56008 },
  2615. [GCC_CAMSS_JPEG_BCR] = { 0x57018 },
  2616. [GCC_CAMSS_VFE_BCR] = { 0x58030 },
  2617. [GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
  2618. [GCC_OXILI_BCR] = { 0x59018 },
  2619. [GCC_GMEM_BCR] = { 0x5902c },
  2620. [GCC_CAMSS_AHB_BCR] = { 0x5a018 },
  2621. [GCC_MDP_TBU_BCR] = { 0x62000 },
  2622. [GCC_GFX_TBU_BCR] = { 0x63000 },
  2623. [GCC_GFX_TCU_BCR] = { 0x64000 },
  2624. [GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
  2625. [GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
  2626. [GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
  2627. [GCC_GTCU_AHB_BCR] = { 0x68000 },
  2628. [GCC_SMMU_CFG_BCR] = { 0x69000 },
  2629. [GCC_VFE_TBU_BCR] = { 0x6a000 },
  2630. [GCC_VENUS_TBU_BCR] = { 0x6b000 },
  2631. [GCC_JPEG_TBU_BCR] = { 0x6c000 },
  2632. [GCC_PRONTO_TBU_BCR] = { 0x6d000 },
  2633. [GCC_SMMU_CATS_BCR] = { 0x7c000 },
  2634. };
  2635. static const struct regmap_config gcc_msm8916_regmap_config = {
  2636. .reg_bits = 32,
  2637. .reg_stride = 4,
  2638. .val_bits = 32,
  2639. .max_register = 0x80000,
  2640. .fast_io = true,
  2641. };
  2642. static const struct qcom_cc_desc gcc_msm8916_desc = {
  2643. .config = &gcc_msm8916_regmap_config,
  2644. .clks = gcc_msm8916_clocks,
  2645. .num_clks = ARRAY_SIZE(gcc_msm8916_clocks),
  2646. .resets = gcc_msm8916_resets,
  2647. .num_resets = ARRAY_SIZE(gcc_msm8916_resets),
  2648. .gdscs = gcc_msm8916_gdscs,
  2649. .num_gdscs = ARRAY_SIZE(gcc_msm8916_gdscs),
  2650. };
  2651. static const struct of_device_id gcc_msm8916_match_table[] = {
  2652. { .compatible = "qcom,gcc-msm8916" },
  2653. { }
  2654. };
  2655. MODULE_DEVICE_TABLE(of, gcc_msm8916_match_table);
  2656. static int gcc_msm8916_probe(struct platform_device *pdev)
  2657. {
  2658. struct clk *clk;
  2659. struct device *dev = &pdev->dev;
  2660. /* Temporary until RPM clocks supported */
  2661. clk = clk_register_fixed_rate(dev, "xo", NULL, CLK_IS_ROOT, 19200000);
  2662. if (IS_ERR(clk))
  2663. return PTR_ERR(clk);
  2664. clk = clk_register_fixed_rate(dev, "sleep_clk_src", NULL,
  2665. CLK_IS_ROOT, 32768);
  2666. if (IS_ERR(clk))
  2667. return PTR_ERR(clk);
  2668. return qcom_cc_probe(pdev, &gcc_msm8916_desc);
  2669. }
  2670. static int gcc_msm8916_remove(struct platform_device *pdev)
  2671. {
  2672. qcom_cc_remove(pdev);
  2673. return 0;
  2674. }
  2675. static struct platform_driver gcc_msm8916_driver = {
  2676. .probe = gcc_msm8916_probe,
  2677. .remove = gcc_msm8916_remove,
  2678. .driver = {
  2679. .name = "gcc-msm8916",
  2680. .of_match_table = gcc_msm8916_match_table,
  2681. },
  2682. };
  2683. static int __init gcc_msm8916_init(void)
  2684. {
  2685. return platform_driver_register(&gcc_msm8916_driver);
  2686. }
  2687. core_initcall(gcc_msm8916_init);
  2688. static void __exit gcc_msm8916_exit(void)
  2689. {
  2690. platform_driver_unregister(&gcc_msm8916_driver);
  2691. }
  2692. module_exit(gcc_msm8916_exit);
  2693. MODULE_DESCRIPTION("Qualcomm GCC MSM8916 Driver");
  2694. MODULE_LICENSE("GPL v2");
  2695. MODULE_ALIAS("platform:gcc-msm8916");