i915_drv.h 100 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include <uapi/drm/i915_drm.h>
  32. #include <uapi/drm/drm_fourcc.h>
  33. #include "i915_reg.h"
  34. #include "intel_bios.h"
  35. #include "intel_ringbuffer.h"
  36. #include "intel_lrc.h"
  37. #include "i915_gem_gtt.h"
  38. #include "i915_gem_render_state.h"
  39. #include <linux/io-mapping.h>
  40. #include <linux/i2c.h>
  41. #include <linux/i2c-algo-bit.h>
  42. #include <drm/intel-gtt.h>
  43. #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
  44. #include <drm/drm_gem.h>
  45. #include <linux/backlight.h>
  46. #include <linux/hashtable.h>
  47. #include <linux/intel-iommu.h>
  48. #include <linux/kref.h>
  49. #include <linux/pm_qos.h>
  50. /* General customization:
  51. */
  52. #define DRIVER_NAME "i915"
  53. #define DRIVER_DESC "Intel Graphics"
  54. #define DRIVER_DATE "20150130"
  55. #undef WARN_ON
  56. /* Many gcc seem to no see through this and fall over :( */
  57. #if 0
  58. #define WARN_ON(x) ({ \
  59. bool __i915_warn_cond = (x); \
  60. if (__builtin_constant_p(__i915_warn_cond)) \
  61. BUILD_BUG_ON(__i915_warn_cond); \
  62. WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
  63. #else
  64. #define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
  65. #endif
  66. #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
  67. (long) (x), __func__);
  68. /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
  69. * WARN_ON()) for hw state sanity checks to check for unexpected conditions
  70. * which may not necessarily be a user visible problem. This will either
  71. * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
  72. * enable distros and users to tailor their preferred amount of i915 abrt
  73. * spam.
  74. */
  75. #define I915_STATE_WARN(condition, format...) ({ \
  76. int __ret_warn_on = !!(condition); \
  77. if (unlikely(__ret_warn_on)) { \
  78. if (i915.verbose_state_checks) \
  79. WARN(1, format); \
  80. else \
  81. DRM_ERROR(format); \
  82. } \
  83. unlikely(__ret_warn_on); \
  84. })
  85. #define I915_STATE_WARN_ON(condition) ({ \
  86. int __ret_warn_on = !!(condition); \
  87. if (unlikely(__ret_warn_on)) { \
  88. if (i915.verbose_state_checks) \
  89. WARN(1, "WARN_ON(" #condition ")\n"); \
  90. else \
  91. DRM_ERROR("WARN_ON(" #condition ")\n"); \
  92. } \
  93. unlikely(__ret_warn_on); \
  94. })
  95. enum pipe {
  96. INVALID_PIPE = -1,
  97. PIPE_A = 0,
  98. PIPE_B,
  99. PIPE_C,
  100. _PIPE_EDP,
  101. I915_MAX_PIPES = _PIPE_EDP
  102. };
  103. #define pipe_name(p) ((p) + 'A')
  104. enum transcoder {
  105. TRANSCODER_A = 0,
  106. TRANSCODER_B,
  107. TRANSCODER_C,
  108. TRANSCODER_EDP,
  109. I915_MAX_TRANSCODERS
  110. };
  111. #define transcoder_name(t) ((t) + 'A')
  112. /*
  113. * This is the maximum (across all platforms) number of planes (primary +
  114. * sprites) that can be active at the same time on one pipe.
  115. *
  116. * This value doesn't count the cursor plane.
  117. */
  118. #define I915_MAX_PLANES 3
  119. enum plane {
  120. PLANE_A = 0,
  121. PLANE_B,
  122. PLANE_C,
  123. };
  124. #define plane_name(p) ((p) + 'A')
  125. #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
  126. enum port {
  127. PORT_A = 0,
  128. PORT_B,
  129. PORT_C,
  130. PORT_D,
  131. PORT_E,
  132. I915_MAX_PORTS
  133. };
  134. #define port_name(p) ((p) + 'A')
  135. #define I915_NUM_PHYS_VLV 2
  136. enum dpio_channel {
  137. DPIO_CH0,
  138. DPIO_CH1
  139. };
  140. enum dpio_phy {
  141. DPIO_PHY0,
  142. DPIO_PHY1
  143. };
  144. enum intel_display_power_domain {
  145. POWER_DOMAIN_PIPE_A,
  146. POWER_DOMAIN_PIPE_B,
  147. POWER_DOMAIN_PIPE_C,
  148. POWER_DOMAIN_PIPE_A_PANEL_FITTER,
  149. POWER_DOMAIN_PIPE_B_PANEL_FITTER,
  150. POWER_DOMAIN_PIPE_C_PANEL_FITTER,
  151. POWER_DOMAIN_TRANSCODER_A,
  152. POWER_DOMAIN_TRANSCODER_B,
  153. POWER_DOMAIN_TRANSCODER_C,
  154. POWER_DOMAIN_TRANSCODER_EDP,
  155. POWER_DOMAIN_PORT_DDI_A_2_LANES,
  156. POWER_DOMAIN_PORT_DDI_A_4_LANES,
  157. POWER_DOMAIN_PORT_DDI_B_2_LANES,
  158. POWER_DOMAIN_PORT_DDI_B_4_LANES,
  159. POWER_DOMAIN_PORT_DDI_C_2_LANES,
  160. POWER_DOMAIN_PORT_DDI_C_4_LANES,
  161. POWER_DOMAIN_PORT_DDI_D_2_LANES,
  162. POWER_DOMAIN_PORT_DDI_D_4_LANES,
  163. POWER_DOMAIN_PORT_DSI,
  164. POWER_DOMAIN_PORT_CRT,
  165. POWER_DOMAIN_PORT_OTHER,
  166. POWER_DOMAIN_VGA,
  167. POWER_DOMAIN_AUDIO,
  168. POWER_DOMAIN_PLLS,
  169. POWER_DOMAIN_AUX_A,
  170. POWER_DOMAIN_AUX_B,
  171. POWER_DOMAIN_AUX_C,
  172. POWER_DOMAIN_AUX_D,
  173. POWER_DOMAIN_INIT,
  174. POWER_DOMAIN_NUM,
  175. };
  176. #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
  177. #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
  178. ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
  179. #define POWER_DOMAIN_TRANSCODER(tran) \
  180. ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
  181. (tran) + POWER_DOMAIN_TRANSCODER_A)
  182. enum hpd_pin {
  183. HPD_NONE = 0,
  184. HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
  185. HPD_TV = HPD_NONE, /* TV is known to be unreliable */
  186. HPD_CRT,
  187. HPD_SDVO_B,
  188. HPD_SDVO_C,
  189. HPD_PORT_B,
  190. HPD_PORT_C,
  191. HPD_PORT_D,
  192. HPD_NUM_PINS
  193. };
  194. #define I915_GEM_GPU_DOMAINS \
  195. (I915_GEM_DOMAIN_RENDER | \
  196. I915_GEM_DOMAIN_SAMPLER | \
  197. I915_GEM_DOMAIN_COMMAND | \
  198. I915_GEM_DOMAIN_INSTRUCTION | \
  199. I915_GEM_DOMAIN_VERTEX)
  200. #define for_each_pipe(__dev_priv, __p) \
  201. for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
  202. #define for_each_plane(pipe, p) \
  203. for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
  204. #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
  205. #define for_each_crtc(dev, crtc) \
  206. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  207. #define for_each_intel_crtc(dev, intel_crtc) \
  208. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
  209. #define for_each_intel_encoder(dev, intel_encoder) \
  210. list_for_each_entry(intel_encoder, \
  211. &(dev)->mode_config.encoder_list, \
  212. base.head)
  213. #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
  214. list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
  215. if ((intel_encoder)->base.crtc == (__crtc))
  216. #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
  217. list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
  218. if ((intel_connector)->base.encoder == (__encoder))
  219. #define for_each_power_domain(domain, mask) \
  220. for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
  221. if ((1 << (domain)) & (mask))
  222. struct drm_i915_private;
  223. struct i915_mm_struct;
  224. struct i915_mmu_object;
  225. enum intel_dpll_id {
  226. DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
  227. /* real shared dpll ids must be >= 0 */
  228. DPLL_ID_PCH_PLL_A = 0,
  229. DPLL_ID_PCH_PLL_B = 1,
  230. /* hsw/bdw */
  231. DPLL_ID_WRPLL1 = 0,
  232. DPLL_ID_WRPLL2 = 1,
  233. /* skl */
  234. DPLL_ID_SKL_DPLL1 = 0,
  235. DPLL_ID_SKL_DPLL2 = 1,
  236. DPLL_ID_SKL_DPLL3 = 2,
  237. };
  238. #define I915_NUM_PLLS 3
  239. struct intel_dpll_hw_state {
  240. /* i9xx, pch plls */
  241. uint32_t dpll;
  242. uint32_t dpll_md;
  243. uint32_t fp0;
  244. uint32_t fp1;
  245. /* hsw, bdw */
  246. uint32_t wrpll;
  247. /* skl */
  248. /*
  249. * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
  250. * lower part of crtl1 and they get shifted into position when writing
  251. * the register. This allows us to easily compare the state to share
  252. * the DPLL.
  253. */
  254. uint32_t ctrl1;
  255. /* HDMI only, 0 when used for DP */
  256. uint32_t cfgcr1, cfgcr2;
  257. };
  258. struct intel_shared_dpll_config {
  259. unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
  260. struct intel_dpll_hw_state hw_state;
  261. };
  262. struct intel_shared_dpll {
  263. struct intel_shared_dpll_config config;
  264. struct intel_shared_dpll_config *new_config;
  265. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  266. bool on; /* is the PLL actually active? Disabled during modeset */
  267. const char *name;
  268. /* should match the index in the dev_priv->shared_dplls array */
  269. enum intel_dpll_id id;
  270. /* The mode_set hook is optional and should be used together with the
  271. * intel_prepare_shared_dpll function. */
  272. void (*mode_set)(struct drm_i915_private *dev_priv,
  273. struct intel_shared_dpll *pll);
  274. void (*enable)(struct drm_i915_private *dev_priv,
  275. struct intel_shared_dpll *pll);
  276. void (*disable)(struct drm_i915_private *dev_priv,
  277. struct intel_shared_dpll *pll);
  278. bool (*get_hw_state)(struct drm_i915_private *dev_priv,
  279. struct intel_shared_dpll *pll,
  280. struct intel_dpll_hw_state *hw_state);
  281. };
  282. #define SKL_DPLL0 0
  283. #define SKL_DPLL1 1
  284. #define SKL_DPLL2 2
  285. #define SKL_DPLL3 3
  286. /* Used by dp and fdi links */
  287. struct intel_link_m_n {
  288. uint32_t tu;
  289. uint32_t gmch_m;
  290. uint32_t gmch_n;
  291. uint32_t link_m;
  292. uint32_t link_n;
  293. };
  294. void intel_link_compute_m_n(int bpp, int nlanes,
  295. int pixel_clock, int link_clock,
  296. struct intel_link_m_n *m_n);
  297. /* Interface history:
  298. *
  299. * 1.1: Original.
  300. * 1.2: Add Power Management
  301. * 1.3: Add vblank support
  302. * 1.4: Fix cmdbuffer path, add heap destroy
  303. * 1.5: Add vblank pipe configuration
  304. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  305. * - Support vertical blank on secondary display pipe
  306. */
  307. #define DRIVER_MAJOR 1
  308. #define DRIVER_MINOR 6
  309. #define DRIVER_PATCHLEVEL 0
  310. #define WATCH_LISTS 0
  311. struct opregion_header;
  312. struct opregion_acpi;
  313. struct opregion_swsci;
  314. struct opregion_asle;
  315. struct intel_opregion {
  316. struct opregion_header __iomem *header;
  317. struct opregion_acpi __iomem *acpi;
  318. struct opregion_swsci __iomem *swsci;
  319. u32 swsci_gbda_sub_functions;
  320. u32 swsci_sbcb_sub_functions;
  321. struct opregion_asle __iomem *asle;
  322. void __iomem *vbt;
  323. u32 __iomem *lid_state;
  324. struct work_struct asle_work;
  325. };
  326. #define OPREGION_SIZE (8*1024)
  327. struct intel_overlay;
  328. struct intel_overlay_error_state;
  329. #define I915_FENCE_REG_NONE -1
  330. #define I915_MAX_NUM_FENCES 32
  331. /* 32 fences + sign bit for FENCE_REG_NONE */
  332. #define I915_MAX_NUM_FENCE_BITS 6
  333. struct drm_i915_fence_reg {
  334. struct list_head lru_list;
  335. struct drm_i915_gem_object *obj;
  336. int pin_count;
  337. };
  338. struct sdvo_device_mapping {
  339. u8 initialized;
  340. u8 dvo_port;
  341. u8 slave_addr;
  342. u8 dvo_wiring;
  343. u8 i2c_pin;
  344. u8 ddc_pin;
  345. };
  346. struct intel_display_error_state;
  347. struct drm_i915_error_state {
  348. struct kref ref;
  349. struct timeval time;
  350. char error_msg[128];
  351. u32 reset_count;
  352. u32 suspend_count;
  353. /* Generic register state */
  354. u32 eir;
  355. u32 pgtbl_er;
  356. u32 ier;
  357. u32 gtier[4];
  358. u32 ccid;
  359. u32 derrmr;
  360. u32 forcewake;
  361. u32 error; /* gen6+ */
  362. u32 err_int; /* gen7 */
  363. u32 done_reg;
  364. u32 gac_eco;
  365. u32 gam_ecochk;
  366. u32 gab_ctl;
  367. u32 gfx_mode;
  368. u32 extra_instdone[I915_NUM_INSTDONE_REG];
  369. u64 fence[I915_MAX_NUM_FENCES];
  370. struct intel_overlay_error_state *overlay;
  371. struct intel_display_error_state *display;
  372. struct drm_i915_error_object *semaphore_obj;
  373. struct drm_i915_error_ring {
  374. bool valid;
  375. /* Software tracked state */
  376. bool waiting;
  377. int hangcheck_score;
  378. enum intel_ring_hangcheck_action hangcheck_action;
  379. int num_requests;
  380. /* our own tracking of ring head and tail */
  381. u32 cpu_ring_head;
  382. u32 cpu_ring_tail;
  383. u32 semaphore_seqno[I915_NUM_RINGS - 1];
  384. /* Register state */
  385. u32 tail;
  386. u32 head;
  387. u32 ctl;
  388. u32 hws;
  389. u32 ipeir;
  390. u32 ipehr;
  391. u32 instdone;
  392. u32 bbstate;
  393. u32 instpm;
  394. u32 instps;
  395. u32 seqno;
  396. u64 bbaddr;
  397. u64 acthd;
  398. u32 fault_reg;
  399. u64 faddr;
  400. u32 rc_psmi; /* sleep state */
  401. u32 semaphore_mboxes[I915_NUM_RINGS - 1];
  402. struct drm_i915_error_object {
  403. int page_count;
  404. u32 gtt_offset;
  405. u32 *pages[0];
  406. } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
  407. struct drm_i915_error_request {
  408. long jiffies;
  409. u32 seqno;
  410. u32 tail;
  411. } *requests;
  412. struct {
  413. u32 gfx_mode;
  414. union {
  415. u64 pdp[4];
  416. u32 pp_dir_base;
  417. };
  418. } vm_info;
  419. pid_t pid;
  420. char comm[TASK_COMM_LEN];
  421. } ring[I915_NUM_RINGS];
  422. struct drm_i915_error_buffer {
  423. u32 size;
  424. u32 name;
  425. u32 rseqno, wseqno;
  426. u32 gtt_offset;
  427. u32 read_domains;
  428. u32 write_domain;
  429. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  430. s32 pinned:2;
  431. u32 tiling:2;
  432. u32 dirty:1;
  433. u32 purgeable:1;
  434. u32 userptr:1;
  435. s32 ring:4;
  436. u32 cache_level:3;
  437. } **active_bo, **pinned_bo;
  438. u32 *active_bo_count, *pinned_bo_count;
  439. u32 vm_count;
  440. };
  441. struct intel_connector;
  442. struct intel_encoder;
  443. struct intel_crtc_state;
  444. struct intel_initial_plane_config;
  445. struct intel_crtc;
  446. struct intel_limit;
  447. struct dpll;
  448. struct drm_i915_display_funcs {
  449. bool (*fbc_enabled)(struct drm_device *dev);
  450. void (*enable_fbc)(struct drm_crtc *crtc);
  451. void (*disable_fbc)(struct drm_device *dev);
  452. int (*get_display_clock_speed)(struct drm_device *dev);
  453. int (*get_fifo_size)(struct drm_device *dev, int plane);
  454. /**
  455. * find_dpll() - Find the best values for the PLL
  456. * @limit: limits for the PLL
  457. * @crtc: current CRTC
  458. * @target: target frequency in kHz
  459. * @refclk: reference clock frequency in kHz
  460. * @match_clock: if provided, @best_clock P divider must
  461. * match the P divider from @match_clock
  462. * used for LVDS downclocking
  463. * @best_clock: best PLL values found
  464. *
  465. * Returns true on success, false on failure.
  466. */
  467. bool (*find_dpll)(const struct intel_limit *limit,
  468. struct intel_crtc *crtc,
  469. int target, int refclk,
  470. struct dpll *match_clock,
  471. struct dpll *best_clock);
  472. void (*update_wm)(struct drm_crtc *crtc);
  473. void (*update_sprite_wm)(struct drm_plane *plane,
  474. struct drm_crtc *crtc,
  475. uint32_t sprite_width, uint32_t sprite_height,
  476. int pixel_size, bool enable, bool scaled);
  477. void (*modeset_global_resources)(struct drm_device *dev);
  478. /* Returns the active state of the crtc, and if the crtc is active,
  479. * fills out the pipe-config with the hw state. */
  480. bool (*get_pipe_config)(struct intel_crtc *,
  481. struct intel_crtc_state *);
  482. void (*get_initial_plane_config)(struct intel_crtc *,
  483. struct intel_initial_plane_config *);
  484. int (*crtc_compute_clock)(struct intel_crtc *crtc,
  485. struct intel_crtc_state *crtc_state);
  486. void (*crtc_enable)(struct drm_crtc *crtc);
  487. void (*crtc_disable)(struct drm_crtc *crtc);
  488. void (*off)(struct drm_crtc *crtc);
  489. void (*audio_codec_enable)(struct drm_connector *connector,
  490. struct intel_encoder *encoder,
  491. struct drm_display_mode *mode);
  492. void (*audio_codec_disable)(struct intel_encoder *encoder);
  493. void (*fdi_link_train)(struct drm_crtc *crtc);
  494. void (*init_clock_gating)(struct drm_device *dev);
  495. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  496. struct drm_framebuffer *fb,
  497. struct drm_i915_gem_object *obj,
  498. struct intel_engine_cs *ring,
  499. uint32_t flags);
  500. void (*update_primary_plane)(struct drm_crtc *crtc,
  501. struct drm_framebuffer *fb,
  502. int x, int y);
  503. void (*hpd_irq_setup)(struct drm_device *dev);
  504. /* clock updates for mode set */
  505. /* cursor updates */
  506. /* render clock increase/decrease */
  507. /* display clock increase/decrease */
  508. /* pll clock increase/decrease */
  509. int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
  510. uint32_t (*get_backlight)(struct intel_connector *connector);
  511. void (*set_backlight)(struct intel_connector *connector,
  512. uint32_t level);
  513. void (*disable_backlight)(struct intel_connector *connector);
  514. void (*enable_backlight)(struct intel_connector *connector);
  515. };
  516. enum forcewake_domain_id {
  517. FW_DOMAIN_ID_RENDER = 0,
  518. FW_DOMAIN_ID_BLITTER,
  519. FW_DOMAIN_ID_MEDIA,
  520. FW_DOMAIN_ID_COUNT
  521. };
  522. enum forcewake_domains {
  523. FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
  524. FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
  525. FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
  526. FORCEWAKE_ALL = (FORCEWAKE_RENDER |
  527. FORCEWAKE_BLITTER |
  528. FORCEWAKE_MEDIA)
  529. };
  530. struct intel_uncore_funcs {
  531. void (*force_wake_get)(struct drm_i915_private *dev_priv,
  532. enum forcewake_domains domains);
  533. void (*force_wake_put)(struct drm_i915_private *dev_priv,
  534. enum forcewake_domains domains);
  535. uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
  536. uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
  537. uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
  538. uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
  539. void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
  540. uint8_t val, bool trace);
  541. void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
  542. uint16_t val, bool trace);
  543. void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
  544. uint32_t val, bool trace);
  545. void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
  546. uint64_t val, bool trace);
  547. };
  548. struct intel_uncore {
  549. spinlock_t lock; /** lock is also taken in irq contexts. */
  550. struct intel_uncore_funcs funcs;
  551. unsigned fifo_count;
  552. enum forcewake_domains fw_domains;
  553. struct intel_uncore_forcewake_domain {
  554. struct drm_i915_private *i915;
  555. enum forcewake_domain_id id;
  556. unsigned wake_count;
  557. struct timer_list timer;
  558. u32 reg_set;
  559. u32 val_set;
  560. u32 val_clear;
  561. u32 reg_ack;
  562. u32 reg_post;
  563. u32 val_reset;
  564. } fw_domain[FW_DOMAIN_ID_COUNT];
  565. };
  566. /* Iterate over initialised fw domains */
  567. #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
  568. for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
  569. (i__) < FW_DOMAIN_ID_COUNT; \
  570. (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
  571. if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
  572. #define for_each_fw_domain(domain__, dev_priv__, i__) \
  573. for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
  574. #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
  575. func(is_mobile) sep \
  576. func(is_i85x) sep \
  577. func(is_i915g) sep \
  578. func(is_i945gm) sep \
  579. func(is_g33) sep \
  580. func(need_gfx_hws) sep \
  581. func(is_g4x) sep \
  582. func(is_pineview) sep \
  583. func(is_broadwater) sep \
  584. func(is_crestline) sep \
  585. func(is_ivybridge) sep \
  586. func(is_valleyview) sep \
  587. func(is_haswell) sep \
  588. func(is_skylake) sep \
  589. func(is_preliminary) sep \
  590. func(has_fbc) sep \
  591. func(has_pipe_cxsr) sep \
  592. func(has_hotplug) sep \
  593. func(cursor_needs_physical) sep \
  594. func(has_overlay) sep \
  595. func(overlay_needs_physical) sep \
  596. func(supports_tv) sep \
  597. func(has_llc) sep \
  598. func(has_ddi) sep \
  599. func(has_fpga_dbg)
  600. #define DEFINE_FLAG(name) u8 name:1
  601. #define SEP_SEMICOLON ;
  602. struct intel_device_info {
  603. u32 display_mmio_offset;
  604. u16 device_id;
  605. u8 num_pipes:3;
  606. u8 num_sprites[I915_MAX_PIPES];
  607. u8 gen;
  608. u8 ring_mask; /* Rings supported by the HW */
  609. DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
  610. /* Register offsets for the various display pipes and transcoders */
  611. int pipe_offsets[I915_MAX_TRANSCODERS];
  612. int trans_offsets[I915_MAX_TRANSCODERS];
  613. int palette_offsets[I915_MAX_PIPES];
  614. int cursor_offsets[I915_MAX_PIPES];
  615. unsigned int eu_total;
  616. };
  617. #undef DEFINE_FLAG
  618. #undef SEP_SEMICOLON
  619. enum i915_cache_level {
  620. I915_CACHE_NONE = 0,
  621. I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
  622. I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
  623. caches, eg sampler/render caches, and the
  624. large Last-Level-Cache. LLC is coherent with
  625. the CPU, but L3 is only visible to the GPU. */
  626. I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
  627. };
  628. struct i915_ctx_hang_stats {
  629. /* This context had batch pending when hang was declared */
  630. unsigned batch_pending;
  631. /* This context had batch active when hang was declared */
  632. unsigned batch_active;
  633. /* Time when this context was last blamed for a GPU reset */
  634. unsigned long guilty_ts;
  635. /* If the contexts causes a second GPU hang within this time,
  636. * it is permanently banned from submitting any more work.
  637. */
  638. unsigned long ban_period_seconds;
  639. /* This context is banned to submit more work */
  640. bool banned;
  641. };
  642. /* This must match up with the value previously used for execbuf2.rsvd1. */
  643. #define DEFAULT_CONTEXT_HANDLE 0
  644. /**
  645. * struct intel_context - as the name implies, represents a context.
  646. * @ref: reference count.
  647. * @user_handle: userspace tracking identity for this context.
  648. * @remap_slice: l3 row remapping information.
  649. * @file_priv: filp associated with this context (NULL for global default
  650. * context).
  651. * @hang_stats: information about the role of this context in possible GPU
  652. * hangs.
  653. * @vm: virtual memory space used by this context.
  654. * @legacy_hw_ctx: render context backing object and whether it is correctly
  655. * initialized (legacy ring submission mechanism only).
  656. * @link: link in the global list of contexts.
  657. *
  658. * Contexts are memory images used by the hardware to store copies of their
  659. * internal state.
  660. */
  661. struct intel_context {
  662. struct kref ref;
  663. int user_handle;
  664. uint8_t remap_slice;
  665. struct drm_i915_file_private *file_priv;
  666. struct i915_ctx_hang_stats hang_stats;
  667. struct i915_hw_ppgtt *ppgtt;
  668. /* Legacy ring buffer submission */
  669. struct {
  670. struct drm_i915_gem_object *rcs_state;
  671. bool initialized;
  672. } legacy_hw_ctx;
  673. /* Execlists */
  674. bool rcs_initialized;
  675. struct {
  676. struct drm_i915_gem_object *state;
  677. struct intel_ringbuffer *ringbuf;
  678. int pin_count;
  679. } engine[I915_NUM_RINGS];
  680. struct list_head link;
  681. };
  682. struct i915_fbc {
  683. unsigned long uncompressed_size;
  684. unsigned threshold;
  685. unsigned int fb_id;
  686. struct intel_crtc *crtc;
  687. int y;
  688. struct drm_mm_node compressed_fb;
  689. struct drm_mm_node *compressed_llb;
  690. bool false_color;
  691. /* Tracks whether the HW is actually enabled, not whether the feature is
  692. * possible. */
  693. bool enabled;
  694. /* On gen8 some rings cannont perform fbc clean operation so for now
  695. * we are doing this on SW with mmio.
  696. * This variable works in the opposite information direction
  697. * of ring->fbc_dirty telling software on frontbuffer tracking
  698. * to perform the cache clean on sw side.
  699. */
  700. bool need_sw_cache_clean;
  701. struct intel_fbc_work {
  702. struct delayed_work work;
  703. struct drm_crtc *crtc;
  704. struct drm_framebuffer *fb;
  705. } *fbc_work;
  706. enum no_fbc_reason {
  707. FBC_OK, /* FBC is enabled */
  708. FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
  709. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  710. FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
  711. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  712. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  713. FBC_BAD_PLANE, /* fbc not supported on plane */
  714. FBC_NOT_TILED, /* buffer not tiled */
  715. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  716. FBC_MODULE_PARAM,
  717. FBC_CHIP_DEFAULT, /* disabled by default on this chip */
  718. } no_fbc_reason;
  719. };
  720. /**
  721. * HIGH_RR is the highest eDP panel refresh rate read from EDID
  722. * LOW_RR is the lowest eDP panel refresh rate found from EDID
  723. * parsing for same resolution.
  724. */
  725. enum drrs_refresh_rate_type {
  726. DRRS_HIGH_RR,
  727. DRRS_LOW_RR,
  728. DRRS_MAX_RR, /* RR count */
  729. };
  730. enum drrs_support_type {
  731. DRRS_NOT_SUPPORTED = 0,
  732. STATIC_DRRS_SUPPORT = 1,
  733. SEAMLESS_DRRS_SUPPORT = 2
  734. };
  735. struct intel_dp;
  736. struct i915_drrs {
  737. struct mutex mutex;
  738. struct delayed_work work;
  739. struct intel_dp *dp;
  740. unsigned busy_frontbuffer_bits;
  741. enum drrs_refresh_rate_type refresh_rate_type;
  742. enum drrs_support_type type;
  743. };
  744. struct i915_psr {
  745. struct mutex lock;
  746. bool sink_support;
  747. bool source_ok;
  748. struct intel_dp *enabled;
  749. bool active;
  750. struct delayed_work work;
  751. unsigned busy_frontbuffer_bits;
  752. bool link_standby;
  753. };
  754. enum intel_pch {
  755. PCH_NONE = 0, /* No PCH present */
  756. PCH_IBX, /* Ibexpeak PCH */
  757. PCH_CPT, /* Cougarpoint PCH */
  758. PCH_LPT, /* Lynxpoint PCH */
  759. PCH_SPT, /* Sunrisepoint PCH */
  760. PCH_NOP,
  761. };
  762. enum intel_sbi_destination {
  763. SBI_ICLK,
  764. SBI_MPHY,
  765. };
  766. #define QUIRK_PIPEA_FORCE (1<<0)
  767. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  768. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  769. #define QUIRK_BACKLIGHT_PRESENT (1<<3)
  770. #define QUIRK_PIPEB_FORCE (1<<4)
  771. #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
  772. struct intel_fbdev;
  773. struct intel_fbc_work;
  774. struct intel_gmbus {
  775. struct i2c_adapter adapter;
  776. u32 force_bit;
  777. u32 reg0;
  778. u32 gpio_reg;
  779. struct i2c_algo_bit_data bit_algo;
  780. struct drm_i915_private *dev_priv;
  781. };
  782. struct i915_suspend_saved_registers {
  783. u8 saveLBB;
  784. u32 saveDSPACNTR;
  785. u32 saveDSPBCNTR;
  786. u32 saveDSPARB;
  787. u32 savePIPEACONF;
  788. u32 savePIPEBCONF;
  789. u32 savePIPEASRC;
  790. u32 savePIPEBSRC;
  791. u32 saveFPA0;
  792. u32 saveFPA1;
  793. u32 saveDPLL_A;
  794. u32 saveDPLL_A_MD;
  795. u32 saveHTOTAL_A;
  796. u32 saveHBLANK_A;
  797. u32 saveHSYNC_A;
  798. u32 saveVTOTAL_A;
  799. u32 saveVBLANK_A;
  800. u32 saveVSYNC_A;
  801. u32 saveBCLRPAT_A;
  802. u32 saveTRANSACONF;
  803. u32 saveTRANS_HTOTAL_A;
  804. u32 saveTRANS_HBLANK_A;
  805. u32 saveTRANS_HSYNC_A;
  806. u32 saveTRANS_VTOTAL_A;
  807. u32 saveTRANS_VBLANK_A;
  808. u32 saveTRANS_VSYNC_A;
  809. u32 savePIPEASTAT;
  810. u32 saveDSPASTRIDE;
  811. u32 saveDSPASIZE;
  812. u32 saveDSPAPOS;
  813. u32 saveDSPAADDR;
  814. u32 saveDSPASURF;
  815. u32 saveDSPATILEOFF;
  816. u32 savePFIT_PGM_RATIOS;
  817. u32 saveBLC_HIST_CTL;
  818. u32 saveBLC_PWM_CTL;
  819. u32 saveBLC_PWM_CTL2;
  820. u32 saveBLC_CPU_PWM_CTL;
  821. u32 saveBLC_CPU_PWM_CTL2;
  822. u32 saveFPB0;
  823. u32 saveFPB1;
  824. u32 saveDPLL_B;
  825. u32 saveDPLL_B_MD;
  826. u32 saveHTOTAL_B;
  827. u32 saveHBLANK_B;
  828. u32 saveHSYNC_B;
  829. u32 saveVTOTAL_B;
  830. u32 saveVBLANK_B;
  831. u32 saveVSYNC_B;
  832. u32 saveBCLRPAT_B;
  833. u32 saveTRANSBCONF;
  834. u32 saveTRANS_HTOTAL_B;
  835. u32 saveTRANS_HBLANK_B;
  836. u32 saveTRANS_HSYNC_B;
  837. u32 saveTRANS_VTOTAL_B;
  838. u32 saveTRANS_VBLANK_B;
  839. u32 saveTRANS_VSYNC_B;
  840. u32 savePIPEBSTAT;
  841. u32 saveDSPBSTRIDE;
  842. u32 saveDSPBSIZE;
  843. u32 saveDSPBPOS;
  844. u32 saveDSPBADDR;
  845. u32 saveDSPBSURF;
  846. u32 saveDSPBTILEOFF;
  847. u32 saveVGA0;
  848. u32 saveVGA1;
  849. u32 saveVGA_PD;
  850. u32 saveVGACNTRL;
  851. u32 saveADPA;
  852. u32 saveLVDS;
  853. u32 savePP_ON_DELAYS;
  854. u32 savePP_OFF_DELAYS;
  855. u32 saveDVOA;
  856. u32 saveDVOB;
  857. u32 saveDVOC;
  858. u32 savePP_ON;
  859. u32 savePP_OFF;
  860. u32 savePP_CONTROL;
  861. u32 savePP_DIVISOR;
  862. u32 savePFIT_CONTROL;
  863. u32 save_palette_a[256];
  864. u32 save_palette_b[256];
  865. u32 saveFBC_CONTROL;
  866. u32 saveIER;
  867. u32 saveIIR;
  868. u32 saveIMR;
  869. u32 saveDEIER;
  870. u32 saveDEIMR;
  871. u32 saveGTIER;
  872. u32 saveGTIMR;
  873. u32 saveFDI_RXA_IMR;
  874. u32 saveFDI_RXB_IMR;
  875. u32 saveCACHE_MODE_0;
  876. u32 saveMI_ARB_STATE;
  877. u32 saveSWF0[16];
  878. u32 saveSWF1[16];
  879. u32 saveSWF2[3];
  880. u8 saveMSR;
  881. u8 saveSR[8];
  882. u8 saveGR[25];
  883. u8 saveAR_INDEX;
  884. u8 saveAR[21];
  885. u8 saveDACMASK;
  886. u8 saveCR[37];
  887. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  888. u32 saveCURACNTR;
  889. u32 saveCURAPOS;
  890. u32 saveCURABASE;
  891. u32 saveCURBCNTR;
  892. u32 saveCURBPOS;
  893. u32 saveCURBBASE;
  894. u32 saveCURSIZE;
  895. u32 saveDP_B;
  896. u32 saveDP_C;
  897. u32 saveDP_D;
  898. u32 savePIPEA_GMCH_DATA_M;
  899. u32 savePIPEB_GMCH_DATA_M;
  900. u32 savePIPEA_GMCH_DATA_N;
  901. u32 savePIPEB_GMCH_DATA_N;
  902. u32 savePIPEA_DP_LINK_M;
  903. u32 savePIPEB_DP_LINK_M;
  904. u32 savePIPEA_DP_LINK_N;
  905. u32 savePIPEB_DP_LINK_N;
  906. u32 saveFDI_RXA_CTL;
  907. u32 saveFDI_TXA_CTL;
  908. u32 saveFDI_RXB_CTL;
  909. u32 saveFDI_TXB_CTL;
  910. u32 savePFA_CTL_1;
  911. u32 savePFB_CTL_1;
  912. u32 savePFA_WIN_SZ;
  913. u32 savePFB_WIN_SZ;
  914. u32 savePFA_WIN_POS;
  915. u32 savePFB_WIN_POS;
  916. u32 savePCH_DREF_CONTROL;
  917. u32 saveDISP_ARB_CTL;
  918. u32 savePIPEA_DATA_M1;
  919. u32 savePIPEA_DATA_N1;
  920. u32 savePIPEA_LINK_M1;
  921. u32 savePIPEA_LINK_N1;
  922. u32 savePIPEB_DATA_M1;
  923. u32 savePIPEB_DATA_N1;
  924. u32 savePIPEB_LINK_M1;
  925. u32 savePIPEB_LINK_N1;
  926. u32 saveMCHBAR_RENDER_STANDBY;
  927. u32 savePCH_PORT_HOTPLUG;
  928. u16 saveGCDGMBUS;
  929. };
  930. struct vlv_s0ix_state {
  931. /* GAM */
  932. u32 wr_watermark;
  933. u32 gfx_prio_ctrl;
  934. u32 arb_mode;
  935. u32 gfx_pend_tlb0;
  936. u32 gfx_pend_tlb1;
  937. u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
  938. u32 media_max_req_count;
  939. u32 gfx_max_req_count;
  940. u32 render_hwsp;
  941. u32 ecochk;
  942. u32 bsd_hwsp;
  943. u32 blt_hwsp;
  944. u32 tlb_rd_addr;
  945. /* MBC */
  946. u32 g3dctl;
  947. u32 gsckgctl;
  948. u32 mbctl;
  949. /* GCP */
  950. u32 ucgctl1;
  951. u32 ucgctl3;
  952. u32 rcgctl1;
  953. u32 rcgctl2;
  954. u32 rstctl;
  955. u32 misccpctl;
  956. /* GPM */
  957. u32 gfxpause;
  958. u32 rpdeuhwtc;
  959. u32 rpdeuc;
  960. u32 ecobus;
  961. u32 pwrdwnupctl;
  962. u32 rp_down_timeout;
  963. u32 rp_deucsw;
  964. u32 rcubmabdtmr;
  965. u32 rcedata;
  966. u32 spare2gh;
  967. /* Display 1 CZ domain */
  968. u32 gt_imr;
  969. u32 gt_ier;
  970. u32 pm_imr;
  971. u32 pm_ier;
  972. u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
  973. /* GT SA CZ domain */
  974. u32 tilectl;
  975. u32 gt_fifoctl;
  976. u32 gtlc_wake_ctrl;
  977. u32 gtlc_survive;
  978. u32 pmwgicz;
  979. /* Display 2 CZ domain */
  980. u32 gu_ctl0;
  981. u32 gu_ctl1;
  982. u32 clock_gate_dis2;
  983. };
  984. struct intel_rps_ei {
  985. u32 cz_clock;
  986. u32 render_c0;
  987. u32 media_c0;
  988. };
  989. struct intel_gen6_power_mgmt {
  990. /*
  991. * work, interrupts_enabled and pm_iir are protected by
  992. * dev_priv->irq_lock
  993. */
  994. struct work_struct work;
  995. bool interrupts_enabled;
  996. u32 pm_iir;
  997. /* Frequencies are stored in potentially platform dependent multiples.
  998. * In other words, *_freq needs to be multiplied by X to be interesting.
  999. * Soft limits are those which are used for the dynamic reclocking done
  1000. * by the driver (raise frequencies under heavy loads, and lower for
  1001. * lighter loads). Hard limits are those imposed by the hardware.
  1002. *
  1003. * A distinction is made for overclocking, which is never enabled by
  1004. * default, and is considered to be above the hard limit if it's
  1005. * possible at all.
  1006. */
  1007. u8 cur_freq; /* Current frequency (cached, may not == HW) */
  1008. u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
  1009. u8 max_freq_softlimit; /* Max frequency permitted by the driver */
  1010. u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
  1011. u8 min_freq; /* AKA RPn. Minimum frequency */
  1012. u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
  1013. u8 rp1_freq; /* "less than" RP0 power/freqency */
  1014. u8 rp0_freq; /* Non-overclocked max frequency. */
  1015. u32 cz_freq;
  1016. u32 ei_interrupt_count;
  1017. int last_adj;
  1018. enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
  1019. bool enabled;
  1020. struct delayed_work delayed_resume_work;
  1021. /* manual wa residency calculations */
  1022. struct intel_rps_ei up_ei, down_ei;
  1023. /*
  1024. * Protects RPS/RC6 register access and PCU communication.
  1025. * Must be taken after struct_mutex if nested.
  1026. */
  1027. struct mutex hw_lock;
  1028. };
  1029. /* defined intel_pm.c */
  1030. extern spinlock_t mchdev_lock;
  1031. struct intel_ilk_power_mgmt {
  1032. u8 cur_delay;
  1033. u8 min_delay;
  1034. u8 max_delay;
  1035. u8 fmax;
  1036. u8 fstart;
  1037. u64 last_count1;
  1038. unsigned long last_time1;
  1039. unsigned long chipset_power;
  1040. u64 last_count2;
  1041. u64 last_time2;
  1042. unsigned long gfx_power;
  1043. u8 corr;
  1044. int c_m;
  1045. int r_t;
  1046. struct drm_i915_gem_object *pwrctx;
  1047. struct drm_i915_gem_object *renderctx;
  1048. };
  1049. struct drm_i915_private;
  1050. struct i915_power_well;
  1051. struct i915_power_well_ops {
  1052. /*
  1053. * Synchronize the well's hw state to match the current sw state, for
  1054. * example enable/disable it based on the current refcount. Called
  1055. * during driver init and resume time, possibly after first calling
  1056. * the enable/disable handlers.
  1057. */
  1058. void (*sync_hw)(struct drm_i915_private *dev_priv,
  1059. struct i915_power_well *power_well);
  1060. /*
  1061. * Enable the well and resources that depend on it (for example
  1062. * interrupts located on the well). Called after the 0->1 refcount
  1063. * transition.
  1064. */
  1065. void (*enable)(struct drm_i915_private *dev_priv,
  1066. struct i915_power_well *power_well);
  1067. /*
  1068. * Disable the well and resources that depend on it. Called after
  1069. * the 1->0 refcount transition.
  1070. */
  1071. void (*disable)(struct drm_i915_private *dev_priv,
  1072. struct i915_power_well *power_well);
  1073. /* Returns the hw enabled state. */
  1074. bool (*is_enabled)(struct drm_i915_private *dev_priv,
  1075. struct i915_power_well *power_well);
  1076. };
  1077. /* Power well structure for haswell */
  1078. struct i915_power_well {
  1079. const char *name;
  1080. bool always_on;
  1081. /* power well enable/disable usage count */
  1082. int count;
  1083. /* cached hw enabled state */
  1084. bool hw_enabled;
  1085. unsigned long domains;
  1086. unsigned long data;
  1087. const struct i915_power_well_ops *ops;
  1088. };
  1089. struct i915_power_domains {
  1090. /*
  1091. * Power wells needed for initialization at driver init and suspend
  1092. * time are on. They are kept on until after the first modeset.
  1093. */
  1094. bool init_power_on;
  1095. bool initializing;
  1096. int power_well_count;
  1097. struct mutex lock;
  1098. int domain_use_count[POWER_DOMAIN_NUM];
  1099. struct i915_power_well *power_wells;
  1100. };
  1101. #define MAX_L3_SLICES 2
  1102. struct intel_l3_parity {
  1103. u32 *remap_info[MAX_L3_SLICES];
  1104. struct work_struct error_work;
  1105. int which_slice;
  1106. };
  1107. struct i915_gem_batch_pool {
  1108. struct drm_device *dev;
  1109. struct list_head cache_list;
  1110. };
  1111. struct i915_gem_mm {
  1112. /** Memory allocator for GTT stolen memory */
  1113. struct drm_mm stolen;
  1114. /** List of all objects in gtt_space. Used to restore gtt
  1115. * mappings on resume */
  1116. struct list_head bound_list;
  1117. /**
  1118. * List of objects which are not bound to the GTT (thus
  1119. * are idle and not used by the GPU) but still have
  1120. * (presumably uncached) pages still attached.
  1121. */
  1122. struct list_head unbound_list;
  1123. /*
  1124. * A pool of objects to use as shadow copies of client batch buffers
  1125. * when the command parser is enabled. Prevents the client from
  1126. * modifying the batch contents after software parsing.
  1127. */
  1128. struct i915_gem_batch_pool batch_pool;
  1129. /** Usable portion of the GTT for GEM */
  1130. unsigned long stolen_base; /* limited to low memory (32-bit) */
  1131. /** PPGTT used for aliasing the PPGTT with the GTT */
  1132. struct i915_hw_ppgtt *aliasing_ppgtt;
  1133. struct notifier_block oom_notifier;
  1134. struct shrinker shrinker;
  1135. bool shrinker_no_lock_stealing;
  1136. /** LRU list of objects with fence regs on them. */
  1137. struct list_head fence_list;
  1138. /**
  1139. * We leave the user IRQ off as much as possible,
  1140. * but this means that requests will finish and never
  1141. * be retired once the system goes idle. Set a timer to
  1142. * fire periodically while the ring is running. When it
  1143. * fires, go retire requests.
  1144. */
  1145. struct delayed_work retire_work;
  1146. /**
  1147. * When we detect an idle GPU, we want to turn on
  1148. * powersaving features. So once we see that there
  1149. * are no more requests outstanding and no more
  1150. * arrive within a small period of time, we fire
  1151. * off the idle_work.
  1152. */
  1153. struct delayed_work idle_work;
  1154. /**
  1155. * Are we in a non-interruptible section of code like
  1156. * modesetting?
  1157. */
  1158. bool interruptible;
  1159. /**
  1160. * Is the GPU currently considered idle, or busy executing userspace
  1161. * requests? Whilst idle, we attempt to power down the hardware and
  1162. * display clocks. In order to reduce the effect on performance, there
  1163. * is a slight delay before we do so.
  1164. */
  1165. bool busy;
  1166. /* the indicator for dispatch video commands on two BSD rings */
  1167. int bsd_ring_dispatch_index;
  1168. /** Bit 6 swizzling required for X tiling */
  1169. uint32_t bit_6_swizzle_x;
  1170. /** Bit 6 swizzling required for Y tiling */
  1171. uint32_t bit_6_swizzle_y;
  1172. /* accounting, useful for userland debugging */
  1173. spinlock_t object_stat_lock;
  1174. size_t object_memory;
  1175. u32 object_count;
  1176. };
  1177. struct drm_i915_error_state_buf {
  1178. struct drm_i915_private *i915;
  1179. unsigned bytes;
  1180. unsigned size;
  1181. int err;
  1182. u8 *buf;
  1183. loff_t start;
  1184. loff_t pos;
  1185. };
  1186. struct i915_error_state_file_priv {
  1187. struct drm_device *dev;
  1188. struct drm_i915_error_state *error;
  1189. };
  1190. struct i915_gpu_error {
  1191. /* For hangcheck timer */
  1192. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  1193. #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
  1194. /* Hang gpu twice in this window and your context gets banned */
  1195. #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
  1196. struct workqueue_struct *hangcheck_wq;
  1197. struct delayed_work hangcheck_work;
  1198. /* For reset and error_state handling. */
  1199. spinlock_t lock;
  1200. /* Protected by the above dev->gpu_error.lock. */
  1201. struct drm_i915_error_state *first_error;
  1202. unsigned long missed_irq_rings;
  1203. /**
  1204. * State variable controlling the reset flow and count
  1205. *
  1206. * This is a counter which gets incremented when reset is triggered,
  1207. * and again when reset has been handled. So odd values (lowest bit set)
  1208. * means that reset is in progress and even values that
  1209. * (reset_counter >> 1):th reset was successfully completed.
  1210. *
  1211. * If reset is not completed succesfully, the I915_WEDGE bit is
  1212. * set meaning that hardware is terminally sour and there is no
  1213. * recovery. All waiters on the reset_queue will be woken when
  1214. * that happens.
  1215. *
  1216. * This counter is used by the wait_seqno code to notice that reset
  1217. * event happened and it needs to restart the entire ioctl (since most
  1218. * likely the seqno it waited for won't ever signal anytime soon).
  1219. *
  1220. * This is important for lock-free wait paths, where no contended lock
  1221. * naturally enforces the correct ordering between the bail-out of the
  1222. * waiter and the gpu reset work code.
  1223. */
  1224. atomic_t reset_counter;
  1225. #define I915_RESET_IN_PROGRESS_FLAG 1
  1226. #define I915_WEDGED (1 << 31)
  1227. /**
  1228. * Waitqueue to signal when the reset has completed. Used by clients
  1229. * that wait for dev_priv->mm.wedged to settle.
  1230. */
  1231. wait_queue_head_t reset_queue;
  1232. /* Userspace knobs for gpu hang simulation;
  1233. * combines both a ring mask, and extra flags
  1234. */
  1235. u32 stop_rings;
  1236. #define I915_STOP_RING_ALLOW_BAN (1 << 31)
  1237. #define I915_STOP_RING_ALLOW_WARN (1 << 30)
  1238. /* For missed irq/seqno simulation. */
  1239. unsigned int test_irq_rings;
  1240. /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
  1241. bool reload_in_reset;
  1242. };
  1243. enum modeset_restore {
  1244. MODESET_ON_LID_OPEN,
  1245. MODESET_DONE,
  1246. MODESET_SUSPENDED,
  1247. };
  1248. struct ddi_vbt_port_info {
  1249. /*
  1250. * This is an index in the HDMI/DVI DDI buffer translation table.
  1251. * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
  1252. * populate this field.
  1253. */
  1254. #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
  1255. uint8_t hdmi_level_shift;
  1256. uint8_t supports_dvi:1;
  1257. uint8_t supports_hdmi:1;
  1258. uint8_t supports_dp:1;
  1259. };
  1260. enum psr_lines_to_wait {
  1261. PSR_0_LINES_TO_WAIT = 0,
  1262. PSR_1_LINE_TO_WAIT,
  1263. PSR_4_LINES_TO_WAIT,
  1264. PSR_8_LINES_TO_WAIT
  1265. };
  1266. struct intel_vbt_data {
  1267. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  1268. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  1269. /* Feature bits */
  1270. unsigned int int_tv_support:1;
  1271. unsigned int lvds_dither:1;
  1272. unsigned int lvds_vbt:1;
  1273. unsigned int int_crt_support:1;
  1274. unsigned int lvds_use_ssc:1;
  1275. unsigned int display_clock_mode:1;
  1276. unsigned int fdi_rx_polarity_inverted:1;
  1277. unsigned int has_mipi:1;
  1278. int lvds_ssc_freq;
  1279. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  1280. enum drrs_support_type drrs_type;
  1281. /* eDP */
  1282. int edp_rate;
  1283. int edp_lanes;
  1284. int edp_preemphasis;
  1285. int edp_vswing;
  1286. bool edp_initialized;
  1287. bool edp_support;
  1288. int edp_bpp;
  1289. struct edp_power_seq edp_pps;
  1290. struct {
  1291. bool full_link;
  1292. bool require_aux_wakeup;
  1293. int idle_frames;
  1294. enum psr_lines_to_wait lines_to_wait;
  1295. int tp1_wakeup_time;
  1296. int tp2_tp3_wakeup_time;
  1297. } psr;
  1298. struct {
  1299. u16 pwm_freq_hz;
  1300. bool present;
  1301. bool active_low_pwm;
  1302. u8 min_brightness; /* min_brightness/255 of max */
  1303. } backlight;
  1304. /* MIPI DSI */
  1305. struct {
  1306. u16 port;
  1307. u16 panel_id;
  1308. struct mipi_config *config;
  1309. struct mipi_pps_data *pps;
  1310. u8 seq_version;
  1311. u32 size;
  1312. u8 *data;
  1313. u8 *sequence[MIPI_SEQ_MAX];
  1314. } dsi;
  1315. int crt_ddc_pin;
  1316. int child_dev_num;
  1317. union child_device_config *child_dev;
  1318. struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
  1319. };
  1320. enum intel_ddb_partitioning {
  1321. INTEL_DDB_PART_1_2,
  1322. INTEL_DDB_PART_5_6, /* IVB+ */
  1323. };
  1324. struct intel_wm_level {
  1325. bool enable;
  1326. uint32_t pri_val;
  1327. uint32_t spr_val;
  1328. uint32_t cur_val;
  1329. uint32_t fbc_val;
  1330. };
  1331. struct ilk_wm_values {
  1332. uint32_t wm_pipe[3];
  1333. uint32_t wm_lp[3];
  1334. uint32_t wm_lp_spr[3];
  1335. uint32_t wm_linetime[3];
  1336. bool enable_fbc_wm;
  1337. enum intel_ddb_partitioning partitioning;
  1338. };
  1339. struct skl_ddb_entry {
  1340. uint16_t start, end; /* in number of blocks, 'end' is exclusive */
  1341. };
  1342. static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
  1343. {
  1344. return entry->end - entry->start;
  1345. }
  1346. static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
  1347. const struct skl_ddb_entry *e2)
  1348. {
  1349. if (e1->start == e2->start && e1->end == e2->end)
  1350. return true;
  1351. return false;
  1352. }
  1353. struct skl_ddb_allocation {
  1354. struct skl_ddb_entry pipe[I915_MAX_PIPES];
  1355. struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
  1356. struct skl_ddb_entry cursor[I915_MAX_PIPES];
  1357. };
  1358. struct skl_wm_values {
  1359. bool dirty[I915_MAX_PIPES];
  1360. struct skl_ddb_allocation ddb;
  1361. uint32_t wm_linetime[I915_MAX_PIPES];
  1362. uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
  1363. uint32_t cursor[I915_MAX_PIPES][8];
  1364. uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
  1365. uint32_t cursor_trans[I915_MAX_PIPES];
  1366. };
  1367. struct skl_wm_level {
  1368. bool plane_en[I915_MAX_PLANES];
  1369. bool cursor_en;
  1370. uint16_t plane_res_b[I915_MAX_PLANES];
  1371. uint8_t plane_res_l[I915_MAX_PLANES];
  1372. uint16_t cursor_res_b;
  1373. uint8_t cursor_res_l;
  1374. };
  1375. /*
  1376. * This struct helps tracking the state needed for runtime PM, which puts the
  1377. * device in PCI D3 state. Notice that when this happens, nothing on the
  1378. * graphics device works, even register access, so we don't get interrupts nor
  1379. * anything else.
  1380. *
  1381. * Every piece of our code that needs to actually touch the hardware needs to
  1382. * either call intel_runtime_pm_get or call intel_display_power_get with the
  1383. * appropriate power domain.
  1384. *
  1385. * Our driver uses the autosuspend delay feature, which means we'll only really
  1386. * suspend if we stay with zero refcount for a certain amount of time. The
  1387. * default value is currently very conservative (see intel_runtime_pm_enable), but
  1388. * it can be changed with the standard runtime PM files from sysfs.
  1389. *
  1390. * The irqs_disabled variable becomes true exactly after we disable the IRQs and
  1391. * goes back to false exactly before we reenable the IRQs. We use this variable
  1392. * to check if someone is trying to enable/disable IRQs while they're supposed
  1393. * to be disabled. This shouldn't happen and we'll print some error messages in
  1394. * case it happens.
  1395. *
  1396. * For more, read the Documentation/power/runtime_pm.txt.
  1397. */
  1398. struct i915_runtime_pm {
  1399. bool suspended;
  1400. bool irqs_enabled;
  1401. };
  1402. enum intel_pipe_crc_source {
  1403. INTEL_PIPE_CRC_SOURCE_NONE,
  1404. INTEL_PIPE_CRC_SOURCE_PLANE1,
  1405. INTEL_PIPE_CRC_SOURCE_PLANE2,
  1406. INTEL_PIPE_CRC_SOURCE_PF,
  1407. INTEL_PIPE_CRC_SOURCE_PIPE,
  1408. /* TV/DP on pre-gen5/vlv can't use the pipe source. */
  1409. INTEL_PIPE_CRC_SOURCE_TV,
  1410. INTEL_PIPE_CRC_SOURCE_DP_B,
  1411. INTEL_PIPE_CRC_SOURCE_DP_C,
  1412. INTEL_PIPE_CRC_SOURCE_DP_D,
  1413. INTEL_PIPE_CRC_SOURCE_AUTO,
  1414. INTEL_PIPE_CRC_SOURCE_MAX,
  1415. };
  1416. struct intel_pipe_crc_entry {
  1417. uint32_t frame;
  1418. uint32_t crc[5];
  1419. };
  1420. #define INTEL_PIPE_CRC_ENTRIES_NR 128
  1421. struct intel_pipe_crc {
  1422. spinlock_t lock;
  1423. bool opened; /* exclusive access to the result file */
  1424. struct intel_pipe_crc_entry *entries;
  1425. enum intel_pipe_crc_source source;
  1426. int head, tail;
  1427. wait_queue_head_t wq;
  1428. };
  1429. struct i915_frontbuffer_tracking {
  1430. struct mutex lock;
  1431. /*
  1432. * Tracking bits for delayed frontbuffer flushing du to gpu activity or
  1433. * scheduled flips.
  1434. */
  1435. unsigned busy_bits;
  1436. unsigned flip_bits;
  1437. };
  1438. struct i915_wa_reg {
  1439. u32 addr;
  1440. u32 value;
  1441. /* bitmask representing WA bits */
  1442. u32 mask;
  1443. };
  1444. #define I915_MAX_WA_REGS 16
  1445. struct i915_workarounds {
  1446. struct i915_wa_reg reg[I915_MAX_WA_REGS];
  1447. u32 count;
  1448. };
  1449. struct i915_virtual_gpu {
  1450. bool active;
  1451. };
  1452. struct drm_i915_private {
  1453. struct drm_device *dev;
  1454. struct kmem_cache *slab;
  1455. const struct intel_device_info info;
  1456. int relative_constants_mode;
  1457. void __iomem *regs;
  1458. struct intel_uncore uncore;
  1459. struct i915_virtual_gpu vgpu;
  1460. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  1461. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  1462. * controller on different i2c buses. */
  1463. struct mutex gmbus_mutex;
  1464. /**
  1465. * Base address of the gmbus and gpio block.
  1466. */
  1467. uint32_t gpio_mmio_base;
  1468. /* MMIO base address for MIPI regs */
  1469. uint32_t mipi_mmio_base;
  1470. wait_queue_head_t gmbus_wait_queue;
  1471. struct pci_dev *bridge_dev;
  1472. struct intel_engine_cs ring[I915_NUM_RINGS];
  1473. struct drm_i915_gem_object *semaphore_obj;
  1474. uint32_t last_seqno, next_seqno;
  1475. struct drm_dma_handle *status_page_dmah;
  1476. struct resource mch_res;
  1477. /* protects the irq masks */
  1478. spinlock_t irq_lock;
  1479. /* protects the mmio flip data */
  1480. spinlock_t mmio_flip_lock;
  1481. bool display_irqs_enabled;
  1482. /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
  1483. struct pm_qos_request pm_qos;
  1484. /* DPIO indirect register protection */
  1485. struct mutex dpio_lock;
  1486. /** Cached value of IMR to avoid reads in updating the bitfield */
  1487. union {
  1488. u32 irq_mask;
  1489. u32 de_irq_mask[I915_MAX_PIPES];
  1490. };
  1491. u32 gt_irq_mask;
  1492. u32 pm_irq_mask;
  1493. u32 pm_rps_events;
  1494. u32 pipestat_irq_mask[I915_MAX_PIPES];
  1495. struct work_struct hotplug_work;
  1496. struct {
  1497. unsigned long hpd_last_jiffies;
  1498. int hpd_cnt;
  1499. enum {
  1500. HPD_ENABLED = 0,
  1501. HPD_DISABLED = 1,
  1502. HPD_MARK_DISABLED = 2
  1503. } hpd_mark;
  1504. } hpd_stats[HPD_NUM_PINS];
  1505. u32 hpd_event_bits;
  1506. struct delayed_work hotplug_reenable_work;
  1507. struct i915_fbc fbc;
  1508. struct i915_drrs drrs;
  1509. struct intel_opregion opregion;
  1510. struct intel_vbt_data vbt;
  1511. bool preserve_bios_swizzle;
  1512. /* overlay */
  1513. struct intel_overlay *overlay;
  1514. /* backlight registers and fields in struct intel_panel */
  1515. struct mutex backlight_lock;
  1516. /* LVDS info */
  1517. bool no_aux_handshake;
  1518. /* protects panel power sequencer state */
  1519. struct mutex pps_mutex;
  1520. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  1521. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  1522. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  1523. unsigned int fsb_freq, mem_freq, is_ddr3;
  1524. unsigned int vlv_cdclk_freq;
  1525. unsigned int hpll_freq;
  1526. /**
  1527. * wq - Driver workqueue for GEM.
  1528. *
  1529. * NOTE: Work items scheduled here are not allowed to grab any modeset
  1530. * locks, for otherwise the flushing done in the pageflip code will
  1531. * result in deadlocks.
  1532. */
  1533. struct workqueue_struct *wq;
  1534. /* Display functions */
  1535. struct drm_i915_display_funcs display;
  1536. /* PCH chipset type */
  1537. enum intel_pch pch_type;
  1538. unsigned short pch_id;
  1539. unsigned long quirks;
  1540. enum modeset_restore modeset_restore;
  1541. struct mutex modeset_restore_lock;
  1542. struct list_head vm_list; /* Global list of all address spaces */
  1543. struct i915_gtt gtt; /* VM representing the global address space */
  1544. struct i915_gem_mm mm;
  1545. DECLARE_HASHTABLE(mm_structs, 7);
  1546. struct mutex mm_lock;
  1547. /* Kernel Modesetting */
  1548. struct sdvo_device_mapping sdvo_mappings[2];
  1549. struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
  1550. struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
  1551. wait_queue_head_t pending_flip_queue;
  1552. #ifdef CONFIG_DEBUG_FS
  1553. struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
  1554. #endif
  1555. int num_shared_dpll;
  1556. struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
  1557. int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
  1558. struct i915_workarounds workarounds;
  1559. /* Reclocking support */
  1560. bool render_reclock_avail;
  1561. bool lvds_downclock_avail;
  1562. /* indicates the reduced downclock for LVDS*/
  1563. int lvds_downclock;
  1564. struct i915_frontbuffer_tracking fb_tracking;
  1565. u16 orig_clock;
  1566. bool mchbar_need_disable;
  1567. struct intel_l3_parity l3_parity;
  1568. /* Cannot be determined by PCIID. You must always read a register. */
  1569. size_t ellc_size;
  1570. /* gen6+ rps state */
  1571. struct intel_gen6_power_mgmt rps;
  1572. /* ilk-only ips/rps state. Everything in here is protected by the global
  1573. * mchdev_lock in intel_pm.c */
  1574. struct intel_ilk_power_mgmt ips;
  1575. struct i915_power_domains power_domains;
  1576. struct i915_psr psr;
  1577. struct i915_gpu_error gpu_error;
  1578. struct drm_i915_gem_object *vlv_pctx;
  1579. #ifdef CONFIG_DRM_I915_FBDEV
  1580. /* list of fbdev register on this device */
  1581. struct intel_fbdev *fbdev;
  1582. struct work_struct fbdev_suspend_work;
  1583. #endif
  1584. struct drm_property *broadcast_rgb_property;
  1585. struct drm_property *force_audio_property;
  1586. /* hda/i915 audio component */
  1587. bool audio_component_registered;
  1588. uint32_t hw_context_size;
  1589. struct list_head context_list;
  1590. u32 fdi_rx_config;
  1591. u32 suspend_count;
  1592. struct i915_suspend_saved_registers regfile;
  1593. struct vlv_s0ix_state vlv_s0ix_state;
  1594. struct {
  1595. /*
  1596. * Raw watermark latency values:
  1597. * in 0.1us units for WM0,
  1598. * in 0.5us units for WM1+.
  1599. */
  1600. /* primary */
  1601. uint16_t pri_latency[5];
  1602. /* sprite */
  1603. uint16_t spr_latency[5];
  1604. /* cursor */
  1605. uint16_t cur_latency[5];
  1606. /*
  1607. * Raw watermark memory latency values
  1608. * for SKL for all 8 levels
  1609. * in 1us units.
  1610. */
  1611. uint16_t skl_latency[8];
  1612. /*
  1613. * The skl_wm_values structure is a bit too big for stack
  1614. * allocation, so we keep the staging struct where we store
  1615. * intermediate results here instead.
  1616. */
  1617. struct skl_wm_values skl_results;
  1618. /* current hardware state */
  1619. union {
  1620. struct ilk_wm_values hw;
  1621. struct skl_wm_values skl_hw;
  1622. };
  1623. } wm;
  1624. struct i915_runtime_pm pm;
  1625. struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
  1626. u32 long_hpd_port_mask;
  1627. u32 short_hpd_port_mask;
  1628. struct work_struct dig_port_work;
  1629. /*
  1630. * if we get a HPD irq from DP and a HPD irq from non-DP
  1631. * the non-DP HPD could block the workqueue on a mode config
  1632. * mutex getting, that userspace may have taken. However
  1633. * userspace is waiting on the DP workqueue to run which is
  1634. * blocked behind the non-DP one.
  1635. */
  1636. struct workqueue_struct *dp_wq;
  1637. /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
  1638. struct {
  1639. int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
  1640. struct intel_engine_cs *ring,
  1641. struct intel_context *ctx,
  1642. struct drm_i915_gem_execbuffer2 *args,
  1643. struct list_head *vmas,
  1644. struct drm_i915_gem_object *batch_obj,
  1645. u64 exec_start, u32 flags);
  1646. int (*init_rings)(struct drm_device *dev);
  1647. void (*cleanup_ring)(struct intel_engine_cs *ring);
  1648. void (*stop_ring)(struct intel_engine_cs *ring);
  1649. } gt;
  1650. uint32_t request_uniq;
  1651. /*
  1652. * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
  1653. * will be rejected. Instead look for a better place.
  1654. */
  1655. };
  1656. static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
  1657. {
  1658. return dev->dev_private;
  1659. }
  1660. static inline struct drm_i915_private *dev_to_i915(struct device *dev)
  1661. {
  1662. return to_i915(dev_get_drvdata(dev));
  1663. }
  1664. /* Iterate over initialised rings */
  1665. #define for_each_ring(ring__, dev_priv__, i__) \
  1666. for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
  1667. if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
  1668. enum hdmi_force_audio {
  1669. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  1670. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  1671. HDMI_AUDIO_AUTO, /* trust EDID */
  1672. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  1673. };
  1674. #define I915_GTT_OFFSET_NONE ((u32)-1)
  1675. struct drm_i915_gem_object_ops {
  1676. /* Interface between the GEM object and its backing storage.
  1677. * get_pages() is called once prior to the use of the associated set
  1678. * of pages before to binding them into the GTT, and put_pages() is
  1679. * called after we no longer need them. As we expect there to be
  1680. * associated cost with migrating pages between the backing storage
  1681. * and making them available for the GPU (e.g. clflush), we may hold
  1682. * onto the pages after they are no longer referenced by the GPU
  1683. * in case they may be used again shortly (for example migrating the
  1684. * pages to a different memory domain within the GTT). put_pages()
  1685. * will therefore most likely be called when the object itself is
  1686. * being released or under memory pressure (where we attempt to
  1687. * reap pages for the shrinker).
  1688. */
  1689. int (*get_pages)(struct drm_i915_gem_object *);
  1690. void (*put_pages)(struct drm_i915_gem_object *);
  1691. int (*dmabuf_export)(struct drm_i915_gem_object *);
  1692. void (*release)(struct drm_i915_gem_object *);
  1693. };
  1694. /*
  1695. * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
  1696. * considered to be the frontbuffer for the given plane interface-vise. This
  1697. * doesn't mean that the hw necessarily already scans it out, but that any
  1698. * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
  1699. *
  1700. * We have one bit per pipe and per scanout plane type.
  1701. */
  1702. #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
  1703. #define INTEL_FRONTBUFFER_BITS \
  1704. (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
  1705. #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
  1706. (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
  1707. #define INTEL_FRONTBUFFER_CURSOR(pipe) \
  1708. (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
  1709. #define INTEL_FRONTBUFFER_SPRITE(pipe) \
  1710. (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
  1711. #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
  1712. (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
  1713. #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
  1714. (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
  1715. struct drm_i915_gem_object {
  1716. struct drm_gem_object base;
  1717. const struct drm_i915_gem_object_ops *ops;
  1718. /** List of VMAs backed by this object */
  1719. struct list_head vma_list;
  1720. /** Stolen memory for this object, instead of being backed by shmem. */
  1721. struct drm_mm_node *stolen;
  1722. struct list_head global_list;
  1723. struct list_head ring_list;
  1724. /** Used in execbuf to temporarily hold a ref */
  1725. struct list_head obj_exec_link;
  1726. struct list_head batch_pool_list;
  1727. /**
  1728. * This is set if the object is on the active lists (has pending
  1729. * rendering and so a non-zero seqno), and is not set if it i s on
  1730. * inactive (ready to be unbound) list.
  1731. */
  1732. unsigned int active:1;
  1733. /**
  1734. * This is set if the object has been written to since last bound
  1735. * to the GTT
  1736. */
  1737. unsigned int dirty:1;
  1738. /**
  1739. * Fence register bits (if any) for this object. Will be set
  1740. * as needed when mapped into the GTT.
  1741. * Protected by dev->struct_mutex.
  1742. */
  1743. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  1744. /**
  1745. * Advice: are the backing pages purgeable?
  1746. */
  1747. unsigned int madv:2;
  1748. /**
  1749. * Current tiling mode for the object.
  1750. */
  1751. unsigned int tiling_mode:2;
  1752. /**
  1753. * Whether the tiling parameters for the currently associated fence
  1754. * register have changed. Note that for the purposes of tracking
  1755. * tiling changes we also treat the unfenced register, the register
  1756. * slot that the object occupies whilst it executes a fenced
  1757. * command (such as BLT on gen2/3), as a "fence".
  1758. */
  1759. unsigned int fence_dirty:1;
  1760. /**
  1761. * Is the object at the current location in the gtt mappable and
  1762. * fenceable? Used to avoid costly recalculations.
  1763. */
  1764. unsigned int map_and_fenceable:1;
  1765. /**
  1766. * Whether the current gtt mapping needs to be mappable (and isn't just
  1767. * mappable by accident). Track pin and fault separate for a more
  1768. * accurate mappable working set.
  1769. */
  1770. unsigned int fault_mappable:1;
  1771. unsigned int pin_mappable:1;
  1772. unsigned int pin_display:1;
  1773. /*
  1774. * Is the object to be mapped as read-only to the GPU
  1775. * Only honoured if hardware has relevant pte bit
  1776. */
  1777. unsigned long gt_ro:1;
  1778. unsigned int cache_level:3;
  1779. unsigned int cache_dirty:1;
  1780. unsigned int has_dma_mapping:1;
  1781. unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
  1782. struct sg_table *pages;
  1783. int pages_pin_count;
  1784. /* prime dma-buf support */
  1785. void *dma_buf_vmapping;
  1786. int vmapping_count;
  1787. /** Breadcrumb of last rendering to the buffer. */
  1788. struct drm_i915_gem_request *last_read_req;
  1789. struct drm_i915_gem_request *last_write_req;
  1790. /** Breadcrumb of last fenced GPU access to the buffer. */
  1791. struct drm_i915_gem_request *last_fenced_req;
  1792. /** Current tiling stride for the object, if it's tiled. */
  1793. uint32_t stride;
  1794. /** References from framebuffers, locks out tiling changes. */
  1795. unsigned long framebuffer_references;
  1796. /** Record of address bit 17 of each page at last unbind. */
  1797. unsigned long *bit_17;
  1798. union {
  1799. /** for phy allocated objects */
  1800. struct drm_dma_handle *phys_handle;
  1801. struct i915_gem_userptr {
  1802. uintptr_t ptr;
  1803. unsigned read_only :1;
  1804. unsigned workers :4;
  1805. #define I915_GEM_USERPTR_MAX_WORKERS 15
  1806. struct i915_mm_struct *mm;
  1807. struct i915_mmu_object *mmu_object;
  1808. struct work_struct *work;
  1809. } userptr;
  1810. };
  1811. };
  1812. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  1813. void i915_gem_track_fb(struct drm_i915_gem_object *old,
  1814. struct drm_i915_gem_object *new,
  1815. unsigned frontbuffer_bits);
  1816. /**
  1817. * Request queue structure.
  1818. *
  1819. * The request queue allows us to note sequence numbers that have been emitted
  1820. * and may be associated with active buffers to be retired.
  1821. *
  1822. * By keeping this list, we can avoid having to do questionable sequence
  1823. * number comparisons on buffer last_read|write_seqno. It also allows an
  1824. * emission time to be associated with the request for tracking how far ahead
  1825. * of the GPU the submission is.
  1826. */
  1827. struct drm_i915_gem_request {
  1828. struct kref ref;
  1829. /** On Which ring this request was generated */
  1830. struct intel_engine_cs *ring;
  1831. /** GEM sequence number associated with this request. */
  1832. uint32_t seqno;
  1833. /** Position in the ringbuffer of the start of the request */
  1834. u32 head;
  1835. /**
  1836. * Position in the ringbuffer of the start of the postfix.
  1837. * This is required to calculate the maximum available ringbuffer
  1838. * space without overwriting the postfix.
  1839. */
  1840. u32 postfix;
  1841. /** Position in the ringbuffer of the end of the whole request */
  1842. u32 tail;
  1843. /** Context related to this request */
  1844. struct intel_context *ctx;
  1845. /** Batch buffer related to this request if any */
  1846. struct drm_i915_gem_object *batch_obj;
  1847. /** Time at which this request was emitted, in jiffies. */
  1848. unsigned long emitted_jiffies;
  1849. /** global list entry for this request */
  1850. struct list_head list;
  1851. struct drm_i915_file_private *file_priv;
  1852. /** file_priv list entry for this request */
  1853. struct list_head client_list;
  1854. /** process identifier submitting this request */
  1855. struct pid *pid;
  1856. uint32_t uniq;
  1857. /**
  1858. * The ELSP only accepts two elements at a time, so we queue
  1859. * context/tail pairs on a given queue (ring->execlist_queue) until the
  1860. * hardware is available. The queue serves a double purpose: we also use
  1861. * it to keep track of the up to 2 contexts currently in the hardware
  1862. * (usually one in execution and the other queued up by the GPU): We
  1863. * only remove elements from the head of the queue when the hardware
  1864. * informs us that an element has been completed.
  1865. *
  1866. * All accesses to the queue are mediated by a spinlock
  1867. * (ring->execlist_lock).
  1868. */
  1869. /** Execlist link in the submission queue.*/
  1870. struct list_head execlist_link;
  1871. /** Execlists no. of times this request has been sent to the ELSP */
  1872. int elsp_submitted;
  1873. };
  1874. void i915_gem_request_free(struct kref *req_ref);
  1875. static inline uint32_t
  1876. i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
  1877. {
  1878. return req ? req->seqno : 0;
  1879. }
  1880. static inline struct intel_engine_cs *
  1881. i915_gem_request_get_ring(struct drm_i915_gem_request *req)
  1882. {
  1883. return req ? req->ring : NULL;
  1884. }
  1885. static inline void
  1886. i915_gem_request_reference(struct drm_i915_gem_request *req)
  1887. {
  1888. kref_get(&req->ref);
  1889. }
  1890. static inline void
  1891. i915_gem_request_unreference(struct drm_i915_gem_request *req)
  1892. {
  1893. WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
  1894. kref_put(&req->ref, i915_gem_request_free);
  1895. }
  1896. static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
  1897. struct drm_i915_gem_request *src)
  1898. {
  1899. if (src)
  1900. i915_gem_request_reference(src);
  1901. if (*pdst)
  1902. i915_gem_request_unreference(*pdst);
  1903. *pdst = src;
  1904. }
  1905. /*
  1906. * XXX: i915_gem_request_completed should be here but currently needs the
  1907. * definition of i915_seqno_passed() which is below. It will be moved in
  1908. * a later patch when the call to i915_seqno_passed() is obsoleted...
  1909. */
  1910. struct drm_i915_file_private {
  1911. struct drm_i915_private *dev_priv;
  1912. struct drm_file *file;
  1913. struct {
  1914. spinlock_t lock;
  1915. struct list_head request_list;
  1916. struct delayed_work idle_work;
  1917. } mm;
  1918. struct idr context_idr;
  1919. atomic_t rps_wait_boost;
  1920. struct intel_engine_cs *bsd_ring;
  1921. };
  1922. /*
  1923. * A command that requires special handling by the command parser.
  1924. */
  1925. struct drm_i915_cmd_descriptor {
  1926. /*
  1927. * Flags describing how the command parser processes the command.
  1928. *
  1929. * CMD_DESC_FIXED: The command has a fixed length if this is set,
  1930. * a length mask if not set
  1931. * CMD_DESC_SKIP: The command is allowed but does not follow the
  1932. * standard length encoding for the opcode range in
  1933. * which it falls
  1934. * CMD_DESC_REJECT: The command is never allowed
  1935. * CMD_DESC_REGISTER: The command should be checked against the
  1936. * register whitelist for the appropriate ring
  1937. * CMD_DESC_MASTER: The command is allowed if the submitting process
  1938. * is the DRM master
  1939. */
  1940. u32 flags;
  1941. #define CMD_DESC_FIXED (1<<0)
  1942. #define CMD_DESC_SKIP (1<<1)
  1943. #define CMD_DESC_REJECT (1<<2)
  1944. #define CMD_DESC_REGISTER (1<<3)
  1945. #define CMD_DESC_BITMASK (1<<4)
  1946. #define CMD_DESC_MASTER (1<<5)
  1947. /*
  1948. * The command's unique identification bits and the bitmask to get them.
  1949. * This isn't strictly the opcode field as defined in the spec and may
  1950. * also include type, subtype, and/or subop fields.
  1951. */
  1952. struct {
  1953. u32 value;
  1954. u32 mask;
  1955. } cmd;
  1956. /*
  1957. * The command's length. The command is either fixed length (i.e. does
  1958. * not include a length field) or has a length field mask. The flag
  1959. * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
  1960. * a length mask. All command entries in a command table must include
  1961. * length information.
  1962. */
  1963. union {
  1964. u32 fixed;
  1965. u32 mask;
  1966. } length;
  1967. /*
  1968. * Describes where to find a register address in the command to check
  1969. * against the ring's register whitelist. Only valid if flags has the
  1970. * CMD_DESC_REGISTER bit set.
  1971. */
  1972. struct {
  1973. u32 offset;
  1974. u32 mask;
  1975. } reg;
  1976. #define MAX_CMD_DESC_BITMASKS 3
  1977. /*
  1978. * Describes command checks where a particular dword is masked and
  1979. * compared against an expected value. If the command does not match
  1980. * the expected value, the parser rejects it. Only valid if flags has
  1981. * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
  1982. * are valid.
  1983. *
  1984. * If the check specifies a non-zero condition_mask then the parser
  1985. * only performs the check when the bits specified by condition_mask
  1986. * are non-zero.
  1987. */
  1988. struct {
  1989. u32 offset;
  1990. u32 mask;
  1991. u32 expected;
  1992. u32 condition_offset;
  1993. u32 condition_mask;
  1994. } bits[MAX_CMD_DESC_BITMASKS];
  1995. };
  1996. /*
  1997. * A table of commands requiring special handling by the command parser.
  1998. *
  1999. * Each ring has an array of tables. Each table consists of an array of command
  2000. * descriptors, which must be sorted with command opcodes in ascending order.
  2001. */
  2002. struct drm_i915_cmd_table {
  2003. const struct drm_i915_cmd_descriptor *table;
  2004. int count;
  2005. };
  2006. /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
  2007. #define __I915__(p) ({ \
  2008. struct drm_i915_private *__p; \
  2009. if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
  2010. __p = (struct drm_i915_private *)p; \
  2011. else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
  2012. __p = to_i915((struct drm_device *)p); \
  2013. else \
  2014. BUILD_BUG(); \
  2015. __p; \
  2016. })
  2017. #define INTEL_INFO(p) (&__I915__(p)->info)
  2018. #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
  2019. #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
  2020. #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
  2021. #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
  2022. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  2023. #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
  2024. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  2025. #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
  2026. #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
  2027. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  2028. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  2029. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  2030. #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
  2031. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  2032. #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
  2033. #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
  2034. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  2035. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  2036. #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
  2037. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  2038. #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
  2039. INTEL_DEVID(dev) == 0x0152 || \
  2040. INTEL_DEVID(dev) == 0x015a)
  2041. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  2042. #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
  2043. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  2044. #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
  2045. #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
  2046. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  2047. #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
  2048. (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
  2049. #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
  2050. ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
  2051. (INTEL_DEVID(dev) & 0xf) == 0x6 || \
  2052. (INTEL_DEVID(dev) & 0xf) == 0xe))
  2053. #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
  2054. (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
  2055. #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
  2056. (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
  2057. #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
  2058. (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
  2059. /* ULX machines are also considered ULT. */
  2060. #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
  2061. INTEL_DEVID(dev) == 0x0A1E)
  2062. #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
  2063. #define SKL_REVID_A0 (0x0)
  2064. #define SKL_REVID_B0 (0x1)
  2065. #define SKL_REVID_C0 (0x2)
  2066. #define SKL_REVID_D0 (0x3)
  2067. #define SKL_REVID_E0 (0x4)
  2068. /*
  2069. * The genX designation typically refers to the render engine, so render
  2070. * capability related checks should use IS_GEN, while display and other checks
  2071. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  2072. * chips, etc.).
  2073. */
  2074. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  2075. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  2076. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  2077. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  2078. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  2079. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  2080. #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
  2081. #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
  2082. #define RENDER_RING (1<<RCS)
  2083. #define BSD_RING (1<<VCS)
  2084. #define BLT_RING (1<<BCS)
  2085. #define VEBOX_RING (1<<VECS)
  2086. #define BSD2_RING (1<<VCS2)
  2087. #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
  2088. #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
  2089. #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
  2090. #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
  2091. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  2092. #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
  2093. __I915__(dev)->ellc_size)
  2094. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  2095. #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
  2096. #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
  2097. #define USES_PPGTT(dev) (i915.enable_ppgtt)
  2098. #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
  2099. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  2100. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  2101. /* Early gen2 have a totally busted CS tlb and require pinned batches. */
  2102. #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
  2103. /*
  2104. * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
  2105. * even when in MSI mode. This results in spurious interrupt warnings if the
  2106. * legacy irq no. is shared with another device. The kernel then disables that
  2107. * interrupt source and so prevents the other device from working properly.
  2108. */
  2109. #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
  2110. #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
  2111. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  2112. * rows, which changed the alignment requirements and fence programming.
  2113. */
  2114. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  2115. IS_I915GM(dev)))
  2116. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  2117. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  2118. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  2119. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  2120. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  2121. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  2122. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  2123. #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  2124. #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
  2125. #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
  2126. #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
  2127. #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
  2128. IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
  2129. IS_SKYLAKE(dev))
  2130. #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
  2131. IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
  2132. #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
  2133. #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
  2134. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  2135. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  2136. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  2137. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  2138. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  2139. #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
  2140. #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
  2141. #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
  2142. #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
  2143. #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
  2144. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  2145. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  2146. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  2147. #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
  2148. #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
  2149. #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
  2150. /* DPF == dynamic parity feature */
  2151. #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2152. #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
  2153. #define GT_FREQUENCY_MULTIPLIER 50
  2154. #include "i915_trace.h"
  2155. extern const struct drm_ioctl_desc i915_ioctls[];
  2156. extern int i915_max_ioctl;
  2157. extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
  2158. extern int i915_resume_legacy(struct drm_device *dev);
  2159. /* i915_params.c */
  2160. struct i915_params {
  2161. int modeset;
  2162. int panel_ignore_lid;
  2163. unsigned int powersave;
  2164. int semaphores;
  2165. unsigned int lvds_downclock;
  2166. int lvds_channel_mode;
  2167. int panel_use_ssc;
  2168. int vbt_sdvo_panel_type;
  2169. int enable_rc6;
  2170. int enable_fbc;
  2171. int enable_ppgtt;
  2172. int enable_execlists;
  2173. int enable_psr;
  2174. unsigned int preliminary_hw_support;
  2175. int disable_power_well;
  2176. int enable_ips;
  2177. int invert_brightness;
  2178. int enable_cmd_parser;
  2179. /* leave bools at the end to not create holes */
  2180. bool enable_hangcheck;
  2181. bool fastboot;
  2182. bool prefault_disable;
  2183. bool reset;
  2184. bool disable_display;
  2185. bool disable_vtd_wa;
  2186. int use_mmio_flip;
  2187. bool mmio_debug;
  2188. bool verbose_state_checks;
  2189. bool nuclear_pageflip;
  2190. };
  2191. extern struct i915_params i915 __read_mostly;
  2192. /* i915_dma.c */
  2193. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  2194. extern int i915_driver_unload(struct drm_device *);
  2195. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
  2196. extern void i915_driver_lastclose(struct drm_device * dev);
  2197. extern void i915_driver_preclose(struct drm_device *dev,
  2198. struct drm_file *file);
  2199. extern void i915_driver_postclose(struct drm_device *dev,
  2200. struct drm_file *file);
  2201. extern int i915_driver_device_is_agp(struct drm_device * dev);
  2202. #ifdef CONFIG_COMPAT
  2203. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  2204. unsigned long arg);
  2205. #endif
  2206. extern int intel_gpu_reset(struct drm_device *dev);
  2207. extern int i915_reset(struct drm_device *dev);
  2208. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  2209. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  2210. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  2211. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  2212. int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
  2213. void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
  2214. /* i915_irq.c */
  2215. void i915_queue_hangcheck(struct drm_device *dev);
  2216. __printf(3, 4)
  2217. void i915_handle_error(struct drm_device *dev, bool wedged,
  2218. const char *fmt, ...);
  2219. extern void intel_irq_init(struct drm_i915_private *dev_priv);
  2220. extern void intel_hpd_init(struct drm_i915_private *dev_priv);
  2221. int intel_irq_install(struct drm_i915_private *dev_priv);
  2222. void intel_irq_uninstall(struct drm_i915_private *dev_priv);
  2223. extern void intel_uncore_sanitize(struct drm_device *dev);
  2224. extern void intel_uncore_early_sanitize(struct drm_device *dev,
  2225. bool restore_forcewake);
  2226. extern void intel_uncore_init(struct drm_device *dev);
  2227. extern void intel_uncore_check_errors(struct drm_device *dev);
  2228. extern void intel_uncore_fini(struct drm_device *dev);
  2229. extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
  2230. const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
  2231. void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  2232. enum forcewake_domains domains);
  2233. void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  2234. enum forcewake_domains domains);
  2235. void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
  2236. static inline bool intel_vgpu_active(struct drm_device *dev)
  2237. {
  2238. return to_i915(dev)->vgpu.active;
  2239. }
  2240. void
  2241. i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  2242. u32 status_mask);
  2243. void
  2244. i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  2245. u32 status_mask);
  2246. void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
  2247. void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
  2248. void
  2249. ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
  2250. void
  2251. ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
  2252. void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
  2253. uint32_t interrupt_mask,
  2254. uint32_t enabled_irq_mask);
  2255. #define ibx_enable_display_interrupt(dev_priv, bits) \
  2256. ibx_display_interrupt_update((dev_priv), (bits), (bits))
  2257. #define ibx_disable_display_interrupt(dev_priv, bits) \
  2258. ibx_display_interrupt_update((dev_priv), (bits), 0)
  2259. /* i915_gem.c */
  2260. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  2261. struct drm_file *file_priv);
  2262. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  2263. struct drm_file *file_priv);
  2264. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  2265. struct drm_file *file_priv);
  2266. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  2267. struct drm_file *file_priv);
  2268. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  2269. struct drm_file *file_priv);
  2270. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  2271. struct drm_file *file_priv);
  2272. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  2273. struct drm_file *file_priv);
  2274. void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
  2275. struct intel_engine_cs *ring);
  2276. void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
  2277. struct drm_file *file,
  2278. struct intel_engine_cs *ring,
  2279. struct drm_i915_gem_object *obj);
  2280. int i915_gem_ringbuffer_submission(struct drm_device *dev,
  2281. struct drm_file *file,
  2282. struct intel_engine_cs *ring,
  2283. struct intel_context *ctx,
  2284. struct drm_i915_gem_execbuffer2 *args,
  2285. struct list_head *vmas,
  2286. struct drm_i915_gem_object *batch_obj,
  2287. u64 exec_start, u32 flags);
  2288. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  2289. struct drm_file *file_priv);
  2290. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  2291. struct drm_file *file_priv);
  2292. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  2293. struct drm_file *file_priv);
  2294. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  2295. struct drm_file *file);
  2296. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  2297. struct drm_file *file);
  2298. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  2299. struct drm_file *file_priv);
  2300. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  2301. struct drm_file *file_priv);
  2302. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  2303. struct drm_file *file_priv);
  2304. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  2305. struct drm_file *file_priv);
  2306. int i915_gem_init_userptr(struct drm_device *dev);
  2307. int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
  2308. struct drm_file *file);
  2309. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  2310. struct drm_file *file_priv);
  2311. int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
  2312. struct drm_file *file_priv);
  2313. void i915_gem_load(struct drm_device *dev);
  2314. unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
  2315. long target,
  2316. unsigned flags);
  2317. #define I915_SHRINK_PURGEABLE 0x1
  2318. #define I915_SHRINK_UNBOUND 0x2
  2319. #define I915_SHRINK_BOUND 0x4
  2320. void *i915_gem_object_alloc(struct drm_device *dev);
  2321. void i915_gem_object_free(struct drm_i915_gem_object *obj);
  2322. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  2323. const struct drm_i915_gem_object_ops *ops);
  2324. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  2325. size_t size);
  2326. void i915_init_vm(struct drm_i915_private *dev_priv,
  2327. struct i915_address_space *vm);
  2328. void i915_gem_free_object(struct drm_gem_object *obj);
  2329. void i915_gem_vma_destroy(struct i915_vma *vma);
  2330. #define PIN_MAPPABLE 0x1
  2331. #define PIN_NONBLOCK 0x2
  2332. #define PIN_GLOBAL 0x4
  2333. #define PIN_OFFSET_BIAS 0x8
  2334. #define PIN_OFFSET_MASK (~4095)
  2335. int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
  2336. struct i915_address_space *vm,
  2337. uint32_t alignment,
  2338. uint64_t flags,
  2339. const struct i915_ggtt_view *view);
  2340. static inline
  2341. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  2342. struct i915_address_space *vm,
  2343. uint32_t alignment,
  2344. uint64_t flags)
  2345. {
  2346. return i915_gem_object_pin_view(obj, vm, alignment, flags,
  2347. &i915_ggtt_view_normal);
  2348. }
  2349. int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
  2350. u32 flags);
  2351. int __must_check i915_vma_unbind(struct i915_vma *vma);
  2352. int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
  2353. void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
  2354. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  2355. int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
  2356. int *needs_clflush);
  2357. int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
  2358. static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
  2359. {
  2360. struct sg_page_iter sg_iter;
  2361. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
  2362. return sg_page_iter_page(&sg_iter);
  2363. return NULL;
  2364. }
  2365. static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
  2366. {
  2367. BUG_ON(obj->pages == NULL);
  2368. obj->pages_pin_count++;
  2369. }
  2370. static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
  2371. {
  2372. BUG_ON(obj->pages_pin_count == 0);
  2373. obj->pages_pin_count--;
  2374. }
  2375. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  2376. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  2377. struct intel_engine_cs *to);
  2378. void i915_vma_move_to_active(struct i915_vma *vma,
  2379. struct intel_engine_cs *ring);
  2380. int i915_gem_dumb_create(struct drm_file *file_priv,
  2381. struct drm_device *dev,
  2382. struct drm_mode_create_dumb *args);
  2383. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  2384. uint32_t handle, uint64_t *offset);
  2385. /**
  2386. * Returns true if seq1 is later than seq2.
  2387. */
  2388. static inline bool
  2389. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  2390. {
  2391. return (int32_t)(seq1 - seq2) >= 0;
  2392. }
  2393. static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
  2394. bool lazy_coherency)
  2395. {
  2396. u32 seqno;
  2397. BUG_ON(req == NULL);
  2398. seqno = req->ring->get_seqno(req->ring, lazy_coherency);
  2399. return i915_seqno_passed(seqno, req->seqno);
  2400. }
  2401. int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
  2402. int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
  2403. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  2404. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  2405. bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
  2406. void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
  2407. struct drm_i915_gem_request *
  2408. i915_gem_find_active_request(struct intel_engine_cs *ring);
  2409. bool i915_gem_retire_requests(struct drm_device *dev);
  2410. void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
  2411. int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
  2412. bool interruptible);
  2413. int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
  2414. static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
  2415. {
  2416. return unlikely(atomic_read(&error->reset_counter)
  2417. & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
  2418. }
  2419. static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
  2420. {
  2421. return atomic_read(&error->reset_counter) & I915_WEDGED;
  2422. }
  2423. static inline u32 i915_reset_count(struct i915_gpu_error *error)
  2424. {
  2425. return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
  2426. }
  2427. static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
  2428. {
  2429. return dev_priv->gpu_error.stop_rings == 0 ||
  2430. dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
  2431. }
  2432. static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
  2433. {
  2434. return dev_priv->gpu_error.stop_rings == 0 ||
  2435. dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
  2436. }
  2437. void i915_gem_reset(struct drm_device *dev);
  2438. bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
  2439. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  2440. int __must_check i915_gem_init(struct drm_device *dev);
  2441. int i915_gem_init_rings(struct drm_device *dev);
  2442. int __must_check i915_gem_init_hw(struct drm_device *dev);
  2443. int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
  2444. void i915_gem_init_swizzling(struct drm_device *dev);
  2445. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  2446. int __must_check i915_gpu_idle(struct drm_device *dev);
  2447. int __must_check i915_gem_suspend(struct drm_device *dev);
  2448. int __i915_add_request(struct intel_engine_cs *ring,
  2449. struct drm_file *file,
  2450. struct drm_i915_gem_object *batch_obj);
  2451. #define i915_add_request(ring) \
  2452. __i915_add_request(ring, NULL, NULL)
  2453. int __i915_wait_request(struct drm_i915_gem_request *req,
  2454. unsigned reset_counter,
  2455. bool interruptible,
  2456. s64 *timeout,
  2457. struct drm_i915_file_private *file_priv);
  2458. int __must_check i915_wait_request(struct drm_i915_gem_request *req);
  2459. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  2460. int __must_check
  2461. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  2462. bool write);
  2463. int __must_check
  2464. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  2465. int __must_check
  2466. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  2467. u32 alignment,
  2468. struct intel_engine_cs *pipelined);
  2469. void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
  2470. int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
  2471. int align);
  2472. int i915_gem_open(struct drm_device *dev, struct drm_file *file);
  2473. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  2474. uint32_t
  2475. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
  2476. uint32_t
  2477. i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
  2478. int tiling_mode, bool fenced);
  2479. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  2480. enum i915_cache_level cache_level);
  2481. struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
  2482. struct dma_buf *dma_buf);
  2483. struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
  2484. struct drm_gem_object *gem_obj, int flags);
  2485. void i915_gem_restore_fences(struct drm_device *dev);
  2486. unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
  2487. struct i915_address_space *vm,
  2488. enum i915_ggtt_view_type view);
  2489. static inline
  2490. unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
  2491. struct i915_address_space *vm)
  2492. {
  2493. return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
  2494. }
  2495. bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
  2496. bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
  2497. struct i915_address_space *vm,
  2498. enum i915_ggtt_view_type view);
  2499. static inline
  2500. bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
  2501. struct i915_address_space *vm)
  2502. {
  2503. return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
  2504. }
  2505. unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
  2506. struct i915_address_space *vm);
  2507. struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
  2508. struct i915_address_space *vm,
  2509. const struct i915_ggtt_view *view);
  2510. static inline
  2511. struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
  2512. struct i915_address_space *vm)
  2513. {
  2514. return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
  2515. }
  2516. struct i915_vma *
  2517. i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
  2518. struct i915_address_space *vm,
  2519. const struct i915_ggtt_view *view);
  2520. static inline
  2521. struct i915_vma *
  2522. i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
  2523. struct i915_address_space *vm)
  2524. {
  2525. return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
  2526. &i915_ggtt_view_normal);
  2527. }
  2528. struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
  2529. static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
  2530. struct i915_vma *vma;
  2531. list_for_each_entry(vma, &obj->vma_list, vma_link)
  2532. if (vma->pin_count > 0)
  2533. return true;
  2534. return false;
  2535. }
  2536. /* Some GGTT VM helpers */
  2537. #define i915_obj_to_ggtt(obj) \
  2538. (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
  2539. static inline bool i915_is_ggtt(struct i915_address_space *vm)
  2540. {
  2541. struct i915_address_space *ggtt =
  2542. &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
  2543. return vm == ggtt;
  2544. }
  2545. static inline struct i915_hw_ppgtt *
  2546. i915_vm_to_ppgtt(struct i915_address_space *vm)
  2547. {
  2548. WARN_ON(i915_is_ggtt(vm));
  2549. return container_of(vm, struct i915_hw_ppgtt, base);
  2550. }
  2551. static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
  2552. {
  2553. return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
  2554. }
  2555. static inline unsigned long
  2556. i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
  2557. {
  2558. return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
  2559. }
  2560. static inline unsigned long
  2561. i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
  2562. {
  2563. return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
  2564. }
  2565. static inline int __must_check
  2566. i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
  2567. uint32_t alignment,
  2568. unsigned flags)
  2569. {
  2570. return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
  2571. alignment, flags | PIN_GLOBAL);
  2572. }
  2573. static inline int
  2574. i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
  2575. {
  2576. return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
  2577. }
  2578. void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
  2579. /* i915_gem_context.c */
  2580. int __must_check i915_gem_context_init(struct drm_device *dev);
  2581. void i915_gem_context_fini(struct drm_device *dev);
  2582. void i915_gem_context_reset(struct drm_device *dev);
  2583. int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
  2584. int i915_gem_context_enable(struct drm_i915_private *dev_priv);
  2585. void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
  2586. int i915_switch_context(struct intel_engine_cs *ring,
  2587. struct intel_context *to);
  2588. struct intel_context *
  2589. i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
  2590. void i915_gem_context_free(struct kref *ctx_ref);
  2591. struct drm_i915_gem_object *
  2592. i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
  2593. static inline void i915_gem_context_reference(struct intel_context *ctx)
  2594. {
  2595. kref_get(&ctx->ref);
  2596. }
  2597. static inline void i915_gem_context_unreference(struct intel_context *ctx)
  2598. {
  2599. kref_put(&ctx->ref, i915_gem_context_free);
  2600. }
  2601. static inline bool i915_gem_context_is_default(const struct intel_context *c)
  2602. {
  2603. return c->user_handle == DEFAULT_CONTEXT_HANDLE;
  2604. }
  2605. int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
  2606. struct drm_file *file);
  2607. int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
  2608. struct drm_file *file);
  2609. int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
  2610. struct drm_file *file_priv);
  2611. int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
  2612. struct drm_file *file_priv);
  2613. /* i915_gem_evict.c */
  2614. int __must_check i915_gem_evict_something(struct drm_device *dev,
  2615. struct i915_address_space *vm,
  2616. int min_size,
  2617. unsigned alignment,
  2618. unsigned cache_level,
  2619. unsigned long start,
  2620. unsigned long end,
  2621. unsigned flags);
  2622. int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
  2623. int i915_gem_evict_everything(struct drm_device *dev);
  2624. /* belongs in i915_gem_gtt.h */
  2625. static inline void i915_gem_chipset_flush(struct drm_device *dev)
  2626. {
  2627. if (INTEL_INFO(dev)->gen < 6)
  2628. intel_gtt_chipset_flush();
  2629. }
  2630. /* i915_gem_stolen.c */
  2631. int i915_gem_init_stolen(struct drm_device *dev);
  2632. int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
  2633. void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
  2634. void i915_gem_cleanup_stolen(struct drm_device *dev);
  2635. struct drm_i915_gem_object *
  2636. i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
  2637. struct drm_i915_gem_object *
  2638. i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
  2639. u32 stolen_offset,
  2640. u32 gtt_offset,
  2641. u32 size);
  2642. /* i915_gem_tiling.c */
  2643. static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  2644. {
  2645. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2646. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  2647. obj->tiling_mode != I915_TILING_NONE;
  2648. }
  2649. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  2650. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  2651. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  2652. /* i915_gem_debug.c */
  2653. #if WATCH_LISTS
  2654. int i915_verify_lists(struct drm_device *dev);
  2655. #else
  2656. #define i915_verify_lists(dev) 0
  2657. #endif
  2658. /* i915_debugfs.c */
  2659. int i915_debugfs_init(struct drm_minor *minor);
  2660. void i915_debugfs_cleanup(struct drm_minor *minor);
  2661. #ifdef CONFIG_DEBUG_FS
  2662. void intel_display_crc_init(struct drm_device *dev);
  2663. #else
  2664. static inline void intel_display_crc_init(struct drm_device *dev) {}
  2665. #endif
  2666. /* i915_gpu_error.c */
  2667. __printf(2, 3)
  2668. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
  2669. int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
  2670. const struct i915_error_state_file_priv *error);
  2671. int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
  2672. struct drm_i915_private *i915,
  2673. size_t count, loff_t pos);
  2674. static inline void i915_error_state_buf_release(
  2675. struct drm_i915_error_state_buf *eb)
  2676. {
  2677. kfree(eb->buf);
  2678. }
  2679. void i915_capture_error_state(struct drm_device *dev, bool wedge,
  2680. const char *error_msg);
  2681. void i915_error_state_get(struct drm_device *dev,
  2682. struct i915_error_state_file_priv *error_priv);
  2683. void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
  2684. void i915_destroy_error_state(struct drm_device *dev);
  2685. void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
  2686. const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
  2687. /* i915_gem_batch_pool.c */
  2688. void i915_gem_batch_pool_init(struct drm_device *dev,
  2689. struct i915_gem_batch_pool *pool);
  2690. void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
  2691. struct drm_i915_gem_object*
  2692. i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
  2693. /* i915_cmd_parser.c */
  2694. int i915_cmd_parser_get_version(void);
  2695. int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
  2696. void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
  2697. bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
  2698. int i915_parse_cmds(struct intel_engine_cs *ring,
  2699. struct drm_i915_gem_object *batch_obj,
  2700. struct drm_i915_gem_object *shadow_batch_obj,
  2701. u32 batch_start_offset,
  2702. u32 batch_len,
  2703. bool is_master);
  2704. /* i915_suspend.c */
  2705. extern int i915_save_state(struct drm_device *dev);
  2706. extern int i915_restore_state(struct drm_device *dev);
  2707. /* i915_ums.c */
  2708. void i915_save_display_reg(struct drm_device *dev);
  2709. void i915_restore_display_reg(struct drm_device *dev);
  2710. /* i915_sysfs.c */
  2711. void i915_setup_sysfs(struct drm_device *dev_priv);
  2712. void i915_teardown_sysfs(struct drm_device *dev_priv);
  2713. /* intel_i2c.c */
  2714. extern int intel_setup_gmbus(struct drm_device *dev);
  2715. extern void intel_teardown_gmbus(struct drm_device *dev);
  2716. static inline bool intel_gmbus_is_port_valid(unsigned port)
  2717. {
  2718. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  2719. }
  2720. extern struct i2c_adapter *intel_gmbus_get_adapter(
  2721. struct drm_i915_private *dev_priv, unsigned port);
  2722. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  2723. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  2724. static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  2725. {
  2726. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  2727. }
  2728. extern void intel_i2c_reset(struct drm_device *dev);
  2729. /* intel_opregion.c */
  2730. #ifdef CONFIG_ACPI
  2731. extern int intel_opregion_setup(struct drm_device *dev);
  2732. extern void intel_opregion_init(struct drm_device *dev);
  2733. extern void intel_opregion_fini(struct drm_device *dev);
  2734. extern void intel_opregion_asle_intr(struct drm_device *dev);
  2735. extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
  2736. bool enable);
  2737. extern int intel_opregion_notify_adapter(struct drm_device *dev,
  2738. pci_power_t state);
  2739. #else
  2740. static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
  2741. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  2742. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  2743. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  2744. static inline int
  2745. intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
  2746. {
  2747. return 0;
  2748. }
  2749. static inline int
  2750. intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
  2751. {
  2752. return 0;
  2753. }
  2754. #endif
  2755. /* intel_acpi.c */
  2756. #ifdef CONFIG_ACPI
  2757. extern void intel_register_dsm_handler(void);
  2758. extern void intel_unregister_dsm_handler(void);
  2759. #else
  2760. static inline void intel_register_dsm_handler(void) { return; }
  2761. static inline void intel_unregister_dsm_handler(void) { return; }
  2762. #endif /* CONFIG_ACPI */
  2763. /* modesetting */
  2764. extern void intel_modeset_init_hw(struct drm_device *dev);
  2765. extern void intel_modeset_init(struct drm_device *dev);
  2766. extern void intel_modeset_gem_init(struct drm_device *dev);
  2767. extern void intel_modeset_cleanup(struct drm_device *dev);
  2768. extern void intel_connector_unregister(struct intel_connector *);
  2769. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  2770. extern void intel_modeset_setup_hw_state(struct drm_device *dev,
  2771. bool force_restore);
  2772. extern void i915_redisable_vga(struct drm_device *dev);
  2773. extern void i915_redisable_vga_power_on(struct drm_device *dev);
  2774. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  2775. extern void intel_init_pch_refclk(struct drm_device *dev);
  2776. extern void intel_set_rps(struct drm_device *dev, u8 val);
  2777. extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
  2778. bool enable);
  2779. extern void intel_detect_pch(struct drm_device *dev);
  2780. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  2781. extern int intel_enable_rc6(const struct drm_device *dev);
  2782. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  2783. int i915_reg_read_ioctl(struct drm_device *dev, void *data,
  2784. struct drm_file *file);
  2785. int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
  2786. struct drm_file *file);
  2787. /* overlay */
  2788. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  2789. extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
  2790. struct intel_overlay_error_state *error);
  2791. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  2792. extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
  2793. struct drm_device *dev,
  2794. struct intel_display_error_state *error);
  2795. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
  2796. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
  2797. /* intel_sideband.c */
  2798. u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
  2799. void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
  2800. u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
  2801. u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
  2802. void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  2803. u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
  2804. void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  2805. u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
  2806. void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  2807. u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
  2808. void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  2809. u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
  2810. void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  2811. u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
  2812. void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
  2813. u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  2814. enum intel_sbi_destination destination);
  2815. void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  2816. enum intel_sbi_destination destination);
  2817. u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
  2818. void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
  2819. int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
  2820. int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
  2821. #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
  2822. #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
  2823. #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
  2824. #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
  2825. #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
  2826. #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
  2827. #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
  2828. #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
  2829. #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
  2830. #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
  2831. /* Be very careful with read/write 64-bit values. On 32-bit machines, they
  2832. * will be implemented using 2 32-bit writes in an arbitrary order with
  2833. * an arbitrary delay between them. This can cause the hardware to
  2834. * act upon the intermediate value, possibly leading to corruption and
  2835. * machine death. You have been warned.
  2836. */
  2837. #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
  2838. #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
  2839. #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
  2840. u32 upper = I915_READ(upper_reg); \
  2841. u32 lower = I915_READ(lower_reg); \
  2842. u32 tmp = I915_READ(upper_reg); \
  2843. if (upper != tmp) { \
  2844. upper = tmp; \
  2845. lower = I915_READ(lower_reg); \
  2846. WARN_ON(I915_READ(upper_reg) != upper); \
  2847. } \
  2848. (u64)upper << 32 | lower; })
  2849. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  2850. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  2851. /* "Broadcast RGB" property */
  2852. #define INTEL_BROADCAST_RGB_AUTO 0
  2853. #define INTEL_BROADCAST_RGB_FULL 1
  2854. #define INTEL_BROADCAST_RGB_LIMITED 2
  2855. static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
  2856. {
  2857. if (IS_VALLEYVIEW(dev))
  2858. return VLV_VGACNTRL;
  2859. else if (INTEL_INFO(dev)->gen >= 5)
  2860. return CPU_VGACNTRL;
  2861. else
  2862. return VGACNTRL;
  2863. }
  2864. static inline void __user *to_user_ptr(u64 address)
  2865. {
  2866. return (void __user *)(uintptr_t)address;
  2867. }
  2868. static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
  2869. {
  2870. unsigned long j = msecs_to_jiffies(m);
  2871. return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
  2872. }
  2873. static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
  2874. {
  2875. return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
  2876. }
  2877. static inline unsigned long
  2878. timespec_to_jiffies_timeout(const struct timespec *value)
  2879. {
  2880. unsigned long j = timespec_to_jiffies(value);
  2881. return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
  2882. }
  2883. /*
  2884. * If you need to wait X milliseconds between events A and B, but event B
  2885. * doesn't happen exactly after event A, you record the timestamp (jiffies) of
  2886. * when event A happened, then just before event B you call this function and
  2887. * pass the timestamp as the first argument, and X as the second argument.
  2888. */
  2889. static inline void
  2890. wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
  2891. {
  2892. unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
  2893. /*
  2894. * Don't re-read the value of "jiffies" every time since it may change
  2895. * behind our back and break the math.
  2896. */
  2897. tmp_jiffies = jiffies;
  2898. target_jiffies = timestamp_jiffies +
  2899. msecs_to_jiffies_timeout(to_wait_ms);
  2900. if (time_after(target_jiffies, tmp_jiffies)) {
  2901. remaining_jiffies = target_jiffies - tmp_jiffies;
  2902. while (remaining_jiffies)
  2903. remaining_jiffies =
  2904. schedule_timeout_uninterruptible(remaining_jiffies);
  2905. }
  2906. }
  2907. static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
  2908. struct drm_i915_gem_request *req)
  2909. {
  2910. if (ring->trace_irq_req == NULL && ring->irq_get(ring))
  2911. i915_gem_request_assign(&ring->trace_irq_req, req);
  2912. }
  2913. #endif