irq.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969
  1. #ifndef _LINUX_IRQ_H
  2. #define _LINUX_IRQ_H
  3. /*
  4. * Please do not include this file in generic code. There is currently
  5. * no requirement for any architecture to implement anything held
  6. * within this file.
  7. *
  8. * Thanks. --rmk
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/linkage.h>
  12. #include <linux/cache.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/cpumask.h>
  15. #include <linux/gfp.h>
  16. #include <linux/irqhandler.h>
  17. #include <linux/irqreturn.h>
  18. #include <linux/irqnr.h>
  19. #include <linux/errno.h>
  20. #include <linux/topology.h>
  21. #include <linux/wait.h>
  22. #include <linux/io.h>
  23. #include <asm/irq.h>
  24. #include <asm/ptrace.h>
  25. #include <asm/irq_regs.h>
  26. struct seq_file;
  27. struct module;
  28. struct msi_msg;
  29. enum irqchip_irq_state;
  30. /*
  31. * IRQ line status.
  32. *
  33. * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
  34. *
  35. * IRQ_TYPE_NONE - default, unspecified type
  36. * IRQ_TYPE_EDGE_RISING - rising edge triggered
  37. * IRQ_TYPE_EDGE_FALLING - falling edge triggered
  38. * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
  39. * IRQ_TYPE_LEVEL_HIGH - high level triggered
  40. * IRQ_TYPE_LEVEL_LOW - low level triggered
  41. * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
  42. * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
  43. * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
  44. * to setup the HW to a sane default (used
  45. * by irqdomain map() callbacks to synchronize
  46. * the HW state and SW flags for a newly
  47. * allocated descriptor).
  48. *
  49. * IRQ_TYPE_PROBE - Special flag for probing in progress
  50. *
  51. * Bits which can be modified via irq_set/clear/modify_status_flags()
  52. * IRQ_LEVEL - Interrupt is level type. Will be also
  53. * updated in the code when the above trigger
  54. * bits are modified via irq_set_irq_type()
  55. * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
  56. * it from affinity setting
  57. * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
  58. * IRQ_NOREQUEST - Interrupt cannot be requested via
  59. * request_irq()
  60. * IRQ_NOTHREAD - Interrupt cannot be threaded
  61. * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
  62. * request/setup_irq()
  63. * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
  64. * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
  65. * IRQ_NESTED_THREAD - Interrupt nests into another thread
  66. * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
  67. * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
  68. * it from the spurious interrupt detection
  69. * mechanism and from core side polling.
  70. * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
  71. */
  72. enum {
  73. IRQ_TYPE_NONE = 0x00000000,
  74. IRQ_TYPE_EDGE_RISING = 0x00000001,
  75. IRQ_TYPE_EDGE_FALLING = 0x00000002,
  76. IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
  77. IRQ_TYPE_LEVEL_HIGH = 0x00000004,
  78. IRQ_TYPE_LEVEL_LOW = 0x00000008,
  79. IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
  80. IRQ_TYPE_SENSE_MASK = 0x0000000f,
  81. IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
  82. IRQ_TYPE_PROBE = 0x00000010,
  83. IRQ_LEVEL = (1 << 8),
  84. IRQ_PER_CPU = (1 << 9),
  85. IRQ_NOPROBE = (1 << 10),
  86. IRQ_NOREQUEST = (1 << 11),
  87. IRQ_NOAUTOEN = (1 << 12),
  88. IRQ_NO_BALANCING = (1 << 13),
  89. IRQ_MOVE_PCNTXT = (1 << 14),
  90. IRQ_NESTED_THREAD = (1 << 15),
  91. IRQ_NOTHREAD = (1 << 16),
  92. IRQ_PER_CPU_DEVID = (1 << 17),
  93. IRQ_IS_POLLED = (1 << 18),
  94. IRQ_DISABLE_UNLAZY = (1 << 19),
  95. };
  96. #define IRQF_MODIFY_MASK \
  97. (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
  98. IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
  99. IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
  100. IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
  101. #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
  102. /*
  103. * Return value for chip->irq_set_affinity()
  104. *
  105. * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
  106. * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
  107. * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
  108. * support stacked irqchips, which indicates skipping
  109. * all descendent irqchips.
  110. */
  111. enum {
  112. IRQ_SET_MASK_OK = 0,
  113. IRQ_SET_MASK_OK_NOCOPY,
  114. IRQ_SET_MASK_OK_DONE,
  115. };
  116. struct msi_desc;
  117. struct irq_domain;
  118. /**
  119. * struct irq_common_data - per irq data shared by all irqchips
  120. * @state_use_accessors: status information for irq chip functions.
  121. * Use accessor functions to deal with it
  122. * @node: node index useful for balancing
  123. * @handler_data: per-IRQ data for the irq_chip methods
  124. * @affinity: IRQ affinity on SMP. If this is an IPI
  125. * related irq, then this is the mask of the
  126. * CPUs to which an IPI can be sent.
  127. * @msi_desc: MSI descriptor
  128. * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
  129. */
  130. struct irq_common_data {
  131. unsigned int __private state_use_accessors;
  132. #ifdef CONFIG_NUMA
  133. unsigned int node;
  134. #endif
  135. void *handler_data;
  136. struct msi_desc *msi_desc;
  137. cpumask_var_t affinity;
  138. #ifdef CONFIG_GENERIC_IRQ_IPI
  139. unsigned int ipi_offset;
  140. #endif
  141. };
  142. /**
  143. * struct irq_data - per irq chip data passed down to chip functions
  144. * @mask: precomputed bitmask for accessing the chip registers
  145. * @irq: interrupt number
  146. * @hwirq: hardware interrupt number, local to the interrupt domain
  147. * @common: point to data shared by all irqchips
  148. * @chip: low level interrupt hardware access
  149. * @domain: Interrupt translation domain; responsible for mapping
  150. * between hwirq number and linux irq number.
  151. * @parent_data: pointer to parent struct irq_data to support hierarchy
  152. * irq_domain
  153. * @chip_data: platform-specific per-chip private data for the chip
  154. * methods, to allow shared chip implementations
  155. */
  156. struct irq_data {
  157. u32 mask;
  158. unsigned int irq;
  159. unsigned long hwirq;
  160. struct irq_common_data *common;
  161. struct irq_chip *chip;
  162. struct irq_domain *domain;
  163. #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
  164. struct irq_data *parent_data;
  165. #endif
  166. void *chip_data;
  167. };
  168. /*
  169. * Bit masks for irq_common_data.state_use_accessors
  170. *
  171. * IRQD_TRIGGER_MASK - Mask for the trigger type bits
  172. * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
  173. * IRQD_NO_BALANCING - Balancing disabled for this IRQ
  174. * IRQD_PER_CPU - Interrupt is per cpu
  175. * IRQD_AFFINITY_SET - Interrupt affinity was set
  176. * IRQD_LEVEL - Interrupt is level triggered
  177. * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
  178. * from suspend
  179. * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
  180. * context
  181. * IRQD_IRQ_DISABLED - Disabled state of the interrupt
  182. * IRQD_IRQ_MASKED - Masked state of the interrupt
  183. * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
  184. * IRQD_WAKEUP_ARMED - Wakeup mode armed
  185. * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
  186. * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
  187. */
  188. enum {
  189. IRQD_TRIGGER_MASK = 0xf,
  190. IRQD_SETAFFINITY_PENDING = (1 << 8),
  191. IRQD_NO_BALANCING = (1 << 10),
  192. IRQD_PER_CPU = (1 << 11),
  193. IRQD_AFFINITY_SET = (1 << 12),
  194. IRQD_LEVEL = (1 << 13),
  195. IRQD_WAKEUP_STATE = (1 << 14),
  196. IRQD_MOVE_PCNTXT = (1 << 15),
  197. IRQD_IRQ_DISABLED = (1 << 16),
  198. IRQD_IRQ_MASKED = (1 << 17),
  199. IRQD_IRQ_INPROGRESS = (1 << 18),
  200. IRQD_WAKEUP_ARMED = (1 << 19),
  201. IRQD_FORWARDED_TO_VCPU = (1 << 20),
  202. IRQD_AFFINITY_MANAGED = (1 << 21),
  203. };
  204. #define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
  205. static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
  206. {
  207. return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
  208. }
  209. static inline bool irqd_is_per_cpu(struct irq_data *d)
  210. {
  211. return __irqd_to_state(d) & IRQD_PER_CPU;
  212. }
  213. static inline bool irqd_can_balance(struct irq_data *d)
  214. {
  215. return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
  216. }
  217. static inline bool irqd_affinity_was_set(struct irq_data *d)
  218. {
  219. return __irqd_to_state(d) & IRQD_AFFINITY_SET;
  220. }
  221. static inline void irqd_mark_affinity_was_set(struct irq_data *d)
  222. {
  223. __irqd_to_state(d) |= IRQD_AFFINITY_SET;
  224. }
  225. static inline u32 irqd_get_trigger_type(struct irq_data *d)
  226. {
  227. return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
  228. }
  229. /*
  230. * Must only be called inside irq_chip.irq_set_type() functions.
  231. */
  232. static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
  233. {
  234. __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
  235. __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
  236. }
  237. static inline bool irqd_is_level_type(struct irq_data *d)
  238. {
  239. return __irqd_to_state(d) & IRQD_LEVEL;
  240. }
  241. static inline bool irqd_is_wakeup_set(struct irq_data *d)
  242. {
  243. return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
  244. }
  245. static inline bool irqd_can_move_in_process_context(struct irq_data *d)
  246. {
  247. return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
  248. }
  249. static inline bool irqd_irq_disabled(struct irq_data *d)
  250. {
  251. return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
  252. }
  253. static inline bool irqd_irq_masked(struct irq_data *d)
  254. {
  255. return __irqd_to_state(d) & IRQD_IRQ_MASKED;
  256. }
  257. static inline bool irqd_irq_inprogress(struct irq_data *d)
  258. {
  259. return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
  260. }
  261. static inline bool irqd_is_wakeup_armed(struct irq_data *d)
  262. {
  263. return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
  264. }
  265. static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
  266. {
  267. return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
  268. }
  269. static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
  270. {
  271. __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
  272. }
  273. static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
  274. {
  275. __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
  276. }
  277. static inline bool irqd_affinity_is_managed(struct irq_data *d)
  278. {
  279. return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
  280. }
  281. #undef __irqd_to_state
  282. static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
  283. {
  284. return d->hwirq;
  285. }
  286. /**
  287. * struct irq_chip - hardware interrupt chip descriptor
  288. *
  289. * @name: name for /proc/interrupts
  290. * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
  291. * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
  292. * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
  293. * @irq_disable: disable the interrupt
  294. * @irq_ack: start of a new interrupt
  295. * @irq_mask: mask an interrupt source
  296. * @irq_mask_ack: ack and mask an interrupt source
  297. * @irq_unmask: unmask an interrupt source
  298. * @irq_eoi: end of interrupt
  299. * @irq_set_affinity: set the CPU affinity on SMP machines
  300. * @irq_retrigger: resend an IRQ to the CPU
  301. * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
  302. * @irq_set_wake: enable/disable power-management wake-on of an IRQ
  303. * @irq_bus_lock: function to lock access to slow bus (i2c) chips
  304. * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
  305. * @irq_cpu_online: configure an interrupt source for a secondary CPU
  306. * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
  307. * @irq_suspend: function called from core code on suspend once per
  308. * chip, when one or more interrupts are installed
  309. * @irq_resume: function called from core code on resume once per chip,
  310. * when one ore more interrupts are installed
  311. * @irq_pm_shutdown: function called from core code on shutdown once per chip
  312. * @irq_calc_mask: Optional function to set irq_data.mask for special cases
  313. * @irq_print_chip: optional to print special chip info in show_interrupts
  314. * @irq_request_resources: optional to request resources before calling
  315. * any other callback related to this irq
  316. * @irq_release_resources: optional to release resources acquired with
  317. * irq_request_resources
  318. * @irq_compose_msi_msg: optional to compose message content for MSI
  319. * @irq_write_msi_msg: optional to write message content for MSI
  320. * @irq_get_irqchip_state: return the internal state of an interrupt
  321. * @irq_set_irqchip_state: set the internal state of a interrupt
  322. * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
  323. * @ipi_send_single: send a single IPI to destination cpus
  324. * @ipi_send_mask: send an IPI to destination cpus in cpumask
  325. * @flags: chip specific flags
  326. */
  327. struct irq_chip {
  328. const char *name;
  329. unsigned int (*irq_startup)(struct irq_data *data);
  330. void (*irq_shutdown)(struct irq_data *data);
  331. void (*irq_enable)(struct irq_data *data);
  332. void (*irq_disable)(struct irq_data *data);
  333. void (*irq_ack)(struct irq_data *data);
  334. void (*irq_mask)(struct irq_data *data);
  335. void (*irq_mask_ack)(struct irq_data *data);
  336. void (*irq_unmask)(struct irq_data *data);
  337. void (*irq_eoi)(struct irq_data *data);
  338. int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
  339. int (*irq_retrigger)(struct irq_data *data);
  340. int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
  341. int (*irq_set_wake)(struct irq_data *data, unsigned int on);
  342. void (*irq_bus_lock)(struct irq_data *data);
  343. void (*irq_bus_sync_unlock)(struct irq_data *data);
  344. void (*irq_cpu_online)(struct irq_data *data);
  345. void (*irq_cpu_offline)(struct irq_data *data);
  346. void (*irq_suspend)(struct irq_data *data);
  347. void (*irq_resume)(struct irq_data *data);
  348. void (*irq_pm_shutdown)(struct irq_data *data);
  349. void (*irq_calc_mask)(struct irq_data *data);
  350. void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
  351. int (*irq_request_resources)(struct irq_data *data);
  352. void (*irq_release_resources)(struct irq_data *data);
  353. void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
  354. void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
  355. int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
  356. int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
  357. int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
  358. void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
  359. void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
  360. unsigned long flags;
  361. };
  362. /*
  363. * irq_chip specific flags
  364. *
  365. * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
  366. * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
  367. * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
  368. * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
  369. * when irq enabled
  370. * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
  371. * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
  372. * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
  373. */
  374. enum {
  375. IRQCHIP_SET_TYPE_MASKED = (1 << 0),
  376. IRQCHIP_EOI_IF_HANDLED = (1 << 1),
  377. IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
  378. IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
  379. IRQCHIP_SKIP_SET_WAKE = (1 << 4),
  380. IRQCHIP_ONESHOT_SAFE = (1 << 5),
  381. IRQCHIP_EOI_THREADED = (1 << 6),
  382. };
  383. #include <linux/irqdesc.h>
  384. /*
  385. * Pick up the arch-dependent methods:
  386. */
  387. #include <asm/hw_irq.h>
  388. #ifndef NR_IRQS_LEGACY
  389. # define NR_IRQS_LEGACY 0
  390. #endif
  391. #ifndef ARCH_IRQ_INIT_FLAGS
  392. # define ARCH_IRQ_INIT_FLAGS 0
  393. #endif
  394. #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
  395. struct irqaction;
  396. extern int setup_irq(unsigned int irq, struct irqaction *new);
  397. extern void remove_irq(unsigned int irq, struct irqaction *act);
  398. extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
  399. extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
  400. extern void irq_cpu_online(void);
  401. extern void irq_cpu_offline(void);
  402. extern int irq_set_affinity_locked(struct irq_data *data,
  403. const struct cpumask *cpumask, bool force);
  404. extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
  405. extern void irq_migrate_all_off_this_cpu(void);
  406. #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
  407. void irq_move_irq(struct irq_data *data);
  408. void irq_move_masked_irq(struct irq_data *data);
  409. #else
  410. static inline void irq_move_irq(struct irq_data *data) { }
  411. static inline void irq_move_masked_irq(struct irq_data *data) { }
  412. #endif
  413. extern int no_irq_affinity;
  414. #ifdef CONFIG_HARDIRQS_SW_RESEND
  415. int irq_set_parent(int irq, int parent_irq);
  416. #else
  417. static inline int irq_set_parent(int irq, int parent_irq)
  418. {
  419. return 0;
  420. }
  421. #endif
  422. /*
  423. * Built-in IRQ handlers for various IRQ types,
  424. * callable via desc->handle_irq()
  425. */
  426. extern void handle_level_irq(struct irq_desc *desc);
  427. extern void handle_fasteoi_irq(struct irq_desc *desc);
  428. extern void handle_edge_irq(struct irq_desc *desc);
  429. extern void handle_edge_eoi_irq(struct irq_desc *desc);
  430. extern void handle_simple_irq(struct irq_desc *desc);
  431. extern void handle_percpu_irq(struct irq_desc *desc);
  432. extern void handle_percpu_devid_irq(struct irq_desc *desc);
  433. extern void handle_bad_irq(struct irq_desc *desc);
  434. extern void handle_nested_irq(unsigned int irq);
  435. extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
  436. #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
  437. extern void irq_chip_enable_parent(struct irq_data *data);
  438. extern void irq_chip_disable_parent(struct irq_data *data);
  439. extern void irq_chip_ack_parent(struct irq_data *data);
  440. extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
  441. extern void irq_chip_mask_parent(struct irq_data *data);
  442. extern void irq_chip_unmask_parent(struct irq_data *data);
  443. extern void irq_chip_eoi_parent(struct irq_data *data);
  444. extern int irq_chip_set_affinity_parent(struct irq_data *data,
  445. const struct cpumask *dest,
  446. bool force);
  447. extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
  448. extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
  449. void *vcpu_info);
  450. extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
  451. #endif
  452. /* Handling of unhandled and spurious interrupts: */
  453. extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
  454. /* Enable/disable irq debugging output: */
  455. extern int noirqdebug_setup(char *str);
  456. /* Checks whether the interrupt can be requested by request_irq(): */
  457. extern int can_request_irq(unsigned int irq, unsigned long irqflags);
  458. /* Dummy irq-chip implementations: */
  459. extern struct irq_chip no_irq_chip;
  460. extern struct irq_chip dummy_irq_chip;
  461. extern void
  462. irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
  463. irq_flow_handler_t handle, const char *name);
  464. static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
  465. irq_flow_handler_t handle)
  466. {
  467. irq_set_chip_and_handler_name(irq, chip, handle, NULL);
  468. }
  469. extern int irq_set_percpu_devid(unsigned int irq);
  470. extern int irq_set_percpu_devid_partition(unsigned int irq,
  471. const struct cpumask *affinity);
  472. extern int irq_get_percpu_devid_partition(unsigned int irq,
  473. struct cpumask *affinity);
  474. extern void
  475. __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
  476. const char *name);
  477. static inline void
  478. irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
  479. {
  480. __irq_set_handler(irq, handle, 0, NULL);
  481. }
  482. /*
  483. * Set a highlevel chained flow handler for a given IRQ.
  484. * (a chained handler is automatically enabled and set to
  485. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  486. */
  487. static inline void
  488. irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
  489. {
  490. __irq_set_handler(irq, handle, 1, NULL);
  491. }
  492. /*
  493. * Set a highlevel chained flow handler and its data for a given IRQ.
  494. * (a chained handler is automatically enabled and set to
  495. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  496. */
  497. void
  498. irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
  499. void *data);
  500. void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
  501. static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
  502. {
  503. irq_modify_status(irq, 0, set);
  504. }
  505. static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
  506. {
  507. irq_modify_status(irq, clr, 0);
  508. }
  509. static inline void irq_set_noprobe(unsigned int irq)
  510. {
  511. irq_modify_status(irq, 0, IRQ_NOPROBE);
  512. }
  513. static inline void irq_set_probe(unsigned int irq)
  514. {
  515. irq_modify_status(irq, IRQ_NOPROBE, 0);
  516. }
  517. static inline void irq_set_nothread(unsigned int irq)
  518. {
  519. irq_modify_status(irq, 0, IRQ_NOTHREAD);
  520. }
  521. static inline void irq_set_thread(unsigned int irq)
  522. {
  523. irq_modify_status(irq, IRQ_NOTHREAD, 0);
  524. }
  525. static inline void irq_set_nested_thread(unsigned int irq, bool nest)
  526. {
  527. if (nest)
  528. irq_set_status_flags(irq, IRQ_NESTED_THREAD);
  529. else
  530. irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
  531. }
  532. static inline void irq_set_percpu_devid_flags(unsigned int irq)
  533. {
  534. irq_set_status_flags(irq,
  535. IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
  536. IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
  537. }
  538. /* Set/get chip/data for an IRQ: */
  539. extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
  540. extern int irq_set_handler_data(unsigned int irq, void *data);
  541. extern int irq_set_chip_data(unsigned int irq, void *data);
  542. extern int irq_set_irq_type(unsigned int irq, unsigned int type);
  543. extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
  544. extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
  545. struct msi_desc *entry);
  546. extern struct irq_data *irq_get_irq_data(unsigned int irq);
  547. static inline struct irq_chip *irq_get_chip(unsigned int irq)
  548. {
  549. struct irq_data *d = irq_get_irq_data(irq);
  550. return d ? d->chip : NULL;
  551. }
  552. static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
  553. {
  554. return d->chip;
  555. }
  556. static inline void *irq_get_chip_data(unsigned int irq)
  557. {
  558. struct irq_data *d = irq_get_irq_data(irq);
  559. return d ? d->chip_data : NULL;
  560. }
  561. static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
  562. {
  563. return d->chip_data;
  564. }
  565. static inline void *irq_get_handler_data(unsigned int irq)
  566. {
  567. struct irq_data *d = irq_get_irq_data(irq);
  568. return d ? d->common->handler_data : NULL;
  569. }
  570. static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
  571. {
  572. return d->common->handler_data;
  573. }
  574. static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
  575. {
  576. struct irq_data *d = irq_get_irq_data(irq);
  577. return d ? d->common->msi_desc : NULL;
  578. }
  579. static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
  580. {
  581. return d->common->msi_desc;
  582. }
  583. static inline u32 irq_get_trigger_type(unsigned int irq)
  584. {
  585. struct irq_data *d = irq_get_irq_data(irq);
  586. return d ? irqd_get_trigger_type(d) : 0;
  587. }
  588. static inline int irq_common_data_get_node(struct irq_common_data *d)
  589. {
  590. #ifdef CONFIG_NUMA
  591. return d->node;
  592. #else
  593. return 0;
  594. #endif
  595. }
  596. static inline int irq_data_get_node(struct irq_data *d)
  597. {
  598. return irq_common_data_get_node(d->common);
  599. }
  600. static inline struct cpumask *irq_get_affinity_mask(int irq)
  601. {
  602. struct irq_data *d = irq_get_irq_data(irq);
  603. return d ? d->common->affinity : NULL;
  604. }
  605. static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
  606. {
  607. return d->common->affinity;
  608. }
  609. unsigned int arch_dynirq_lower_bound(unsigned int from);
  610. int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
  611. struct module *owner, const struct cpumask *affinity);
  612. /* use macros to avoid needing export.h for THIS_MODULE */
  613. #define irq_alloc_descs(irq, from, cnt, node) \
  614. __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
  615. #define irq_alloc_desc(node) \
  616. irq_alloc_descs(-1, 0, 1, node)
  617. #define irq_alloc_desc_at(at, node) \
  618. irq_alloc_descs(at, at, 1, node)
  619. #define irq_alloc_desc_from(from, node) \
  620. irq_alloc_descs(-1, from, 1, node)
  621. #define irq_alloc_descs_from(from, cnt, node) \
  622. irq_alloc_descs(-1, from, cnt, node)
  623. void irq_free_descs(unsigned int irq, unsigned int cnt);
  624. static inline void irq_free_desc(unsigned int irq)
  625. {
  626. irq_free_descs(irq, 1);
  627. }
  628. #ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
  629. unsigned int irq_alloc_hwirqs(int cnt, int node);
  630. static inline unsigned int irq_alloc_hwirq(int node)
  631. {
  632. return irq_alloc_hwirqs(1, node);
  633. }
  634. void irq_free_hwirqs(unsigned int from, int cnt);
  635. static inline void irq_free_hwirq(unsigned int irq)
  636. {
  637. return irq_free_hwirqs(irq, 1);
  638. }
  639. int arch_setup_hwirq(unsigned int irq, int node);
  640. void arch_teardown_hwirq(unsigned int irq);
  641. #endif
  642. #ifdef CONFIG_GENERIC_IRQ_LEGACY
  643. void irq_init_desc(unsigned int irq);
  644. #endif
  645. /**
  646. * struct irq_chip_regs - register offsets for struct irq_gci
  647. * @enable: Enable register offset to reg_base
  648. * @disable: Disable register offset to reg_base
  649. * @mask: Mask register offset to reg_base
  650. * @ack: Ack register offset to reg_base
  651. * @eoi: Eoi register offset to reg_base
  652. * @type: Type configuration register offset to reg_base
  653. * @polarity: Polarity configuration register offset to reg_base
  654. */
  655. struct irq_chip_regs {
  656. unsigned long enable;
  657. unsigned long disable;
  658. unsigned long mask;
  659. unsigned long ack;
  660. unsigned long eoi;
  661. unsigned long type;
  662. unsigned long polarity;
  663. };
  664. /**
  665. * struct irq_chip_type - Generic interrupt chip instance for a flow type
  666. * @chip: The real interrupt chip which provides the callbacks
  667. * @regs: Register offsets for this chip
  668. * @handler: Flow handler associated with this chip
  669. * @type: Chip can handle these flow types
  670. * @mask_cache_priv: Cached mask register private to the chip type
  671. * @mask_cache: Pointer to cached mask register
  672. *
  673. * A irq_generic_chip can have several instances of irq_chip_type when
  674. * it requires different functions and register offsets for different
  675. * flow types.
  676. */
  677. struct irq_chip_type {
  678. struct irq_chip chip;
  679. struct irq_chip_regs regs;
  680. irq_flow_handler_t handler;
  681. u32 type;
  682. u32 mask_cache_priv;
  683. u32 *mask_cache;
  684. };
  685. /**
  686. * struct irq_chip_generic - Generic irq chip data structure
  687. * @lock: Lock to protect register and cache data access
  688. * @reg_base: Register base address (virtual)
  689. * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
  690. * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
  691. * @suspend: Function called from core code on suspend once per
  692. * chip; can be useful instead of irq_chip::suspend to
  693. * handle chip details even when no interrupts are in use
  694. * @resume: Function called from core code on resume once per chip;
  695. * can be useful instead of irq_chip::suspend to handle
  696. * chip details even when no interrupts are in use
  697. * @irq_base: Interrupt base nr for this chip
  698. * @irq_cnt: Number of interrupts handled by this chip
  699. * @mask_cache: Cached mask register shared between all chip types
  700. * @type_cache: Cached type register
  701. * @polarity_cache: Cached polarity register
  702. * @wake_enabled: Interrupt can wakeup from suspend
  703. * @wake_active: Interrupt is marked as an wakeup from suspend source
  704. * @num_ct: Number of available irq_chip_type instances (usually 1)
  705. * @private: Private data for non generic chip callbacks
  706. * @installed: bitfield to denote installed interrupts
  707. * @unused: bitfield to denote unused interrupts
  708. * @domain: irq domain pointer
  709. * @list: List head for keeping track of instances
  710. * @chip_types: Array of interrupt irq_chip_types
  711. *
  712. * Note, that irq_chip_generic can have multiple irq_chip_type
  713. * implementations which can be associated to a particular irq line of
  714. * an irq_chip_generic instance. That allows to share and protect
  715. * state in an irq_chip_generic instance when we need to implement
  716. * different flow mechanisms (level/edge) for it.
  717. */
  718. struct irq_chip_generic {
  719. raw_spinlock_t lock;
  720. void __iomem *reg_base;
  721. u32 (*reg_readl)(void __iomem *addr);
  722. void (*reg_writel)(u32 val, void __iomem *addr);
  723. void (*suspend)(struct irq_chip_generic *gc);
  724. void (*resume)(struct irq_chip_generic *gc);
  725. unsigned int irq_base;
  726. unsigned int irq_cnt;
  727. u32 mask_cache;
  728. u32 type_cache;
  729. u32 polarity_cache;
  730. u32 wake_enabled;
  731. u32 wake_active;
  732. unsigned int num_ct;
  733. void *private;
  734. unsigned long installed;
  735. unsigned long unused;
  736. struct irq_domain *domain;
  737. struct list_head list;
  738. struct irq_chip_type chip_types[0];
  739. };
  740. /**
  741. * enum irq_gc_flags - Initialization flags for generic irq chips
  742. * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
  743. * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
  744. * irq chips which need to call irq_set_wake() on
  745. * the parent irq. Usually GPIO implementations
  746. * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
  747. * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
  748. * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
  749. */
  750. enum irq_gc_flags {
  751. IRQ_GC_INIT_MASK_CACHE = 1 << 0,
  752. IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
  753. IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
  754. IRQ_GC_NO_MASK = 1 << 3,
  755. IRQ_GC_BE_IO = 1 << 4,
  756. };
  757. /*
  758. * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
  759. * @irqs_per_chip: Number of interrupts per chip
  760. * @num_chips: Number of chips
  761. * @irq_flags_to_set: IRQ* flags to set on irq setup
  762. * @irq_flags_to_clear: IRQ* flags to clear on irq setup
  763. * @gc_flags: Generic chip specific setup flags
  764. * @gc: Array of pointers to generic interrupt chips
  765. */
  766. struct irq_domain_chip_generic {
  767. unsigned int irqs_per_chip;
  768. unsigned int num_chips;
  769. unsigned int irq_flags_to_clear;
  770. unsigned int irq_flags_to_set;
  771. enum irq_gc_flags gc_flags;
  772. struct irq_chip_generic *gc[0];
  773. };
  774. /* Generic chip callback functions */
  775. void irq_gc_noop(struct irq_data *d);
  776. void irq_gc_mask_disable_reg(struct irq_data *d);
  777. void irq_gc_mask_set_bit(struct irq_data *d);
  778. void irq_gc_mask_clr_bit(struct irq_data *d);
  779. void irq_gc_unmask_enable_reg(struct irq_data *d);
  780. void irq_gc_ack_set_bit(struct irq_data *d);
  781. void irq_gc_ack_clr_bit(struct irq_data *d);
  782. void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
  783. void irq_gc_eoi(struct irq_data *d);
  784. int irq_gc_set_wake(struct irq_data *d, unsigned int on);
  785. /* Setup functions for irq_chip_generic */
  786. int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
  787. irq_hw_number_t hw_irq);
  788. struct irq_chip_generic *
  789. irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
  790. void __iomem *reg_base, irq_flow_handler_t handler);
  791. void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
  792. enum irq_gc_flags flags, unsigned int clr,
  793. unsigned int set);
  794. int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
  795. void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
  796. unsigned int clr, unsigned int set);
  797. struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
  798. int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
  799. int num_ct, const char *name,
  800. irq_flow_handler_t handler,
  801. unsigned int clr, unsigned int set,
  802. enum irq_gc_flags flags);
  803. static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
  804. {
  805. return container_of(d->chip, struct irq_chip_type, chip);
  806. }
  807. #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
  808. #ifdef CONFIG_SMP
  809. static inline void irq_gc_lock(struct irq_chip_generic *gc)
  810. {
  811. raw_spin_lock(&gc->lock);
  812. }
  813. static inline void irq_gc_unlock(struct irq_chip_generic *gc)
  814. {
  815. raw_spin_unlock(&gc->lock);
  816. }
  817. #else
  818. static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
  819. static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
  820. #endif
  821. static inline void irq_reg_writel(struct irq_chip_generic *gc,
  822. u32 val, int reg_offset)
  823. {
  824. if (gc->reg_writel)
  825. gc->reg_writel(val, gc->reg_base + reg_offset);
  826. else
  827. writel(val, gc->reg_base + reg_offset);
  828. }
  829. static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
  830. int reg_offset)
  831. {
  832. if (gc->reg_readl)
  833. return gc->reg_readl(gc->reg_base + reg_offset);
  834. else
  835. return readl(gc->reg_base + reg_offset);
  836. }
  837. /* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
  838. #define INVALID_HWIRQ (~0UL)
  839. irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
  840. int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
  841. int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
  842. int ipi_send_single(unsigned int virq, unsigned int cpu);
  843. int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
  844. #endif /* _LINUX_IRQ_H */