intel_ddi.c 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include "i915_drv.h"
  28. #include "intel_drv.h"
  29. struct ddi_buf_trans {
  30. u32 trans1; /* balance leg enable, de-emph level */
  31. u32 trans2; /* vref sel, vswing */
  32. u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
  33. };
  34. /* HDMI/DVI modes ignore everything but the last 2 items. So we share
  35. * them for both DP and FDI transports, allowing those ports to
  36. * automatically adapt to HDMI connections as well
  37. */
  38. static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
  39. { 0x00FFFFFF, 0x0006000E, 0x0 },
  40. { 0x00D75FFF, 0x0005000A, 0x0 },
  41. { 0x00C30FFF, 0x00040006, 0x0 },
  42. { 0x80AAAFFF, 0x000B0000, 0x0 },
  43. { 0x00FFFFFF, 0x0005000A, 0x0 },
  44. { 0x00D75FFF, 0x000C0004, 0x0 },
  45. { 0x80C30FFF, 0x000B0000, 0x0 },
  46. { 0x00FFFFFF, 0x00040006, 0x0 },
  47. { 0x80D75FFF, 0x000B0000, 0x0 },
  48. };
  49. static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
  50. { 0x00FFFFFF, 0x0007000E, 0x0 },
  51. { 0x00D75FFF, 0x000F000A, 0x0 },
  52. { 0x00C30FFF, 0x00060006, 0x0 },
  53. { 0x00AAAFFF, 0x001E0000, 0x0 },
  54. { 0x00FFFFFF, 0x000F000A, 0x0 },
  55. { 0x00D75FFF, 0x00160004, 0x0 },
  56. { 0x00C30FFF, 0x001E0000, 0x0 },
  57. { 0x00FFFFFF, 0x00060006, 0x0 },
  58. { 0x00D75FFF, 0x001E0000, 0x0 },
  59. };
  60. static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
  61. /* Idx NT mV d T mV d db */
  62. { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */
  63. { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */
  64. { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */
  65. { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */
  66. { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */
  67. { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */
  68. { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */
  69. { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */
  70. { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */
  71. { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */
  72. { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */
  73. { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */
  74. };
  75. static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
  76. { 0x00FFFFFF, 0x00000012, 0x0 },
  77. { 0x00EBAFFF, 0x00020011, 0x0 },
  78. { 0x00C71FFF, 0x0006000F, 0x0 },
  79. { 0x00AAAFFF, 0x000E000A, 0x0 },
  80. { 0x00FFFFFF, 0x00020011, 0x0 },
  81. { 0x00DB6FFF, 0x0005000F, 0x0 },
  82. { 0x00BEEFFF, 0x000A000C, 0x0 },
  83. { 0x00FFFFFF, 0x0005000F, 0x0 },
  84. { 0x00DB6FFF, 0x000A000C, 0x0 },
  85. };
  86. static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
  87. { 0x00FFFFFF, 0x0007000E, 0x0 },
  88. { 0x00D75FFF, 0x000E000A, 0x0 },
  89. { 0x00BEFFFF, 0x00140006, 0x0 },
  90. { 0x80B2CFFF, 0x001B0002, 0x0 },
  91. { 0x00FFFFFF, 0x000E000A, 0x0 },
  92. { 0x00DB6FFF, 0x00160005, 0x0 },
  93. { 0x80C71FFF, 0x001A0002, 0x0 },
  94. { 0x00F7DFFF, 0x00180004, 0x0 },
  95. { 0x80D75FFF, 0x001B0002, 0x0 },
  96. };
  97. static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
  98. { 0x00FFFFFF, 0x0001000E, 0x0 },
  99. { 0x00D75FFF, 0x0004000A, 0x0 },
  100. { 0x00C30FFF, 0x00070006, 0x0 },
  101. { 0x00AAAFFF, 0x000C0000, 0x0 },
  102. { 0x00FFFFFF, 0x0004000A, 0x0 },
  103. { 0x00D75FFF, 0x00090004, 0x0 },
  104. { 0x00C30FFF, 0x000C0000, 0x0 },
  105. { 0x00FFFFFF, 0x00070006, 0x0 },
  106. { 0x00D75FFF, 0x000C0000, 0x0 },
  107. };
  108. static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
  109. /* Idx NT mV d T mV df db */
  110. { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */
  111. { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */
  112. { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */
  113. { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */
  114. { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */
  115. { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */
  116. { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */
  117. { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */
  118. { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */
  119. { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */
  120. };
  121. /* Skylake H and S */
  122. static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
  123. { 0x00002016, 0x000000A0, 0x0 },
  124. { 0x00005012, 0x0000009B, 0x0 },
  125. { 0x00007011, 0x00000088, 0x0 },
  126. { 0x80009010, 0x000000C0, 0x1 },
  127. { 0x00002016, 0x0000009B, 0x0 },
  128. { 0x00005012, 0x00000088, 0x0 },
  129. { 0x80007011, 0x000000C0, 0x1 },
  130. { 0x00002016, 0x000000DF, 0x0 },
  131. { 0x80005012, 0x000000C0, 0x1 },
  132. };
  133. /* Skylake U */
  134. static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
  135. { 0x0000201B, 0x000000A2, 0x0 },
  136. { 0x00005012, 0x00000088, 0x0 },
  137. { 0x80007011, 0x000000CD, 0x0 },
  138. { 0x80009010, 0x000000C0, 0x1 },
  139. { 0x0000201B, 0x0000009D, 0x0 },
  140. { 0x80005012, 0x000000C0, 0x1 },
  141. { 0x80007011, 0x000000C0, 0x1 },
  142. { 0x00002016, 0x00000088, 0x0 },
  143. { 0x80005012, 0x000000C0, 0x1 },
  144. };
  145. /* Skylake Y */
  146. static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
  147. { 0x00000018, 0x000000A2, 0x0 },
  148. { 0x00005012, 0x00000088, 0x0 },
  149. { 0x80007011, 0x000000CD, 0x0 },
  150. { 0x80009010, 0x000000C0, 0x3 },
  151. { 0x00000018, 0x0000009D, 0x0 },
  152. { 0x80005012, 0x000000C0, 0x3 },
  153. { 0x80007011, 0x000000C0, 0x3 },
  154. { 0x00000018, 0x00000088, 0x0 },
  155. { 0x80005012, 0x000000C0, 0x3 },
  156. };
  157. /*
  158. * Skylake H and S
  159. * eDP 1.4 low vswing translation parameters
  160. */
  161. static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
  162. { 0x00000018, 0x000000A8, 0x0 },
  163. { 0x00004013, 0x000000A9, 0x0 },
  164. { 0x00007011, 0x000000A2, 0x0 },
  165. { 0x00009010, 0x0000009C, 0x0 },
  166. { 0x00000018, 0x000000A9, 0x0 },
  167. { 0x00006013, 0x000000A2, 0x0 },
  168. { 0x00007011, 0x000000A6, 0x0 },
  169. { 0x00000018, 0x000000AB, 0x0 },
  170. { 0x00007013, 0x0000009F, 0x0 },
  171. { 0x00000018, 0x000000DF, 0x0 },
  172. };
  173. /*
  174. * Skylake U
  175. * eDP 1.4 low vswing translation parameters
  176. */
  177. static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
  178. { 0x00000018, 0x000000A8, 0x0 },
  179. { 0x00004013, 0x000000A9, 0x0 },
  180. { 0x00007011, 0x000000A2, 0x0 },
  181. { 0x00009010, 0x0000009C, 0x0 },
  182. { 0x00000018, 0x000000A9, 0x0 },
  183. { 0x00006013, 0x000000A2, 0x0 },
  184. { 0x00007011, 0x000000A6, 0x0 },
  185. { 0x00002016, 0x000000AB, 0x0 },
  186. { 0x00005013, 0x0000009F, 0x0 },
  187. { 0x00000018, 0x000000DF, 0x0 },
  188. };
  189. /*
  190. * Skylake Y
  191. * eDP 1.4 low vswing translation parameters
  192. */
  193. static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
  194. { 0x00000018, 0x000000A8, 0x0 },
  195. { 0x00004013, 0x000000AB, 0x0 },
  196. { 0x00007011, 0x000000A4, 0x0 },
  197. { 0x00009010, 0x000000DF, 0x0 },
  198. { 0x00000018, 0x000000AA, 0x0 },
  199. { 0x00006013, 0x000000A4, 0x0 },
  200. { 0x00007011, 0x0000009D, 0x0 },
  201. { 0x00000018, 0x000000A0, 0x0 },
  202. { 0x00006012, 0x000000DF, 0x0 },
  203. { 0x00000018, 0x0000008A, 0x0 },
  204. };
  205. /* Skylake U, H and S */
  206. static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
  207. { 0x00000018, 0x000000AC, 0x0 },
  208. { 0x00005012, 0x0000009D, 0x0 },
  209. { 0x00007011, 0x00000088, 0x0 },
  210. { 0x00000018, 0x000000A1, 0x0 },
  211. { 0x00000018, 0x00000098, 0x0 },
  212. { 0x00004013, 0x00000088, 0x0 },
  213. { 0x80006012, 0x000000CD, 0x1 },
  214. { 0x00000018, 0x000000DF, 0x0 },
  215. { 0x80003015, 0x000000CD, 0x1 }, /* Default */
  216. { 0x80003015, 0x000000C0, 0x1 },
  217. { 0x80000018, 0x000000C0, 0x1 },
  218. };
  219. /* Skylake Y */
  220. static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
  221. { 0x00000018, 0x000000A1, 0x0 },
  222. { 0x00005012, 0x000000DF, 0x0 },
  223. { 0x80007011, 0x000000CB, 0x3 },
  224. { 0x00000018, 0x000000A4, 0x0 },
  225. { 0x00000018, 0x0000009D, 0x0 },
  226. { 0x00004013, 0x00000080, 0x0 },
  227. { 0x80006013, 0x000000C0, 0x3 },
  228. { 0x00000018, 0x0000008A, 0x0 },
  229. { 0x80003015, 0x000000C0, 0x3 }, /* Default */
  230. { 0x80003015, 0x000000C0, 0x3 },
  231. { 0x80000018, 0x000000C0, 0x3 },
  232. };
  233. struct bxt_ddi_buf_trans {
  234. u32 margin; /* swing value */
  235. u32 scale; /* scale value */
  236. u32 enable; /* scale enable */
  237. u32 deemphasis;
  238. bool default_index; /* true if the entry represents default value */
  239. };
  240. static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
  241. /* Idx NT mV diff db */
  242. { 52, 0x9A, 0, 128, true }, /* 0: 400 0 */
  243. { 78, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
  244. { 104, 0x9A, 0, 64, false }, /* 2: 400 6 */
  245. { 154, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
  246. { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
  247. { 116, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
  248. { 154, 0x9A, 0, 64, false }, /* 6: 600 6 */
  249. { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
  250. { 154, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
  251. { 154, 0x9A, 1, 128, false }, /* 9: 1200 0 */
  252. };
  253. static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
  254. /* Idx NT mV diff db */
  255. { 26, 0, 0, 128, false }, /* 0: 200 0 */
  256. { 38, 0, 0, 112, false }, /* 1: 200 1.5 */
  257. { 48, 0, 0, 96, false }, /* 2: 200 4 */
  258. { 54, 0, 0, 69, false }, /* 3: 200 6 */
  259. { 32, 0, 0, 128, false }, /* 4: 250 0 */
  260. { 48, 0, 0, 104, false }, /* 5: 250 1.5 */
  261. { 54, 0, 0, 85, false }, /* 6: 250 4 */
  262. { 43, 0, 0, 128, false }, /* 7: 300 0 */
  263. { 54, 0, 0, 101, false }, /* 8: 300 1.5 */
  264. { 48, 0, 0, 128, false }, /* 9: 300 0 */
  265. };
  266. /* BSpec has 2 recommended values - entries 0 and 8.
  267. * Using the entry with higher vswing.
  268. */
  269. static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
  270. /* Idx NT mV diff db */
  271. { 52, 0x9A, 0, 128, false }, /* 0: 400 0 */
  272. { 52, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
  273. { 52, 0x9A, 0, 64, false }, /* 2: 400 6 */
  274. { 42, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
  275. { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
  276. { 77, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
  277. { 77, 0x9A, 0, 64, false }, /* 6: 600 6 */
  278. { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
  279. { 102, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
  280. { 154, 0x9A, 1, 128, true }, /* 9: 1200 0 */
  281. };
  282. static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
  283. u32 level, enum port port, int type);
  284. static void ddi_get_encoder_port(struct intel_encoder *intel_encoder,
  285. struct intel_digital_port **dig_port,
  286. enum port *port)
  287. {
  288. struct drm_encoder *encoder = &intel_encoder->base;
  289. switch (intel_encoder->type) {
  290. case INTEL_OUTPUT_DP_MST:
  291. *dig_port = enc_to_mst(encoder)->primary;
  292. *port = (*dig_port)->port;
  293. break;
  294. case INTEL_OUTPUT_DISPLAYPORT:
  295. case INTEL_OUTPUT_EDP:
  296. case INTEL_OUTPUT_HDMI:
  297. case INTEL_OUTPUT_UNKNOWN:
  298. *dig_port = enc_to_dig_port(encoder);
  299. *port = (*dig_port)->port;
  300. break;
  301. case INTEL_OUTPUT_ANALOG:
  302. *dig_port = NULL;
  303. *port = PORT_E;
  304. break;
  305. default:
  306. WARN(1, "Invalid DDI encoder type %d\n", intel_encoder->type);
  307. break;
  308. }
  309. }
  310. enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
  311. {
  312. struct intel_digital_port *dig_port;
  313. enum port port;
  314. ddi_get_encoder_port(intel_encoder, &dig_port, &port);
  315. return port;
  316. }
  317. static const struct ddi_buf_trans *
  318. skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
  319. {
  320. if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
  321. *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
  322. return skl_y_ddi_translations_dp;
  323. } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
  324. *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
  325. return skl_u_ddi_translations_dp;
  326. } else {
  327. *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
  328. return skl_ddi_translations_dp;
  329. }
  330. }
  331. static const struct ddi_buf_trans *
  332. skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
  333. {
  334. if (dev_priv->vbt.edp.low_vswing) {
  335. if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
  336. *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
  337. return skl_y_ddi_translations_edp;
  338. } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
  339. *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
  340. return skl_u_ddi_translations_edp;
  341. } else {
  342. *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
  343. return skl_ddi_translations_edp;
  344. }
  345. }
  346. return skl_get_buf_trans_dp(dev_priv, n_entries);
  347. }
  348. static const struct ddi_buf_trans *
  349. skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
  350. {
  351. if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
  352. *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
  353. return skl_y_ddi_translations_hdmi;
  354. } else {
  355. *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
  356. return skl_ddi_translations_hdmi;
  357. }
  358. }
  359. /*
  360. * Starting with Haswell, DDI port buffers must be programmed with correct
  361. * values in advance. The buffer values are different for FDI and DP modes,
  362. * but the HDMI/DVI fields are shared among those. So we program the DDI
  363. * in either FDI or DP modes only, as HDMI connections will work with both
  364. * of those
  365. */
  366. void intel_prepare_ddi_buffer(struct intel_encoder *encoder)
  367. {
  368. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  369. u32 iboost_bit = 0;
  370. int i, n_hdmi_entries, n_dp_entries, n_edp_entries, hdmi_default_entry,
  371. size;
  372. int hdmi_level;
  373. enum port port;
  374. const struct ddi_buf_trans *ddi_translations_fdi;
  375. const struct ddi_buf_trans *ddi_translations_dp;
  376. const struct ddi_buf_trans *ddi_translations_edp;
  377. const struct ddi_buf_trans *ddi_translations_hdmi;
  378. const struct ddi_buf_trans *ddi_translations;
  379. port = intel_ddi_get_encoder_port(encoder);
  380. hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
  381. if (IS_BROXTON(dev_priv)) {
  382. if (encoder->type != INTEL_OUTPUT_HDMI)
  383. return;
  384. /* Vswing programming for HDMI */
  385. bxt_ddi_vswing_sequence(dev_priv, hdmi_level, port,
  386. INTEL_OUTPUT_HDMI);
  387. return;
  388. }
  389. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  390. ddi_translations_fdi = NULL;
  391. ddi_translations_dp =
  392. skl_get_buf_trans_dp(dev_priv, &n_dp_entries);
  393. ddi_translations_edp =
  394. skl_get_buf_trans_edp(dev_priv, &n_edp_entries);
  395. ddi_translations_hdmi =
  396. skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
  397. hdmi_default_entry = 8;
  398. /* If we're boosting the current, set bit 31 of trans1 */
  399. if (dev_priv->vbt.ddi_port_info[port].hdmi_boost_level ||
  400. dev_priv->vbt.ddi_port_info[port].dp_boost_level)
  401. iboost_bit = 1<<31;
  402. if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
  403. port != PORT_A && port != PORT_E &&
  404. n_edp_entries > 9))
  405. n_edp_entries = 9;
  406. } else if (IS_BROADWELL(dev_priv)) {
  407. ddi_translations_fdi = bdw_ddi_translations_fdi;
  408. ddi_translations_dp = bdw_ddi_translations_dp;
  409. ddi_translations_edp = bdw_ddi_translations_edp;
  410. ddi_translations_hdmi = bdw_ddi_translations_hdmi;
  411. n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
  412. n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
  413. n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
  414. hdmi_default_entry = 7;
  415. } else if (IS_HASWELL(dev_priv)) {
  416. ddi_translations_fdi = hsw_ddi_translations_fdi;
  417. ddi_translations_dp = hsw_ddi_translations_dp;
  418. ddi_translations_edp = hsw_ddi_translations_dp;
  419. ddi_translations_hdmi = hsw_ddi_translations_hdmi;
  420. n_dp_entries = n_edp_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
  421. n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
  422. hdmi_default_entry = 6;
  423. } else {
  424. WARN(1, "ddi translation table missing\n");
  425. ddi_translations_edp = bdw_ddi_translations_dp;
  426. ddi_translations_fdi = bdw_ddi_translations_fdi;
  427. ddi_translations_dp = bdw_ddi_translations_dp;
  428. ddi_translations_hdmi = bdw_ddi_translations_hdmi;
  429. n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
  430. n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
  431. n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
  432. hdmi_default_entry = 7;
  433. }
  434. switch (encoder->type) {
  435. case INTEL_OUTPUT_EDP:
  436. ddi_translations = ddi_translations_edp;
  437. size = n_edp_entries;
  438. break;
  439. case INTEL_OUTPUT_DISPLAYPORT:
  440. case INTEL_OUTPUT_HDMI:
  441. ddi_translations = ddi_translations_dp;
  442. size = n_dp_entries;
  443. break;
  444. case INTEL_OUTPUT_ANALOG:
  445. ddi_translations = ddi_translations_fdi;
  446. size = n_dp_entries;
  447. break;
  448. default:
  449. BUG();
  450. }
  451. for (i = 0; i < size; i++) {
  452. I915_WRITE(DDI_BUF_TRANS_LO(port, i),
  453. ddi_translations[i].trans1 | iboost_bit);
  454. I915_WRITE(DDI_BUF_TRANS_HI(port, i),
  455. ddi_translations[i].trans2);
  456. }
  457. if (encoder->type != INTEL_OUTPUT_HDMI)
  458. return;
  459. /* Choose a good default if VBT is badly populated */
  460. if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
  461. hdmi_level >= n_hdmi_entries)
  462. hdmi_level = hdmi_default_entry;
  463. /* Entry 9 is for HDMI: */
  464. I915_WRITE(DDI_BUF_TRANS_LO(port, i),
  465. ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
  466. I915_WRITE(DDI_BUF_TRANS_HI(port, i),
  467. ddi_translations_hdmi[hdmi_level].trans2);
  468. }
  469. static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
  470. enum port port)
  471. {
  472. i915_reg_t reg = DDI_BUF_CTL(port);
  473. int i;
  474. for (i = 0; i < 16; i++) {
  475. udelay(1);
  476. if (I915_READ(reg) & DDI_BUF_IS_IDLE)
  477. return;
  478. }
  479. DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
  480. }
  481. /* Starting with Haswell, different DDI ports can work in FDI mode for
  482. * connection to the PCH-located connectors. For this, it is necessary to train
  483. * both the DDI port and PCH receiver for the desired DDI buffer settings.
  484. *
  485. * The recommended port to work in FDI mode is DDI E, which we use here. Also,
  486. * please note that when FDI mode is active on DDI E, it shares 2 lines with
  487. * DDI A (which is used for eDP)
  488. */
  489. void hsw_fdi_link_train(struct drm_crtc *crtc)
  490. {
  491. struct drm_device *dev = crtc->dev;
  492. struct drm_i915_private *dev_priv = dev->dev_private;
  493. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  494. struct intel_encoder *encoder;
  495. u32 temp, i, rx_ctl_val;
  496. for_each_encoder_on_crtc(dev, crtc, encoder) {
  497. WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
  498. intel_prepare_ddi_buffer(encoder);
  499. }
  500. /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
  501. * mode set "sequence for CRT port" document:
  502. * - TP1 to TP2 time with the default value
  503. * - FDI delay to 90h
  504. *
  505. * WaFDIAutoLinkSetTimingOverrride:hsw
  506. */
  507. I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
  508. FDI_RX_PWRDN_LANE0_VAL(2) |
  509. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  510. /* Enable the PCH Receiver FDI PLL */
  511. rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
  512. FDI_RX_PLL_ENABLE |
  513. FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
  514. I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
  515. POSTING_READ(FDI_RX_CTL(PIPE_A));
  516. udelay(220);
  517. /* Switch from Rawclk to PCDclk */
  518. rx_ctl_val |= FDI_PCDCLK;
  519. I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
  520. /* Configure Port Clock Select */
  521. I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->config->ddi_pll_sel);
  522. WARN_ON(intel_crtc->config->ddi_pll_sel != PORT_CLK_SEL_SPLL);
  523. /* Start the training iterating through available voltages and emphasis,
  524. * testing each value twice. */
  525. for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
  526. /* Configure DP_TP_CTL with auto-training */
  527. I915_WRITE(DP_TP_CTL(PORT_E),
  528. DP_TP_CTL_FDI_AUTOTRAIN |
  529. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  530. DP_TP_CTL_LINK_TRAIN_PAT1 |
  531. DP_TP_CTL_ENABLE);
  532. /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
  533. * DDI E does not support port reversal, the functionality is
  534. * achieved on the PCH side in FDI_RX_CTL, so no need to set the
  535. * port reversal bit */
  536. I915_WRITE(DDI_BUF_CTL(PORT_E),
  537. DDI_BUF_CTL_ENABLE |
  538. ((intel_crtc->config->fdi_lanes - 1) << 1) |
  539. DDI_BUF_TRANS_SELECT(i / 2));
  540. POSTING_READ(DDI_BUF_CTL(PORT_E));
  541. udelay(600);
  542. /* Program PCH FDI Receiver TU */
  543. I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
  544. /* Enable PCH FDI Receiver with auto-training */
  545. rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
  546. I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
  547. POSTING_READ(FDI_RX_CTL(PIPE_A));
  548. /* Wait for FDI receiver lane calibration */
  549. udelay(30);
  550. /* Unset FDI_RX_MISC pwrdn lanes */
  551. temp = I915_READ(FDI_RX_MISC(PIPE_A));
  552. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  553. I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
  554. POSTING_READ(FDI_RX_MISC(PIPE_A));
  555. /* Wait for FDI auto training time */
  556. udelay(5);
  557. temp = I915_READ(DP_TP_STATUS(PORT_E));
  558. if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
  559. DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
  560. break;
  561. }
  562. /*
  563. * Leave things enabled even if we failed to train FDI.
  564. * Results in less fireworks from the state checker.
  565. */
  566. if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
  567. DRM_ERROR("FDI link training failed!\n");
  568. break;
  569. }
  570. temp = I915_READ(DDI_BUF_CTL(PORT_E));
  571. temp &= ~DDI_BUF_CTL_ENABLE;
  572. I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
  573. POSTING_READ(DDI_BUF_CTL(PORT_E));
  574. /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
  575. temp = I915_READ(DP_TP_CTL(PORT_E));
  576. temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  577. temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
  578. I915_WRITE(DP_TP_CTL(PORT_E), temp);
  579. POSTING_READ(DP_TP_CTL(PORT_E));
  580. intel_wait_ddi_buf_idle(dev_priv, PORT_E);
  581. rx_ctl_val &= ~FDI_RX_ENABLE;
  582. I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
  583. POSTING_READ(FDI_RX_CTL(PIPE_A));
  584. /* Reset FDI_RX_MISC pwrdn lanes */
  585. temp = I915_READ(FDI_RX_MISC(PIPE_A));
  586. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  587. temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  588. I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
  589. POSTING_READ(FDI_RX_MISC(PIPE_A));
  590. }
  591. /* Enable normal pixel sending for FDI */
  592. I915_WRITE(DP_TP_CTL(PORT_E),
  593. DP_TP_CTL_FDI_AUTOTRAIN |
  594. DP_TP_CTL_LINK_TRAIN_NORMAL |
  595. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  596. DP_TP_CTL_ENABLE);
  597. }
  598. void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
  599. {
  600. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  601. struct intel_digital_port *intel_dig_port =
  602. enc_to_dig_port(&encoder->base);
  603. intel_dp->DP = intel_dig_port->saved_port_bits |
  604. DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
  605. intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
  606. }
  607. static struct intel_encoder *
  608. intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
  609. {
  610. struct drm_device *dev = crtc->dev;
  611. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  612. struct intel_encoder *intel_encoder, *ret = NULL;
  613. int num_encoders = 0;
  614. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  615. ret = intel_encoder;
  616. num_encoders++;
  617. }
  618. if (num_encoders != 1)
  619. WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
  620. pipe_name(intel_crtc->pipe));
  621. BUG_ON(ret == NULL);
  622. return ret;
  623. }
  624. struct intel_encoder *
  625. intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
  626. {
  627. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  628. struct intel_encoder *ret = NULL;
  629. struct drm_atomic_state *state;
  630. struct drm_connector *connector;
  631. struct drm_connector_state *connector_state;
  632. int num_encoders = 0;
  633. int i;
  634. state = crtc_state->base.state;
  635. for_each_connector_in_state(state, connector, connector_state, i) {
  636. if (connector_state->crtc != crtc_state->base.crtc)
  637. continue;
  638. ret = to_intel_encoder(connector_state->best_encoder);
  639. num_encoders++;
  640. }
  641. WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
  642. pipe_name(crtc->pipe));
  643. BUG_ON(ret == NULL);
  644. return ret;
  645. }
  646. #define LC_FREQ 2700
  647. static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
  648. i915_reg_t reg)
  649. {
  650. int refclk = LC_FREQ;
  651. int n, p, r;
  652. u32 wrpll;
  653. wrpll = I915_READ(reg);
  654. switch (wrpll & WRPLL_PLL_REF_MASK) {
  655. case WRPLL_PLL_SSC:
  656. case WRPLL_PLL_NON_SSC:
  657. /*
  658. * We could calculate spread here, but our checking
  659. * code only cares about 5% accuracy, and spread is a max of
  660. * 0.5% downspread.
  661. */
  662. refclk = 135;
  663. break;
  664. case WRPLL_PLL_LCPLL:
  665. refclk = LC_FREQ;
  666. break;
  667. default:
  668. WARN(1, "bad wrpll refclk\n");
  669. return 0;
  670. }
  671. r = wrpll & WRPLL_DIVIDER_REF_MASK;
  672. p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
  673. n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
  674. /* Convert to KHz, p & r have a fixed point portion */
  675. return (refclk * n * 100) / (p * r);
  676. }
  677. static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
  678. uint32_t dpll)
  679. {
  680. i915_reg_t cfgcr1_reg, cfgcr2_reg;
  681. uint32_t cfgcr1_val, cfgcr2_val;
  682. uint32_t p0, p1, p2, dco_freq;
  683. cfgcr1_reg = DPLL_CFGCR1(dpll);
  684. cfgcr2_reg = DPLL_CFGCR2(dpll);
  685. cfgcr1_val = I915_READ(cfgcr1_reg);
  686. cfgcr2_val = I915_READ(cfgcr2_reg);
  687. p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
  688. p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
  689. if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1))
  690. p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
  691. else
  692. p1 = 1;
  693. switch (p0) {
  694. case DPLL_CFGCR2_PDIV_1:
  695. p0 = 1;
  696. break;
  697. case DPLL_CFGCR2_PDIV_2:
  698. p0 = 2;
  699. break;
  700. case DPLL_CFGCR2_PDIV_3:
  701. p0 = 3;
  702. break;
  703. case DPLL_CFGCR2_PDIV_7:
  704. p0 = 7;
  705. break;
  706. }
  707. switch (p2) {
  708. case DPLL_CFGCR2_KDIV_5:
  709. p2 = 5;
  710. break;
  711. case DPLL_CFGCR2_KDIV_2:
  712. p2 = 2;
  713. break;
  714. case DPLL_CFGCR2_KDIV_3:
  715. p2 = 3;
  716. break;
  717. case DPLL_CFGCR2_KDIV_1:
  718. p2 = 1;
  719. break;
  720. }
  721. dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
  722. dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
  723. 1000) / 0x8000;
  724. return dco_freq / (p0 * p1 * p2 * 5);
  725. }
  726. static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
  727. {
  728. int dotclock;
  729. if (pipe_config->has_pch_encoder)
  730. dotclock = intel_dotclock_calculate(pipe_config->port_clock,
  731. &pipe_config->fdi_m_n);
  732. else if (pipe_config->has_dp_encoder)
  733. dotclock = intel_dotclock_calculate(pipe_config->port_clock,
  734. &pipe_config->dp_m_n);
  735. else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
  736. dotclock = pipe_config->port_clock * 2 / 3;
  737. else
  738. dotclock = pipe_config->port_clock;
  739. if (pipe_config->pixel_multiplier)
  740. dotclock /= pipe_config->pixel_multiplier;
  741. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  742. }
  743. static void skl_ddi_clock_get(struct intel_encoder *encoder,
  744. struct intel_crtc_state *pipe_config)
  745. {
  746. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  747. int link_clock = 0;
  748. uint32_t dpll_ctl1, dpll;
  749. dpll = pipe_config->ddi_pll_sel;
  750. dpll_ctl1 = I915_READ(DPLL_CTRL1);
  751. if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
  752. link_clock = skl_calc_wrpll_link(dev_priv, dpll);
  753. } else {
  754. link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
  755. link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
  756. switch (link_clock) {
  757. case DPLL_CTRL1_LINK_RATE_810:
  758. link_clock = 81000;
  759. break;
  760. case DPLL_CTRL1_LINK_RATE_1080:
  761. link_clock = 108000;
  762. break;
  763. case DPLL_CTRL1_LINK_RATE_1350:
  764. link_clock = 135000;
  765. break;
  766. case DPLL_CTRL1_LINK_RATE_1620:
  767. link_clock = 162000;
  768. break;
  769. case DPLL_CTRL1_LINK_RATE_2160:
  770. link_clock = 216000;
  771. break;
  772. case DPLL_CTRL1_LINK_RATE_2700:
  773. link_clock = 270000;
  774. break;
  775. default:
  776. WARN(1, "Unsupported link rate\n");
  777. break;
  778. }
  779. link_clock *= 2;
  780. }
  781. pipe_config->port_clock = link_clock;
  782. ddi_dotclock_get(pipe_config);
  783. }
  784. static void hsw_ddi_clock_get(struct intel_encoder *encoder,
  785. struct intel_crtc_state *pipe_config)
  786. {
  787. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  788. int link_clock = 0;
  789. u32 val, pll;
  790. val = pipe_config->ddi_pll_sel;
  791. switch (val & PORT_CLK_SEL_MASK) {
  792. case PORT_CLK_SEL_LCPLL_810:
  793. link_clock = 81000;
  794. break;
  795. case PORT_CLK_SEL_LCPLL_1350:
  796. link_clock = 135000;
  797. break;
  798. case PORT_CLK_SEL_LCPLL_2700:
  799. link_clock = 270000;
  800. break;
  801. case PORT_CLK_SEL_WRPLL1:
  802. link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
  803. break;
  804. case PORT_CLK_SEL_WRPLL2:
  805. link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
  806. break;
  807. case PORT_CLK_SEL_SPLL:
  808. pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
  809. if (pll == SPLL_PLL_FREQ_810MHz)
  810. link_clock = 81000;
  811. else if (pll == SPLL_PLL_FREQ_1350MHz)
  812. link_clock = 135000;
  813. else if (pll == SPLL_PLL_FREQ_2700MHz)
  814. link_clock = 270000;
  815. else {
  816. WARN(1, "bad spll freq\n");
  817. return;
  818. }
  819. break;
  820. default:
  821. WARN(1, "bad port clock sel\n");
  822. return;
  823. }
  824. pipe_config->port_clock = link_clock * 2;
  825. ddi_dotclock_get(pipe_config);
  826. }
  827. static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
  828. enum intel_dpll_id dpll)
  829. {
  830. struct intel_shared_dpll *pll;
  831. struct intel_dpll_hw_state *state;
  832. intel_clock_t clock;
  833. /* For DDI ports we always use a shared PLL. */
  834. if (WARN_ON(dpll == DPLL_ID_PRIVATE))
  835. return 0;
  836. pll = &dev_priv->shared_dplls[dpll];
  837. state = &pll->config.hw_state;
  838. clock.m1 = 2;
  839. clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
  840. if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
  841. clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
  842. clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
  843. clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
  844. clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
  845. return chv_calc_dpll_params(100000, &clock);
  846. }
  847. static void bxt_ddi_clock_get(struct intel_encoder *encoder,
  848. struct intel_crtc_state *pipe_config)
  849. {
  850. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  851. enum port port = intel_ddi_get_encoder_port(encoder);
  852. uint32_t dpll = port;
  853. pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
  854. ddi_dotclock_get(pipe_config);
  855. }
  856. void intel_ddi_clock_get(struct intel_encoder *encoder,
  857. struct intel_crtc_state *pipe_config)
  858. {
  859. struct drm_device *dev = encoder->base.dev;
  860. if (INTEL_INFO(dev)->gen <= 8)
  861. hsw_ddi_clock_get(encoder, pipe_config);
  862. else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
  863. skl_ddi_clock_get(encoder, pipe_config);
  864. else if (IS_BROXTON(dev))
  865. bxt_ddi_clock_get(encoder, pipe_config);
  866. }
  867. static bool
  868. hsw_ddi_pll_select(struct intel_crtc *intel_crtc,
  869. struct intel_crtc_state *crtc_state,
  870. struct intel_encoder *intel_encoder)
  871. {
  872. struct intel_shared_dpll *pll;
  873. pll = intel_get_shared_dpll(intel_crtc, crtc_state,
  874. intel_encoder);
  875. if (!pll)
  876. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  877. pipe_name(intel_crtc->pipe));
  878. return pll;
  879. }
  880. static bool
  881. skl_ddi_pll_select(struct intel_crtc *intel_crtc,
  882. struct intel_crtc_state *crtc_state,
  883. struct intel_encoder *intel_encoder)
  884. {
  885. struct intel_shared_dpll *pll;
  886. pll = intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
  887. if (pll == NULL) {
  888. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  889. pipe_name(intel_crtc->pipe));
  890. return false;
  891. }
  892. return true;
  893. }
  894. static bool
  895. bxt_ddi_pll_select(struct intel_crtc *intel_crtc,
  896. struct intel_crtc_state *crtc_state,
  897. struct intel_encoder *intel_encoder)
  898. {
  899. return !!intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
  900. }
  901. /*
  902. * Tries to find a *shared* PLL for the CRTC and store it in
  903. * intel_crtc->ddi_pll_sel.
  904. *
  905. * For private DPLLs, compute_config() should do the selection for us. This
  906. * function should be folded into compute_config() eventually.
  907. */
  908. bool intel_ddi_pll_select(struct intel_crtc *intel_crtc,
  909. struct intel_crtc_state *crtc_state)
  910. {
  911. struct drm_device *dev = intel_crtc->base.dev;
  912. struct intel_encoder *intel_encoder =
  913. intel_ddi_get_crtc_new_encoder(crtc_state);
  914. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
  915. return skl_ddi_pll_select(intel_crtc, crtc_state,
  916. intel_encoder);
  917. else if (IS_BROXTON(dev))
  918. return bxt_ddi_pll_select(intel_crtc, crtc_state,
  919. intel_encoder);
  920. else
  921. return hsw_ddi_pll_select(intel_crtc, crtc_state,
  922. intel_encoder);
  923. }
  924. void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
  925. {
  926. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  927. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  928. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  929. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  930. int type = intel_encoder->type;
  931. uint32_t temp;
  932. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
  933. WARN_ON(transcoder_is_dsi(cpu_transcoder));
  934. temp = TRANS_MSA_SYNC_CLK;
  935. switch (intel_crtc->config->pipe_bpp) {
  936. case 18:
  937. temp |= TRANS_MSA_6_BPC;
  938. break;
  939. case 24:
  940. temp |= TRANS_MSA_8_BPC;
  941. break;
  942. case 30:
  943. temp |= TRANS_MSA_10_BPC;
  944. break;
  945. case 36:
  946. temp |= TRANS_MSA_12_BPC;
  947. break;
  948. default:
  949. BUG();
  950. }
  951. I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
  952. }
  953. }
  954. void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state)
  955. {
  956. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  957. struct drm_device *dev = crtc->dev;
  958. struct drm_i915_private *dev_priv = dev->dev_private;
  959. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  960. uint32_t temp;
  961. temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  962. if (state == true)
  963. temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
  964. else
  965. temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
  966. I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
  967. }
  968. void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
  969. {
  970. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  971. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  972. struct drm_encoder *encoder = &intel_encoder->base;
  973. struct drm_device *dev = crtc->dev;
  974. struct drm_i915_private *dev_priv = dev->dev_private;
  975. enum pipe pipe = intel_crtc->pipe;
  976. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  977. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  978. int type = intel_encoder->type;
  979. uint32_t temp;
  980. /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
  981. temp = TRANS_DDI_FUNC_ENABLE;
  982. temp |= TRANS_DDI_SELECT_PORT(port);
  983. switch (intel_crtc->config->pipe_bpp) {
  984. case 18:
  985. temp |= TRANS_DDI_BPC_6;
  986. break;
  987. case 24:
  988. temp |= TRANS_DDI_BPC_8;
  989. break;
  990. case 30:
  991. temp |= TRANS_DDI_BPC_10;
  992. break;
  993. case 36:
  994. temp |= TRANS_DDI_BPC_12;
  995. break;
  996. default:
  997. BUG();
  998. }
  999. if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
  1000. temp |= TRANS_DDI_PVSYNC;
  1001. if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
  1002. temp |= TRANS_DDI_PHSYNC;
  1003. if (cpu_transcoder == TRANSCODER_EDP) {
  1004. switch (pipe) {
  1005. case PIPE_A:
  1006. /* On Haswell, can only use the always-on power well for
  1007. * eDP when not using the panel fitter, and when not
  1008. * using motion blur mitigation (which we don't
  1009. * support). */
  1010. if (IS_HASWELL(dev) &&
  1011. (intel_crtc->config->pch_pfit.enabled ||
  1012. intel_crtc->config->pch_pfit.force_thru))
  1013. temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
  1014. else
  1015. temp |= TRANS_DDI_EDP_INPUT_A_ON;
  1016. break;
  1017. case PIPE_B:
  1018. temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
  1019. break;
  1020. case PIPE_C:
  1021. temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
  1022. break;
  1023. default:
  1024. BUG();
  1025. break;
  1026. }
  1027. }
  1028. if (type == INTEL_OUTPUT_HDMI) {
  1029. if (intel_crtc->config->has_hdmi_sink)
  1030. temp |= TRANS_DDI_MODE_SELECT_HDMI;
  1031. else
  1032. temp |= TRANS_DDI_MODE_SELECT_DVI;
  1033. } else if (type == INTEL_OUTPUT_ANALOG) {
  1034. temp |= TRANS_DDI_MODE_SELECT_FDI;
  1035. temp |= (intel_crtc->config->fdi_lanes - 1) << 1;
  1036. } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
  1037. type == INTEL_OUTPUT_EDP) {
  1038. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1039. if (intel_dp->is_mst) {
  1040. temp |= TRANS_DDI_MODE_SELECT_DP_MST;
  1041. } else
  1042. temp |= TRANS_DDI_MODE_SELECT_DP_SST;
  1043. temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
  1044. } else if (type == INTEL_OUTPUT_DP_MST) {
  1045. struct intel_dp *intel_dp = &enc_to_mst(encoder)->primary->dp;
  1046. if (intel_dp->is_mst) {
  1047. temp |= TRANS_DDI_MODE_SELECT_DP_MST;
  1048. } else
  1049. temp |= TRANS_DDI_MODE_SELECT_DP_SST;
  1050. temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
  1051. } else {
  1052. WARN(1, "Invalid encoder type %d for pipe %c\n",
  1053. intel_encoder->type, pipe_name(pipe));
  1054. }
  1055. I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
  1056. }
  1057. void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  1058. enum transcoder cpu_transcoder)
  1059. {
  1060. i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  1061. uint32_t val = I915_READ(reg);
  1062. val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
  1063. val |= TRANS_DDI_PORT_NONE;
  1064. I915_WRITE(reg, val);
  1065. }
  1066. bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
  1067. {
  1068. struct drm_device *dev = intel_connector->base.dev;
  1069. struct drm_i915_private *dev_priv = dev->dev_private;
  1070. struct intel_encoder *intel_encoder = intel_connector->encoder;
  1071. int type = intel_connector->base.connector_type;
  1072. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1073. enum pipe pipe = 0;
  1074. enum transcoder cpu_transcoder;
  1075. enum intel_display_power_domain power_domain;
  1076. uint32_t tmp;
  1077. bool ret;
  1078. power_domain = intel_display_port_power_domain(intel_encoder);
  1079. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  1080. return false;
  1081. if (!intel_encoder->get_hw_state(intel_encoder, &pipe)) {
  1082. ret = false;
  1083. goto out;
  1084. }
  1085. if (port == PORT_A)
  1086. cpu_transcoder = TRANSCODER_EDP;
  1087. else
  1088. cpu_transcoder = (enum transcoder) pipe;
  1089. tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1090. switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
  1091. case TRANS_DDI_MODE_SELECT_HDMI:
  1092. case TRANS_DDI_MODE_SELECT_DVI:
  1093. ret = type == DRM_MODE_CONNECTOR_HDMIA;
  1094. break;
  1095. case TRANS_DDI_MODE_SELECT_DP_SST:
  1096. ret = type == DRM_MODE_CONNECTOR_eDP ||
  1097. type == DRM_MODE_CONNECTOR_DisplayPort;
  1098. break;
  1099. case TRANS_DDI_MODE_SELECT_DP_MST:
  1100. /* if the transcoder is in MST state then
  1101. * connector isn't connected */
  1102. ret = false;
  1103. break;
  1104. case TRANS_DDI_MODE_SELECT_FDI:
  1105. ret = type == DRM_MODE_CONNECTOR_VGA;
  1106. break;
  1107. default:
  1108. ret = false;
  1109. break;
  1110. }
  1111. out:
  1112. intel_display_power_put(dev_priv, power_domain);
  1113. return ret;
  1114. }
  1115. bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
  1116. enum pipe *pipe)
  1117. {
  1118. struct drm_device *dev = encoder->base.dev;
  1119. struct drm_i915_private *dev_priv = dev->dev_private;
  1120. enum port port = intel_ddi_get_encoder_port(encoder);
  1121. enum intel_display_power_domain power_domain;
  1122. u32 tmp;
  1123. int i;
  1124. bool ret;
  1125. power_domain = intel_display_port_power_domain(encoder);
  1126. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  1127. return false;
  1128. ret = false;
  1129. tmp = I915_READ(DDI_BUF_CTL(port));
  1130. if (!(tmp & DDI_BUF_CTL_ENABLE))
  1131. goto out;
  1132. if (port == PORT_A) {
  1133. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  1134. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  1135. case TRANS_DDI_EDP_INPUT_A_ON:
  1136. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  1137. *pipe = PIPE_A;
  1138. break;
  1139. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  1140. *pipe = PIPE_B;
  1141. break;
  1142. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  1143. *pipe = PIPE_C;
  1144. break;
  1145. }
  1146. ret = true;
  1147. goto out;
  1148. }
  1149. for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
  1150. tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
  1151. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
  1152. if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
  1153. TRANS_DDI_MODE_SELECT_DP_MST)
  1154. goto out;
  1155. *pipe = i;
  1156. ret = true;
  1157. goto out;
  1158. }
  1159. }
  1160. DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
  1161. out:
  1162. intel_display_power_put(dev_priv, power_domain);
  1163. return ret;
  1164. }
  1165. void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
  1166. {
  1167. struct drm_crtc *crtc = &intel_crtc->base;
  1168. struct drm_device *dev = crtc->dev;
  1169. struct drm_i915_private *dev_priv = dev->dev_private;
  1170. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1171. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1172. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  1173. if (cpu_transcoder != TRANSCODER_EDP)
  1174. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1175. TRANS_CLK_SEL_PORT(port));
  1176. }
  1177. void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
  1178. {
  1179. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1180. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  1181. if (cpu_transcoder != TRANSCODER_EDP)
  1182. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1183. TRANS_CLK_SEL_DISABLED);
  1184. }
  1185. static void skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
  1186. u32 level, enum port port, int type)
  1187. {
  1188. const struct ddi_buf_trans *ddi_translations;
  1189. uint8_t iboost;
  1190. uint8_t dp_iboost, hdmi_iboost;
  1191. int n_entries;
  1192. u32 reg;
  1193. /* VBT may override standard boost values */
  1194. dp_iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
  1195. hdmi_iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
  1196. if (type == INTEL_OUTPUT_DISPLAYPORT) {
  1197. if (dp_iboost) {
  1198. iboost = dp_iboost;
  1199. } else {
  1200. ddi_translations = skl_get_buf_trans_dp(dev_priv, &n_entries);
  1201. iboost = ddi_translations[level].i_boost;
  1202. }
  1203. } else if (type == INTEL_OUTPUT_EDP) {
  1204. if (dp_iboost) {
  1205. iboost = dp_iboost;
  1206. } else {
  1207. ddi_translations = skl_get_buf_trans_edp(dev_priv, &n_entries);
  1208. if (WARN_ON(port != PORT_A &&
  1209. port != PORT_E && n_entries > 9))
  1210. n_entries = 9;
  1211. iboost = ddi_translations[level].i_boost;
  1212. }
  1213. } else if (type == INTEL_OUTPUT_HDMI) {
  1214. if (hdmi_iboost) {
  1215. iboost = hdmi_iboost;
  1216. } else {
  1217. ddi_translations = skl_get_buf_trans_hdmi(dev_priv, &n_entries);
  1218. iboost = ddi_translations[level].i_boost;
  1219. }
  1220. } else {
  1221. return;
  1222. }
  1223. /* Make sure that the requested I_boost is valid */
  1224. if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
  1225. DRM_ERROR("Invalid I_boost value %u\n", iboost);
  1226. return;
  1227. }
  1228. reg = I915_READ(DISPIO_CR_TX_BMU_CR0);
  1229. reg &= ~BALANCE_LEG_MASK(port);
  1230. reg &= ~(1 << (BALANCE_LEG_DISABLE_SHIFT + port));
  1231. if (iboost)
  1232. reg |= iboost << BALANCE_LEG_SHIFT(port);
  1233. else
  1234. reg |= 1 << (BALANCE_LEG_DISABLE_SHIFT + port);
  1235. I915_WRITE(DISPIO_CR_TX_BMU_CR0, reg);
  1236. }
  1237. static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
  1238. u32 level, enum port port, int type)
  1239. {
  1240. const struct bxt_ddi_buf_trans *ddi_translations;
  1241. u32 n_entries, i;
  1242. uint32_t val;
  1243. if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
  1244. n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
  1245. ddi_translations = bxt_ddi_translations_edp;
  1246. } else if (type == INTEL_OUTPUT_DISPLAYPORT
  1247. || type == INTEL_OUTPUT_EDP) {
  1248. n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
  1249. ddi_translations = bxt_ddi_translations_dp;
  1250. } else if (type == INTEL_OUTPUT_HDMI) {
  1251. n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
  1252. ddi_translations = bxt_ddi_translations_hdmi;
  1253. } else {
  1254. DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
  1255. type);
  1256. return;
  1257. }
  1258. /* Check if default value has to be used */
  1259. if (level >= n_entries ||
  1260. (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
  1261. for (i = 0; i < n_entries; i++) {
  1262. if (ddi_translations[i].default_index) {
  1263. level = i;
  1264. break;
  1265. }
  1266. }
  1267. }
  1268. /*
  1269. * While we write to the group register to program all lanes at once we
  1270. * can read only lane registers and we pick lanes 0/1 for that.
  1271. */
  1272. val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
  1273. val &= ~(TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT);
  1274. I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
  1275. val = I915_READ(BXT_PORT_TX_DW2_LN0(port));
  1276. val &= ~(MARGIN_000 | UNIQ_TRANS_SCALE);
  1277. val |= ddi_translations[level].margin << MARGIN_000_SHIFT |
  1278. ddi_translations[level].scale << UNIQ_TRANS_SCALE_SHIFT;
  1279. I915_WRITE(BXT_PORT_TX_DW2_GRP(port), val);
  1280. val = I915_READ(BXT_PORT_TX_DW3_LN0(port));
  1281. val &= ~SCALE_DCOMP_METHOD;
  1282. if (ddi_translations[level].enable)
  1283. val |= SCALE_DCOMP_METHOD;
  1284. if ((val & UNIQUE_TRANGE_EN_METHOD) && !(val & SCALE_DCOMP_METHOD))
  1285. DRM_ERROR("Disabled scaling while ouniqetrangenmethod was set");
  1286. I915_WRITE(BXT_PORT_TX_DW3_GRP(port), val);
  1287. val = I915_READ(BXT_PORT_TX_DW4_LN0(port));
  1288. val &= ~DE_EMPHASIS;
  1289. val |= ddi_translations[level].deemphasis << DEEMPH_SHIFT;
  1290. I915_WRITE(BXT_PORT_TX_DW4_GRP(port), val);
  1291. val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
  1292. val |= TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT;
  1293. I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
  1294. }
  1295. static uint32_t translate_signal_level(int signal_levels)
  1296. {
  1297. uint32_t level;
  1298. switch (signal_levels) {
  1299. default:
  1300. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level: 0x%x\n",
  1301. signal_levels);
  1302. case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
  1303. level = 0;
  1304. break;
  1305. case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
  1306. level = 1;
  1307. break;
  1308. case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
  1309. level = 2;
  1310. break;
  1311. case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
  1312. level = 3;
  1313. break;
  1314. case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
  1315. level = 4;
  1316. break;
  1317. case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
  1318. level = 5;
  1319. break;
  1320. case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
  1321. level = 6;
  1322. break;
  1323. case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
  1324. level = 7;
  1325. break;
  1326. case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
  1327. level = 8;
  1328. break;
  1329. case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
  1330. level = 9;
  1331. break;
  1332. }
  1333. return level;
  1334. }
  1335. uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
  1336. {
  1337. struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
  1338. struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
  1339. struct intel_encoder *encoder = &dport->base;
  1340. uint8_t train_set = intel_dp->train_set[0];
  1341. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1342. DP_TRAIN_PRE_EMPHASIS_MASK);
  1343. enum port port = dport->port;
  1344. uint32_t level;
  1345. level = translate_signal_level(signal_levels);
  1346. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  1347. skl_ddi_set_iboost(dev_priv, level, port, encoder->type);
  1348. else if (IS_BROXTON(dev_priv))
  1349. bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
  1350. return DDI_BUF_TRANS_SELECT(level);
  1351. }
  1352. void intel_ddi_clk_select(struct intel_encoder *encoder,
  1353. const struct intel_crtc_state *pipe_config)
  1354. {
  1355. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1356. enum port port = intel_ddi_get_encoder_port(encoder);
  1357. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  1358. uint32_t dpll = pipe_config->ddi_pll_sel;
  1359. uint32_t val;
  1360. /* DDI -> PLL mapping */
  1361. val = I915_READ(DPLL_CTRL2);
  1362. val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
  1363. DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
  1364. val |= (DPLL_CTRL2_DDI_CLK_SEL(dpll, port) |
  1365. DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
  1366. I915_WRITE(DPLL_CTRL2, val);
  1367. } else if (INTEL_INFO(dev_priv)->gen < 9) {
  1368. WARN_ON(pipe_config->ddi_pll_sel == PORT_CLK_SEL_NONE);
  1369. I915_WRITE(PORT_CLK_SEL(port), pipe_config->ddi_pll_sel);
  1370. }
  1371. }
  1372. static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
  1373. {
  1374. struct drm_encoder *encoder = &intel_encoder->base;
  1375. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  1376. struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
  1377. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1378. int type = intel_encoder->type;
  1379. intel_prepare_ddi_buffer(intel_encoder);
  1380. if (type == INTEL_OUTPUT_EDP) {
  1381. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1382. intel_edp_panel_on(intel_dp);
  1383. }
  1384. intel_ddi_clk_select(intel_encoder, crtc->config);
  1385. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  1386. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1387. intel_dp_set_link_params(intel_dp, crtc->config);
  1388. intel_ddi_init_dp_buf_reg(intel_encoder);
  1389. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1390. intel_dp_start_link_train(intel_dp);
  1391. if (port != PORT_A || INTEL_INFO(dev_priv)->gen >= 9)
  1392. intel_dp_stop_link_train(intel_dp);
  1393. } else if (type == INTEL_OUTPUT_HDMI) {
  1394. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  1395. intel_hdmi->set_infoframes(encoder,
  1396. crtc->config->has_hdmi_sink,
  1397. &crtc->config->base.adjusted_mode);
  1398. }
  1399. }
  1400. static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
  1401. {
  1402. struct drm_encoder *encoder = &intel_encoder->base;
  1403. struct drm_device *dev = encoder->dev;
  1404. struct drm_i915_private *dev_priv = dev->dev_private;
  1405. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1406. int type = intel_encoder->type;
  1407. uint32_t val;
  1408. bool wait = false;
  1409. val = I915_READ(DDI_BUF_CTL(port));
  1410. if (val & DDI_BUF_CTL_ENABLE) {
  1411. val &= ~DDI_BUF_CTL_ENABLE;
  1412. I915_WRITE(DDI_BUF_CTL(port), val);
  1413. wait = true;
  1414. }
  1415. val = I915_READ(DP_TP_CTL(port));
  1416. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1417. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1418. I915_WRITE(DP_TP_CTL(port), val);
  1419. if (wait)
  1420. intel_wait_ddi_buf_idle(dev_priv, port);
  1421. if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
  1422. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1423. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
  1424. intel_edp_panel_vdd_on(intel_dp);
  1425. intel_edp_panel_off(intel_dp);
  1426. }
  1427. if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
  1428. I915_WRITE(DPLL_CTRL2, (I915_READ(DPLL_CTRL2) |
  1429. DPLL_CTRL2_DDI_CLK_OFF(port)));
  1430. else if (INTEL_INFO(dev)->gen < 9)
  1431. I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
  1432. }
  1433. static void intel_enable_ddi(struct intel_encoder *intel_encoder)
  1434. {
  1435. struct drm_encoder *encoder = &intel_encoder->base;
  1436. struct drm_crtc *crtc = encoder->crtc;
  1437. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1438. struct drm_device *dev = encoder->dev;
  1439. struct drm_i915_private *dev_priv = dev->dev_private;
  1440. enum port port = intel_ddi_get_encoder_port(intel_encoder);
  1441. int type = intel_encoder->type;
  1442. if (type == INTEL_OUTPUT_HDMI) {
  1443. struct intel_digital_port *intel_dig_port =
  1444. enc_to_dig_port(encoder);
  1445. /* In HDMI/DVI mode, the port width, and swing/emphasis values
  1446. * are ignored so nothing special needs to be done besides
  1447. * enabling the port.
  1448. */
  1449. I915_WRITE(DDI_BUF_CTL(port),
  1450. intel_dig_port->saved_port_bits |
  1451. DDI_BUF_CTL_ENABLE);
  1452. } else if (type == INTEL_OUTPUT_EDP) {
  1453. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1454. if (port == PORT_A && INTEL_INFO(dev)->gen < 9)
  1455. intel_dp_stop_link_train(intel_dp);
  1456. intel_edp_backlight_on(intel_dp);
  1457. intel_psr_enable(intel_dp);
  1458. intel_edp_drrs_enable(intel_dp);
  1459. }
  1460. if (intel_crtc->config->has_audio) {
  1461. intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
  1462. intel_audio_codec_enable(intel_encoder);
  1463. }
  1464. }
  1465. static void intel_disable_ddi(struct intel_encoder *intel_encoder)
  1466. {
  1467. struct drm_encoder *encoder = &intel_encoder->base;
  1468. struct drm_crtc *crtc = encoder->crtc;
  1469. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1470. int type = intel_encoder->type;
  1471. struct drm_device *dev = encoder->dev;
  1472. struct drm_i915_private *dev_priv = dev->dev_private;
  1473. if (intel_crtc->config->has_audio) {
  1474. intel_audio_codec_disable(intel_encoder);
  1475. intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
  1476. }
  1477. if (type == INTEL_OUTPUT_EDP) {
  1478. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1479. intel_edp_drrs_disable(intel_dp);
  1480. intel_psr_disable(intel_dp);
  1481. intel_edp_backlight_off(intel_dp);
  1482. }
  1483. }
  1484. static void broxton_phy_init(struct drm_i915_private *dev_priv,
  1485. enum dpio_phy phy)
  1486. {
  1487. enum port port;
  1488. uint32_t val;
  1489. val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
  1490. val |= GT_DISPLAY_POWER_ON(phy);
  1491. I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);
  1492. /* Considering 10ms timeout until BSpec is updated */
  1493. if (wait_for(I915_READ(BXT_PORT_CL1CM_DW0(phy)) & PHY_POWER_GOOD, 10))
  1494. DRM_ERROR("timeout during PHY%d power on\n", phy);
  1495. for (port = (phy == DPIO_PHY0 ? PORT_B : PORT_A);
  1496. port <= (phy == DPIO_PHY0 ? PORT_C : PORT_A); port++) {
  1497. int lane;
  1498. for (lane = 0; lane < 4; lane++) {
  1499. val = I915_READ(BXT_PORT_TX_DW14_LN(port, lane));
  1500. /*
  1501. * Note that on CHV this flag is called UPAR, but has
  1502. * the same function.
  1503. */
  1504. val &= ~LATENCY_OPTIM;
  1505. if (lane != 1)
  1506. val |= LATENCY_OPTIM;
  1507. I915_WRITE(BXT_PORT_TX_DW14_LN(port, lane), val);
  1508. }
  1509. }
  1510. /* Program PLL Rcomp code offset */
  1511. val = I915_READ(BXT_PORT_CL1CM_DW9(phy));
  1512. val &= ~IREF0RC_OFFSET_MASK;
  1513. val |= 0xE4 << IREF0RC_OFFSET_SHIFT;
  1514. I915_WRITE(BXT_PORT_CL1CM_DW9(phy), val);
  1515. val = I915_READ(BXT_PORT_CL1CM_DW10(phy));
  1516. val &= ~IREF1RC_OFFSET_MASK;
  1517. val |= 0xE4 << IREF1RC_OFFSET_SHIFT;
  1518. I915_WRITE(BXT_PORT_CL1CM_DW10(phy), val);
  1519. /* Program power gating */
  1520. val = I915_READ(BXT_PORT_CL1CM_DW28(phy));
  1521. val |= OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN |
  1522. SUS_CLK_CONFIG;
  1523. I915_WRITE(BXT_PORT_CL1CM_DW28(phy), val);
  1524. if (phy == DPIO_PHY0) {
  1525. val = I915_READ(BXT_PORT_CL2CM_DW6_BC);
  1526. val |= DW6_OLDO_DYN_PWR_DOWN_EN;
  1527. I915_WRITE(BXT_PORT_CL2CM_DW6_BC, val);
  1528. }
  1529. val = I915_READ(BXT_PORT_CL1CM_DW30(phy));
  1530. val &= ~OCL2_LDOFUSE_PWR_DIS;
  1531. /*
  1532. * On PHY1 disable power on the second channel, since no port is
  1533. * connected there. On PHY0 both channels have a port, so leave it
  1534. * enabled.
  1535. * TODO: port C is only connected on BXT-P, so on BXT0/1 we should
  1536. * power down the second channel on PHY0 as well.
  1537. */
  1538. if (phy == DPIO_PHY1)
  1539. val |= OCL2_LDOFUSE_PWR_DIS;
  1540. I915_WRITE(BXT_PORT_CL1CM_DW30(phy), val);
  1541. if (phy == DPIO_PHY0) {
  1542. uint32_t grc_code;
  1543. /*
  1544. * PHY0 isn't connected to an RCOMP resistor so copy over
  1545. * the corresponding calibrated value from PHY1, and disable
  1546. * the automatic calibration on PHY0.
  1547. */
  1548. if (wait_for(I915_READ(BXT_PORT_REF_DW3(DPIO_PHY1)) & GRC_DONE,
  1549. 10))
  1550. DRM_ERROR("timeout waiting for PHY1 GRC\n");
  1551. val = I915_READ(BXT_PORT_REF_DW6(DPIO_PHY1));
  1552. val = (val & GRC_CODE_MASK) >> GRC_CODE_SHIFT;
  1553. grc_code = val << GRC_CODE_FAST_SHIFT |
  1554. val << GRC_CODE_SLOW_SHIFT |
  1555. val;
  1556. I915_WRITE(BXT_PORT_REF_DW6(DPIO_PHY0), grc_code);
  1557. val = I915_READ(BXT_PORT_REF_DW8(DPIO_PHY0));
  1558. val |= GRC_DIS | GRC_RDY_OVRD;
  1559. I915_WRITE(BXT_PORT_REF_DW8(DPIO_PHY0), val);
  1560. }
  1561. val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
  1562. val |= COMMON_RESET_DIS;
  1563. I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
  1564. }
  1565. void broxton_ddi_phy_init(struct drm_device *dev)
  1566. {
  1567. /* Enable PHY1 first since it provides Rcomp for PHY0 */
  1568. broxton_phy_init(dev->dev_private, DPIO_PHY1);
  1569. broxton_phy_init(dev->dev_private, DPIO_PHY0);
  1570. }
  1571. static void broxton_phy_uninit(struct drm_i915_private *dev_priv,
  1572. enum dpio_phy phy)
  1573. {
  1574. uint32_t val;
  1575. val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
  1576. val &= ~COMMON_RESET_DIS;
  1577. I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
  1578. }
  1579. void broxton_ddi_phy_uninit(struct drm_device *dev)
  1580. {
  1581. struct drm_i915_private *dev_priv = dev->dev_private;
  1582. broxton_phy_uninit(dev_priv, DPIO_PHY1);
  1583. broxton_phy_uninit(dev_priv, DPIO_PHY0);
  1584. /* FIXME: do this in broxton_phy_uninit per phy */
  1585. I915_WRITE(BXT_P_CR_GT_DISP_PWRON, 0);
  1586. }
  1587. void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
  1588. {
  1589. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1590. struct drm_i915_private *dev_priv =
  1591. to_i915(intel_dig_port->base.base.dev);
  1592. enum port port = intel_dig_port->port;
  1593. uint32_t val;
  1594. bool wait = false;
  1595. if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
  1596. val = I915_READ(DDI_BUF_CTL(port));
  1597. if (val & DDI_BUF_CTL_ENABLE) {
  1598. val &= ~DDI_BUF_CTL_ENABLE;
  1599. I915_WRITE(DDI_BUF_CTL(port), val);
  1600. wait = true;
  1601. }
  1602. val = I915_READ(DP_TP_CTL(port));
  1603. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1604. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1605. I915_WRITE(DP_TP_CTL(port), val);
  1606. POSTING_READ(DP_TP_CTL(port));
  1607. if (wait)
  1608. intel_wait_ddi_buf_idle(dev_priv, port);
  1609. }
  1610. val = DP_TP_CTL_ENABLE |
  1611. DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
  1612. if (intel_dp->is_mst)
  1613. val |= DP_TP_CTL_MODE_MST;
  1614. else {
  1615. val |= DP_TP_CTL_MODE_SST;
  1616. if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
  1617. val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
  1618. }
  1619. I915_WRITE(DP_TP_CTL(port), val);
  1620. POSTING_READ(DP_TP_CTL(port));
  1621. intel_dp->DP |= DDI_BUF_CTL_ENABLE;
  1622. I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
  1623. POSTING_READ(DDI_BUF_CTL(port));
  1624. udelay(600);
  1625. }
  1626. void intel_ddi_fdi_disable(struct drm_crtc *crtc)
  1627. {
  1628. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1629. struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
  1630. uint32_t val;
  1631. intel_ddi_post_disable(intel_encoder);
  1632. val = I915_READ(FDI_RX_CTL(PIPE_A));
  1633. val &= ~FDI_RX_ENABLE;
  1634. I915_WRITE(FDI_RX_CTL(PIPE_A), val);
  1635. val = I915_READ(FDI_RX_MISC(PIPE_A));
  1636. val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  1637. val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  1638. I915_WRITE(FDI_RX_MISC(PIPE_A), val);
  1639. val = I915_READ(FDI_RX_CTL(PIPE_A));
  1640. val &= ~FDI_PCDCLK;
  1641. I915_WRITE(FDI_RX_CTL(PIPE_A), val);
  1642. val = I915_READ(FDI_RX_CTL(PIPE_A));
  1643. val &= ~FDI_RX_PLL_ENABLE;
  1644. I915_WRITE(FDI_RX_CTL(PIPE_A), val);
  1645. }
  1646. bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
  1647. struct intel_crtc *intel_crtc)
  1648. {
  1649. u32 temp;
  1650. if (intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
  1651. temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
  1652. intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
  1653. if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
  1654. return true;
  1655. }
  1656. return false;
  1657. }
  1658. void intel_ddi_get_config(struct intel_encoder *encoder,
  1659. struct intel_crtc_state *pipe_config)
  1660. {
  1661. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  1662. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  1663. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  1664. struct intel_hdmi *intel_hdmi;
  1665. u32 temp, flags = 0;
  1666. /* XXX: DSI transcoder paranoia */
  1667. if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
  1668. return;
  1669. temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1670. if (temp & TRANS_DDI_PHSYNC)
  1671. flags |= DRM_MODE_FLAG_PHSYNC;
  1672. else
  1673. flags |= DRM_MODE_FLAG_NHSYNC;
  1674. if (temp & TRANS_DDI_PVSYNC)
  1675. flags |= DRM_MODE_FLAG_PVSYNC;
  1676. else
  1677. flags |= DRM_MODE_FLAG_NVSYNC;
  1678. pipe_config->base.adjusted_mode.flags |= flags;
  1679. switch (temp & TRANS_DDI_BPC_MASK) {
  1680. case TRANS_DDI_BPC_6:
  1681. pipe_config->pipe_bpp = 18;
  1682. break;
  1683. case TRANS_DDI_BPC_8:
  1684. pipe_config->pipe_bpp = 24;
  1685. break;
  1686. case TRANS_DDI_BPC_10:
  1687. pipe_config->pipe_bpp = 30;
  1688. break;
  1689. case TRANS_DDI_BPC_12:
  1690. pipe_config->pipe_bpp = 36;
  1691. break;
  1692. default:
  1693. break;
  1694. }
  1695. switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
  1696. case TRANS_DDI_MODE_SELECT_HDMI:
  1697. pipe_config->has_hdmi_sink = true;
  1698. intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1699. if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
  1700. pipe_config->has_infoframe = true;
  1701. break;
  1702. case TRANS_DDI_MODE_SELECT_DVI:
  1703. case TRANS_DDI_MODE_SELECT_FDI:
  1704. break;
  1705. case TRANS_DDI_MODE_SELECT_DP_SST:
  1706. case TRANS_DDI_MODE_SELECT_DP_MST:
  1707. pipe_config->has_dp_encoder = true;
  1708. pipe_config->lane_count =
  1709. ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
  1710. intel_dp_get_m_n(intel_crtc, pipe_config);
  1711. break;
  1712. default:
  1713. break;
  1714. }
  1715. pipe_config->has_audio =
  1716. intel_ddi_is_audio_enabled(dev_priv, intel_crtc);
  1717. if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
  1718. pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
  1719. /*
  1720. * This is a big fat ugly hack.
  1721. *
  1722. * Some machines in UEFI boot mode provide us a VBT that has 18
  1723. * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
  1724. * unknown we fail to light up. Yet the same BIOS boots up with
  1725. * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
  1726. * max, not what it tells us to use.
  1727. *
  1728. * Note: This will still be broken if the eDP panel is not lit
  1729. * up by the BIOS, and thus we can't get the mode at module
  1730. * load.
  1731. */
  1732. DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
  1733. pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
  1734. dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
  1735. }
  1736. intel_ddi_clock_get(encoder, pipe_config);
  1737. }
  1738. static void intel_ddi_destroy(struct drm_encoder *encoder)
  1739. {
  1740. /* HDMI has nothing special to destroy, so we can go with this. */
  1741. intel_dp_encoder_destroy(encoder);
  1742. }
  1743. static bool intel_ddi_compute_config(struct intel_encoder *encoder,
  1744. struct intel_crtc_state *pipe_config)
  1745. {
  1746. int type = encoder->type;
  1747. int port = intel_ddi_get_encoder_port(encoder);
  1748. WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
  1749. if (port == PORT_A)
  1750. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  1751. if (type == INTEL_OUTPUT_HDMI)
  1752. return intel_hdmi_compute_config(encoder, pipe_config);
  1753. else
  1754. return intel_dp_compute_config(encoder, pipe_config);
  1755. }
  1756. static const struct drm_encoder_funcs intel_ddi_funcs = {
  1757. .destroy = intel_ddi_destroy,
  1758. };
  1759. static struct intel_connector *
  1760. intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
  1761. {
  1762. struct intel_connector *connector;
  1763. enum port port = intel_dig_port->port;
  1764. connector = intel_connector_alloc();
  1765. if (!connector)
  1766. return NULL;
  1767. intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
  1768. if (!intel_dp_init_connector(intel_dig_port, connector)) {
  1769. kfree(connector);
  1770. return NULL;
  1771. }
  1772. return connector;
  1773. }
  1774. static struct intel_connector *
  1775. intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
  1776. {
  1777. struct intel_connector *connector;
  1778. enum port port = intel_dig_port->port;
  1779. connector = intel_connector_alloc();
  1780. if (!connector)
  1781. return NULL;
  1782. intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
  1783. intel_hdmi_init_connector(intel_dig_port, connector);
  1784. return connector;
  1785. }
  1786. void intel_ddi_init(struct drm_device *dev, enum port port)
  1787. {
  1788. struct drm_i915_private *dev_priv = dev->dev_private;
  1789. struct intel_digital_port *intel_dig_port;
  1790. struct intel_encoder *intel_encoder;
  1791. struct drm_encoder *encoder;
  1792. bool init_hdmi, init_dp;
  1793. int max_lanes;
  1794. if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
  1795. switch (port) {
  1796. case PORT_A:
  1797. max_lanes = 4;
  1798. break;
  1799. case PORT_E:
  1800. max_lanes = 0;
  1801. break;
  1802. default:
  1803. max_lanes = 4;
  1804. break;
  1805. }
  1806. } else {
  1807. switch (port) {
  1808. case PORT_A:
  1809. max_lanes = 2;
  1810. break;
  1811. case PORT_E:
  1812. max_lanes = 2;
  1813. break;
  1814. default:
  1815. max_lanes = 4;
  1816. break;
  1817. }
  1818. }
  1819. init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
  1820. dev_priv->vbt.ddi_port_info[port].supports_hdmi);
  1821. init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
  1822. if (!init_dp && !init_hdmi) {
  1823. DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
  1824. port_name(port));
  1825. return;
  1826. }
  1827. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  1828. if (!intel_dig_port)
  1829. return;
  1830. intel_encoder = &intel_dig_port->base;
  1831. encoder = &intel_encoder->base;
  1832. drm_encoder_init(dev, encoder, &intel_ddi_funcs,
  1833. DRM_MODE_ENCODER_TMDS, NULL);
  1834. intel_encoder->compute_config = intel_ddi_compute_config;
  1835. intel_encoder->enable = intel_enable_ddi;
  1836. intel_encoder->pre_enable = intel_ddi_pre_enable;
  1837. intel_encoder->disable = intel_disable_ddi;
  1838. intel_encoder->post_disable = intel_ddi_post_disable;
  1839. intel_encoder->get_hw_state = intel_ddi_get_hw_state;
  1840. intel_encoder->get_config = intel_ddi_get_config;
  1841. intel_dig_port->port = port;
  1842. intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
  1843. (DDI_BUF_PORT_REVERSAL |
  1844. DDI_A_4_LANES);
  1845. /*
  1846. * Bspec says that DDI_A_4_LANES is the only supported configuration
  1847. * for Broxton. Yet some BIOS fail to set this bit on port A if eDP
  1848. * wasn't lit up at boot. Force this bit on in our internal
  1849. * configuration so that we use the proper lane count for our
  1850. * calculations.
  1851. */
  1852. if (IS_BROXTON(dev) && port == PORT_A) {
  1853. if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
  1854. DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
  1855. intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
  1856. max_lanes = 4;
  1857. }
  1858. }
  1859. intel_dig_port->max_lanes = max_lanes;
  1860. intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
  1861. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1862. intel_encoder->cloneable = 0;
  1863. if (init_dp) {
  1864. if (!intel_ddi_init_dp_connector(intel_dig_port))
  1865. goto err;
  1866. intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
  1867. /*
  1868. * On BXT A0/A1, sw needs to activate DDIA HPD logic and
  1869. * interrupts to check the external panel connection.
  1870. */
  1871. if (IS_BXT_REVID(dev, 0, BXT_REVID_A1) && port == PORT_B)
  1872. dev_priv->hotplug.irq_port[PORT_A] = intel_dig_port;
  1873. else
  1874. dev_priv->hotplug.irq_port[port] = intel_dig_port;
  1875. }
  1876. /* In theory we don't need the encoder->type check, but leave it just in
  1877. * case we have some really bad VBTs... */
  1878. if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
  1879. if (!intel_ddi_init_hdmi_connector(intel_dig_port))
  1880. goto err;
  1881. }
  1882. return;
  1883. err:
  1884. drm_encoder_cleanup(encoder);
  1885. kfree(intel_dig_port);
  1886. }