main.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/highmem.h>
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/pci.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/slab.h>
  39. #include <linux/io-mapping.h>
  40. #include <linux/sched.h>
  41. #include <rdma/ib_user_verbs.h>
  42. #include <rdma/ib_addr.h>
  43. #include <rdma/ib_cache.h>
  44. #include <linux/mlx5/vport.h>
  45. #include <rdma/ib_smi.h>
  46. #include <rdma/ib_umem.h>
  47. #include <linux/in.h>
  48. #include <linux/etherdevice.h>
  49. #include <linux/mlx5/fs.h>
  50. #include "user.h"
  51. #include "mlx5_ib.h"
  52. #define DRIVER_NAME "mlx5_ib"
  53. #define DRIVER_VERSION "2.2-1"
  54. #define DRIVER_RELDATE "Feb 2014"
  55. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  56. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  57. MODULE_LICENSE("Dual BSD/GPL");
  58. MODULE_VERSION(DRIVER_VERSION);
  59. static int deprecated_prof_sel = 2;
  60. module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
  61. MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
  62. static char mlx5_version[] =
  63. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  64. DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
  65. enum {
  66. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  67. };
  68. static enum rdma_link_layer
  69. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  70. {
  71. switch (port_type_cap) {
  72. case MLX5_CAP_PORT_TYPE_IB:
  73. return IB_LINK_LAYER_INFINIBAND;
  74. case MLX5_CAP_PORT_TYPE_ETH:
  75. return IB_LINK_LAYER_ETHERNET;
  76. default:
  77. return IB_LINK_LAYER_UNSPECIFIED;
  78. }
  79. }
  80. static enum rdma_link_layer
  81. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  82. {
  83. struct mlx5_ib_dev *dev = to_mdev(device);
  84. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  85. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  86. }
  87. static int mlx5_netdev_event(struct notifier_block *this,
  88. unsigned long event, void *ptr)
  89. {
  90. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  91. struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
  92. roce.nb);
  93. if ((event != NETDEV_UNREGISTER) && (event != NETDEV_REGISTER))
  94. return NOTIFY_DONE;
  95. write_lock(&ibdev->roce.netdev_lock);
  96. if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
  97. ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ? NULL : ndev;
  98. write_unlock(&ibdev->roce.netdev_lock);
  99. return NOTIFY_DONE;
  100. }
  101. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  102. u8 port_num)
  103. {
  104. struct mlx5_ib_dev *ibdev = to_mdev(device);
  105. struct net_device *ndev;
  106. /* Ensure ndev does not disappear before we invoke dev_hold()
  107. */
  108. read_lock(&ibdev->roce.netdev_lock);
  109. ndev = ibdev->roce.netdev;
  110. if (ndev)
  111. dev_hold(ndev);
  112. read_unlock(&ibdev->roce.netdev_lock);
  113. return ndev;
  114. }
  115. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  116. struct ib_port_attr *props)
  117. {
  118. struct mlx5_ib_dev *dev = to_mdev(device);
  119. struct net_device *ndev;
  120. enum ib_mtu ndev_ib_mtu;
  121. u16 qkey_viol_cntr;
  122. memset(props, 0, sizeof(*props));
  123. props->port_cap_flags |= IB_PORT_CM_SUP;
  124. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  125. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  126. roce_address_table_size);
  127. props->max_mtu = IB_MTU_4096;
  128. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  129. props->pkey_tbl_len = 1;
  130. props->state = IB_PORT_DOWN;
  131. props->phys_state = 3;
  132. mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
  133. props->qkey_viol_cntr = qkey_viol_cntr;
  134. ndev = mlx5_ib_get_netdev(device, port_num);
  135. if (!ndev)
  136. return 0;
  137. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  138. props->state = IB_PORT_ACTIVE;
  139. props->phys_state = 5;
  140. }
  141. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  142. dev_put(ndev);
  143. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  144. props->active_width = IB_WIDTH_4X; /* TODO */
  145. props->active_speed = IB_SPEED_QDR; /* TODO */
  146. return 0;
  147. }
  148. static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
  149. const struct ib_gid_attr *attr,
  150. void *mlx5_addr)
  151. {
  152. #define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
  153. char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  154. source_l3_address);
  155. void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
  156. source_mac_47_32);
  157. if (!gid)
  158. return;
  159. ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
  160. if (is_vlan_dev(attr->ndev)) {
  161. MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
  162. MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
  163. }
  164. switch (attr->gid_type) {
  165. case IB_GID_TYPE_IB:
  166. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
  167. break;
  168. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  169. MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
  170. break;
  171. default:
  172. WARN_ON(true);
  173. }
  174. if (attr->gid_type != IB_GID_TYPE_IB) {
  175. if (ipv6_addr_v4mapped((void *)gid))
  176. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  177. MLX5_ROCE_L3_TYPE_IPV4);
  178. else
  179. MLX5_SET_RA(mlx5_addr, roce_l3_type,
  180. MLX5_ROCE_L3_TYPE_IPV6);
  181. }
  182. if ((attr->gid_type == IB_GID_TYPE_IB) ||
  183. !ipv6_addr_v4mapped((void *)gid))
  184. memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
  185. else
  186. memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
  187. }
  188. static int set_roce_addr(struct ib_device *device, u8 port_num,
  189. unsigned int index,
  190. const union ib_gid *gid,
  191. const struct ib_gid_attr *attr)
  192. {
  193. struct mlx5_ib_dev *dev = to_mdev(device);
  194. u32 in[MLX5_ST_SZ_DW(set_roce_address_in)];
  195. u32 out[MLX5_ST_SZ_DW(set_roce_address_out)];
  196. void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
  197. enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
  198. if (ll != IB_LINK_LAYER_ETHERNET)
  199. return -EINVAL;
  200. memset(in, 0, sizeof(in));
  201. ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
  202. MLX5_SET(set_roce_address_in, in, roce_address_index, index);
  203. MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
  204. memset(out, 0, sizeof(out));
  205. return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
  206. }
  207. static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
  208. unsigned int index, const union ib_gid *gid,
  209. const struct ib_gid_attr *attr,
  210. __always_unused void **context)
  211. {
  212. return set_roce_addr(device, port_num, index, gid, attr);
  213. }
  214. static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
  215. unsigned int index, __always_unused void **context)
  216. {
  217. return set_roce_addr(device, port_num, index, NULL, NULL);
  218. }
  219. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  220. int index)
  221. {
  222. struct ib_gid_attr attr;
  223. union ib_gid gid;
  224. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  225. return 0;
  226. if (!attr.ndev)
  227. return 0;
  228. dev_put(attr.ndev);
  229. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  230. return 0;
  231. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  232. }
  233. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  234. {
  235. return !dev->mdev->issi;
  236. }
  237. enum {
  238. MLX5_VPORT_ACCESS_METHOD_MAD,
  239. MLX5_VPORT_ACCESS_METHOD_HCA,
  240. MLX5_VPORT_ACCESS_METHOD_NIC,
  241. };
  242. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  243. {
  244. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  245. return MLX5_VPORT_ACCESS_METHOD_MAD;
  246. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  247. IB_LINK_LAYER_ETHERNET)
  248. return MLX5_VPORT_ACCESS_METHOD_NIC;
  249. return MLX5_VPORT_ACCESS_METHOD_HCA;
  250. }
  251. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  252. struct ib_device_attr *props)
  253. {
  254. u8 tmp;
  255. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  256. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  257. u8 atomic_req_8B_endianness_mode =
  258. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
  259. /* Check if HW supports 8 bytes standard atomic operations and capable
  260. * of host endianness respond
  261. */
  262. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  263. if (((atomic_operations & tmp) == tmp) &&
  264. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  265. (atomic_req_8B_endianness_mode)) {
  266. props->atomic_cap = IB_ATOMIC_HCA;
  267. } else {
  268. props->atomic_cap = IB_ATOMIC_NONE;
  269. }
  270. }
  271. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  272. __be64 *sys_image_guid)
  273. {
  274. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  275. struct mlx5_core_dev *mdev = dev->mdev;
  276. u64 tmp;
  277. int err;
  278. switch (mlx5_get_vport_access_method(ibdev)) {
  279. case MLX5_VPORT_ACCESS_METHOD_MAD:
  280. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  281. sys_image_guid);
  282. case MLX5_VPORT_ACCESS_METHOD_HCA:
  283. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  284. break;
  285. case MLX5_VPORT_ACCESS_METHOD_NIC:
  286. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  287. break;
  288. default:
  289. return -EINVAL;
  290. }
  291. if (!err)
  292. *sys_image_guid = cpu_to_be64(tmp);
  293. return err;
  294. }
  295. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  296. u16 *max_pkeys)
  297. {
  298. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  299. struct mlx5_core_dev *mdev = dev->mdev;
  300. switch (mlx5_get_vport_access_method(ibdev)) {
  301. case MLX5_VPORT_ACCESS_METHOD_MAD:
  302. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  303. case MLX5_VPORT_ACCESS_METHOD_HCA:
  304. case MLX5_VPORT_ACCESS_METHOD_NIC:
  305. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  306. pkey_table_size));
  307. return 0;
  308. default:
  309. return -EINVAL;
  310. }
  311. }
  312. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  313. u32 *vendor_id)
  314. {
  315. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  316. switch (mlx5_get_vport_access_method(ibdev)) {
  317. case MLX5_VPORT_ACCESS_METHOD_MAD:
  318. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  319. case MLX5_VPORT_ACCESS_METHOD_HCA:
  320. case MLX5_VPORT_ACCESS_METHOD_NIC:
  321. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  322. default:
  323. return -EINVAL;
  324. }
  325. }
  326. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  327. __be64 *node_guid)
  328. {
  329. u64 tmp;
  330. int err;
  331. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  332. case MLX5_VPORT_ACCESS_METHOD_MAD:
  333. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  334. case MLX5_VPORT_ACCESS_METHOD_HCA:
  335. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  336. break;
  337. case MLX5_VPORT_ACCESS_METHOD_NIC:
  338. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  339. break;
  340. default:
  341. return -EINVAL;
  342. }
  343. if (!err)
  344. *node_guid = cpu_to_be64(tmp);
  345. return err;
  346. }
  347. struct mlx5_reg_node_desc {
  348. u8 desc[64];
  349. };
  350. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  351. {
  352. struct mlx5_reg_node_desc in;
  353. if (mlx5_use_mad_ifc(dev))
  354. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  355. memset(&in, 0, sizeof(in));
  356. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  357. sizeof(struct mlx5_reg_node_desc),
  358. MLX5_REG_NODE_DESC, 0, 0);
  359. }
  360. static int mlx5_ib_query_device(struct ib_device *ibdev,
  361. struct ib_device_attr *props,
  362. struct ib_udata *uhw)
  363. {
  364. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  365. struct mlx5_core_dev *mdev = dev->mdev;
  366. int err = -ENOMEM;
  367. int max_rq_sg;
  368. int max_sq_sg;
  369. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  370. if (uhw->inlen || uhw->outlen)
  371. return -EINVAL;
  372. memset(props, 0, sizeof(*props));
  373. err = mlx5_query_system_image_guid(ibdev,
  374. &props->sys_image_guid);
  375. if (err)
  376. return err;
  377. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  378. if (err)
  379. return err;
  380. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  381. if (err)
  382. return err;
  383. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  384. (fw_rev_min(dev->mdev) << 16) |
  385. fw_rev_sub(dev->mdev);
  386. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  387. IB_DEVICE_PORT_ACTIVE_EVENT |
  388. IB_DEVICE_SYS_IMAGE_GUID |
  389. IB_DEVICE_RC_RNR_NAK_GEN;
  390. if (MLX5_CAP_GEN(mdev, pkv))
  391. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  392. if (MLX5_CAP_GEN(mdev, qkv))
  393. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  394. if (MLX5_CAP_GEN(mdev, apm))
  395. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  396. if (MLX5_CAP_GEN(mdev, xrc))
  397. props->device_cap_flags |= IB_DEVICE_XRC;
  398. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  399. if (MLX5_CAP_GEN(mdev, sho)) {
  400. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  401. /* At this stage no support for signature handover */
  402. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  403. IB_PROT_T10DIF_TYPE_2 |
  404. IB_PROT_T10DIF_TYPE_3;
  405. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  406. IB_GUARD_T10DIF_CSUM;
  407. }
  408. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  409. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  410. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  411. (MLX5_CAP_ETH(dev->mdev, csum_cap)))
  412. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  413. props->vendor_part_id = mdev->pdev->device;
  414. props->hw_ver = mdev->pdev->revision;
  415. props->max_mr_size = ~0ull;
  416. props->page_size_cap = ~(min_page_size - 1);
  417. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  418. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  419. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  420. sizeof(struct mlx5_wqe_data_seg);
  421. max_sq_sg = (MLX5_CAP_GEN(mdev, max_wqe_sz_sq) -
  422. sizeof(struct mlx5_wqe_ctrl_seg)) /
  423. sizeof(struct mlx5_wqe_data_seg);
  424. props->max_sge = min(max_rq_sg, max_sq_sg);
  425. props->max_sge_rd = props->max_sge;
  426. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  427. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  428. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  429. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  430. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  431. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  432. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  433. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  434. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  435. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  436. props->max_srq_sge = max_rq_sg - 1;
  437. props->max_fast_reg_page_list_len = (unsigned int)-1;
  438. get_atomic_caps(dev, props);
  439. props->masked_atomic_cap = IB_ATOMIC_NONE;
  440. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  441. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  442. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  443. props->max_mcast_grp;
  444. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  445. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  446. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  447. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  448. if (MLX5_CAP_GEN(mdev, pg))
  449. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  450. props->odp_caps = dev->odp_caps;
  451. #endif
  452. if (MLX5_CAP_GEN(mdev, cd))
  453. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  454. return 0;
  455. }
  456. enum mlx5_ib_width {
  457. MLX5_IB_WIDTH_1X = 1 << 0,
  458. MLX5_IB_WIDTH_2X = 1 << 1,
  459. MLX5_IB_WIDTH_4X = 1 << 2,
  460. MLX5_IB_WIDTH_8X = 1 << 3,
  461. MLX5_IB_WIDTH_12X = 1 << 4
  462. };
  463. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  464. u8 *ib_width)
  465. {
  466. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  467. int err = 0;
  468. if (active_width & MLX5_IB_WIDTH_1X) {
  469. *ib_width = IB_WIDTH_1X;
  470. } else if (active_width & MLX5_IB_WIDTH_2X) {
  471. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  472. (int)active_width);
  473. err = -EINVAL;
  474. } else if (active_width & MLX5_IB_WIDTH_4X) {
  475. *ib_width = IB_WIDTH_4X;
  476. } else if (active_width & MLX5_IB_WIDTH_8X) {
  477. *ib_width = IB_WIDTH_8X;
  478. } else if (active_width & MLX5_IB_WIDTH_12X) {
  479. *ib_width = IB_WIDTH_12X;
  480. } else {
  481. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  482. (int)active_width);
  483. err = -EINVAL;
  484. }
  485. return err;
  486. }
  487. static int mlx5_mtu_to_ib_mtu(int mtu)
  488. {
  489. switch (mtu) {
  490. case 256: return 1;
  491. case 512: return 2;
  492. case 1024: return 3;
  493. case 2048: return 4;
  494. case 4096: return 5;
  495. default:
  496. pr_warn("invalid mtu\n");
  497. return -1;
  498. }
  499. }
  500. enum ib_max_vl_num {
  501. __IB_MAX_VL_0 = 1,
  502. __IB_MAX_VL_0_1 = 2,
  503. __IB_MAX_VL_0_3 = 3,
  504. __IB_MAX_VL_0_7 = 4,
  505. __IB_MAX_VL_0_14 = 5,
  506. };
  507. enum mlx5_vl_hw_cap {
  508. MLX5_VL_HW_0 = 1,
  509. MLX5_VL_HW_0_1 = 2,
  510. MLX5_VL_HW_0_2 = 3,
  511. MLX5_VL_HW_0_3 = 4,
  512. MLX5_VL_HW_0_4 = 5,
  513. MLX5_VL_HW_0_5 = 6,
  514. MLX5_VL_HW_0_6 = 7,
  515. MLX5_VL_HW_0_7 = 8,
  516. MLX5_VL_HW_0_14 = 15
  517. };
  518. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  519. u8 *max_vl_num)
  520. {
  521. switch (vl_hw_cap) {
  522. case MLX5_VL_HW_0:
  523. *max_vl_num = __IB_MAX_VL_0;
  524. break;
  525. case MLX5_VL_HW_0_1:
  526. *max_vl_num = __IB_MAX_VL_0_1;
  527. break;
  528. case MLX5_VL_HW_0_3:
  529. *max_vl_num = __IB_MAX_VL_0_3;
  530. break;
  531. case MLX5_VL_HW_0_7:
  532. *max_vl_num = __IB_MAX_VL_0_7;
  533. break;
  534. case MLX5_VL_HW_0_14:
  535. *max_vl_num = __IB_MAX_VL_0_14;
  536. break;
  537. default:
  538. return -EINVAL;
  539. }
  540. return 0;
  541. }
  542. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  543. struct ib_port_attr *props)
  544. {
  545. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  546. struct mlx5_core_dev *mdev = dev->mdev;
  547. struct mlx5_hca_vport_context *rep;
  548. int max_mtu;
  549. int oper_mtu;
  550. int err;
  551. u8 ib_link_width_oper;
  552. u8 vl_hw_cap;
  553. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  554. if (!rep) {
  555. err = -ENOMEM;
  556. goto out;
  557. }
  558. memset(props, 0, sizeof(*props));
  559. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  560. if (err)
  561. goto out;
  562. props->lid = rep->lid;
  563. props->lmc = rep->lmc;
  564. props->sm_lid = rep->sm_lid;
  565. props->sm_sl = rep->sm_sl;
  566. props->state = rep->vport_state;
  567. props->phys_state = rep->port_physical_state;
  568. props->port_cap_flags = rep->cap_mask1;
  569. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  570. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  571. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  572. props->bad_pkey_cntr = rep->pkey_violation_counter;
  573. props->qkey_viol_cntr = rep->qkey_violation_counter;
  574. props->subnet_timeout = rep->subnet_timeout;
  575. props->init_type_reply = rep->init_type_reply;
  576. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  577. if (err)
  578. goto out;
  579. err = translate_active_width(ibdev, ib_link_width_oper,
  580. &props->active_width);
  581. if (err)
  582. goto out;
  583. err = mlx5_query_port_proto_oper(mdev, &props->active_speed, MLX5_PTYS_IB,
  584. port);
  585. if (err)
  586. goto out;
  587. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  588. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  589. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  590. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  591. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  592. if (err)
  593. goto out;
  594. err = translate_max_vl_num(ibdev, vl_hw_cap,
  595. &props->max_vl_num);
  596. out:
  597. kfree(rep);
  598. return err;
  599. }
  600. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  601. struct ib_port_attr *props)
  602. {
  603. switch (mlx5_get_vport_access_method(ibdev)) {
  604. case MLX5_VPORT_ACCESS_METHOD_MAD:
  605. return mlx5_query_mad_ifc_port(ibdev, port, props);
  606. case MLX5_VPORT_ACCESS_METHOD_HCA:
  607. return mlx5_query_hca_port(ibdev, port, props);
  608. case MLX5_VPORT_ACCESS_METHOD_NIC:
  609. return mlx5_query_port_roce(ibdev, port, props);
  610. default:
  611. return -EINVAL;
  612. }
  613. }
  614. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  615. union ib_gid *gid)
  616. {
  617. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  618. struct mlx5_core_dev *mdev = dev->mdev;
  619. switch (mlx5_get_vport_access_method(ibdev)) {
  620. case MLX5_VPORT_ACCESS_METHOD_MAD:
  621. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  622. case MLX5_VPORT_ACCESS_METHOD_HCA:
  623. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  624. default:
  625. return -EINVAL;
  626. }
  627. }
  628. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  629. u16 *pkey)
  630. {
  631. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  632. struct mlx5_core_dev *mdev = dev->mdev;
  633. switch (mlx5_get_vport_access_method(ibdev)) {
  634. case MLX5_VPORT_ACCESS_METHOD_MAD:
  635. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  636. case MLX5_VPORT_ACCESS_METHOD_HCA:
  637. case MLX5_VPORT_ACCESS_METHOD_NIC:
  638. return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
  639. pkey);
  640. default:
  641. return -EINVAL;
  642. }
  643. }
  644. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  645. struct ib_device_modify *props)
  646. {
  647. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  648. struct mlx5_reg_node_desc in;
  649. struct mlx5_reg_node_desc out;
  650. int err;
  651. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  652. return -EOPNOTSUPP;
  653. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  654. return 0;
  655. /*
  656. * If possible, pass node desc to FW, so it can generate
  657. * a 144 trap. If cmd fails, just ignore.
  658. */
  659. memcpy(&in, props->node_desc, 64);
  660. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  661. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  662. if (err)
  663. return err;
  664. memcpy(ibdev->node_desc, props->node_desc, 64);
  665. return err;
  666. }
  667. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  668. struct ib_port_modify *props)
  669. {
  670. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  671. struct ib_port_attr attr;
  672. u32 tmp;
  673. int err;
  674. mutex_lock(&dev->cap_mask_mutex);
  675. err = mlx5_ib_query_port(ibdev, port, &attr);
  676. if (err)
  677. goto out;
  678. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  679. ~props->clr_port_cap_mask;
  680. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  681. out:
  682. mutex_unlock(&dev->cap_mask_mutex);
  683. return err;
  684. }
  685. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  686. struct ib_udata *udata)
  687. {
  688. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  689. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  690. struct mlx5_ib_alloc_ucontext_resp resp = {};
  691. struct mlx5_ib_ucontext *context;
  692. struct mlx5_uuar_info *uuari;
  693. struct mlx5_uar *uars;
  694. int gross_uuars;
  695. int num_uars;
  696. int ver;
  697. int uuarn;
  698. int err;
  699. int i;
  700. size_t reqlen;
  701. if (!dev->ib_active)
  702. return ERR_PTR(-EAGAIN);
  703. if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
  704. return ERR_PTR(-EINVAL);
  705. reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
  706. if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  707. ver = 0;
  708. else if (reqlen >= sizeof(struct mlx5_ib_alloc_ucontext_req_v2))
  709. ver = 2;
  710. else
  711. return ERR_PTR(-EINVAL);
  712. err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
  713. if (err)
  714. return ERR_PTR(err);
  715. if (req.flags)
  716. return ERR_PTR(-EINVAL);
  717. if (req.total_num_uuars > MLX5_MAX_UUARS)
  718. return ERR_PTR(-ENOMEM);
  719. if (req.total_num_uuars == 0)
  720. return ERR_PTR(-EINVAL);
  721. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  722. return ERR_PTR(-EOPNOTSUPP);
  723. if (reqlen > sizeof(req) &&
  724. !ib_is_udata_cleared(udata, sizeof(req),
  725. reqlen - sizeof(req)))
  726. return ERR_PTR(-EOPNOTSUPP);
  727. req.total_num_uuars = ALIGN(req.total_num_uuars,
  728. MLX5_NON_FP_BF_REGS_PER_PAGE);
  729. if (req.num_low_latency_uuars > req.total_num_uuars - 1)
  730. return ERR_PTR(-EINVAL);
  731. num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
  732. gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
  733. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  734. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  735. resp.cache_line_size = L1_CACHE_BYTES;
  736. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  737. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  738. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  739. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  740. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  741. resp.cqe_version = min_t(__u8,
  742. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  743. req.max_cqe_version);
  744. resp.response_length = min(offsetof(typeof(resp), response_length) +
  745. sizeof(resp.response_length), udata->outlen);
  746. context = kzalloc(sizeof(*context), GFP_KERNEL);
  747. if (!context)
  748. return ERR_PTR(-ENOMEM);
  749. uuari = &context->uuari;
  750. mutex_init(&uuari->lock);
  751. uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
  752. if (!uars) {
  753. err = -ENOMEM;
  754. goto out_ctx;
  755. }
  756. uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
  757. sizeof(*uuari->bitmap),
  758. GFP_KERNEL);
  759. if (!uuari->bitmap) {
  760. err = -ENOMEM;
  761. goto out_uar_ctx;
  762. }
  763. /*
  764. * clear all fast path uuars
  765. */
  766. for (i = 0; i < gross_uuars; i++) {
  767. uuarn = i & 3;
  768. if (uuarn == 2 || uuarn == 3)
  769. set_bit(i, uuari->bitmap);
  770. }
  771. uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
  772. if (!uuari->count) {
  773. err = -ENOMEM;
  774. goto out_bitmap;
  775. }
  776. for (i = 0; i < num_uars; i++) {
  777. err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
  778. if (err)
  779. goto out_count;
  780. }
  781. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  782. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  783. #endif
  784. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  785. err = mlx5_core_alloc_transport_domain(dev->mdev,
  786. &context->tdn);
  787. if (err)
  788. goto out_uars;
  789. }
  790. INIT_LIST_HEAD(&context->db_page_list);
  791. mutex_init(&context->db_page_mutex);
  792. resp.tot_uuars = req.total_num_uuars;
  793. resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
  794. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  795. resp.response_length += sizeof(resp.cqe_version);
  796. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  797. resp.comp_mask |=
  798. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  799. resp.hca_core_clock_offset =
  800. offsetof(struct mlx5_init_seg, internal_timer_h) %
  801. PAGE_SIZE;
  802. resp.response_length += sizeof(resp.hca_core_clock_offset) +
  803. sizeof(resp.reserved2) +
  804. sizeof(resp.reserved3);
  805. }
  806. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  807. if (err)
  808. goto out_td;
  809. uuari->ver = ver;
  810. uuari->num_low_latency_uuars = req.num_low_latency_uuars;
  811. uuari->uars = uars;
  812. uuari->num_uars = num_uars;
  813. context->cqe_version = resp.cqe_version;
  814. return &context->ibucontext;
  815. out_td:
  816. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  817. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  818. out_uars:
  819. for (i--; i >= 0; i--)
  820. mlx5_cmd_free_uar(dev->mdev, uars[i].index);
  821. out_count:
  822. kfree(uuari->count);
  823. out_bitmap:
  824. kfree(uuari->bitmap);
  825. out_uar_ctx:
  826. kfree(uars);
  827. out_ctx:
  828. kfree(context);
  829. return ERR_PTR(err);
  830. }
  831. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  832. {
  833. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  834. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  835. struct mlx5_uuar_info *uuari = &context->uuari;
  836. int i;
  837. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  838. mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
  839. for (i = 0; i < uuari->num_uars; i++) {
  840. if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
  841. mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
  842. }
  843. kfree(uuari->count);
  844. kfree(uuari->bitmap);
  845. kfree(uuari->uars);
  846. kfree(context);
  847. return 0;
  848. }
  849. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
  850. {
  851. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
  852. }
  853. static int get_command(unsigned long offset)
  854. {
  855. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  856. }
  857. static int get_arg(unsigned long offset)
  858. {
  859. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  860. }
  861. static int get_index(unsigned long offset)
  862. {
  863. return get_arg(offset);
  864. }
  865. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  866. {
  867. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  868. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  869. struct mlx5_uuar_info *uuari = &context->uuari;
  870. unsigned long command;
  871. unsigned long idx;
  872. phys_addr_t pfn;
  873. command = get_command(vma->vm_pgoff);
  874. switch (command) {
  875. case MLX5_IB_MMAP_REGULAR_PAGE:
  876. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  877. return -EINVAL;
  878. idx = get_index(vma->vm_pgoff);
  879. if (idx >= uuari->num_uars)
  880. return -EINVAL;
  881. pfn = uar_index2pfn(dev, uuari->uars[idx].index);
  882. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn 0x%llx\n", idx,
  883. (unsigned long long)pfn);
  884. vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
  885. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  886. PAGE_SIZE, vma->vm_page_prot))
  887. return -EAGAIN;
  888. mlx5_ib_dbg(dev, "mapped WC at 0x%lx, PA 0x%llx\n",
  889. vma->vm_start,
  890. (unsigned long long)pfn << PAGE_SHIFT);
  891. break;
  892. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  893. return -ENOSYS;
  894. case MLX5_IB_MMAP_CORE_CLOCK:
  895. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  896. return -EINVAL;
  897. if (vma->vm_flags & (VM_WRITE | VM_EXEC))
  898. return -EPERM;
  899. /* Don't expose to user-space information it shouldn't have */
  900. if (PAGE_SIZE > 4096)
  901. return -EOPNOTSUPP;
  902. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  903. pfn = (dev->mdev->iseg_base +
  904. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  905. PAGE_SHIFT;
  906. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  907. PAGE_SIZE, vma->vm_page_prot))
  908. return -EAGAIN;
  909. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  910. vma->vm_start,
  911. (unsigned long long)pfn << PAGE_SHIFT);
  912. break;
  913. default:
  914. return -EINVAL;
  915. }
  916. return 0;
  917. }
  918. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  919. struct ib_ucontext *context,
  920. struct ib_udata *udata)
  921. {
  922. struct mlx5_ib_alloc_pd_resp resp;
  923. struct mlx5_ib_pd *pd;
  924. int err;
  925. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  926. if (!pd)
  927. return ERR_PTR(-ENOMEM);
  928. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  929. if (err) {
  930. kfree(pd);
  931. return ERR_PTR(err);
  932. }
  933. if (context) {
  934. resp.pdn = pd->pdn;
  935. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  936. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  937. kfree(pd);
  938. return ERR_PTR(-EFAULT);
  939. }
  940. }
  941. return &pd->ibpd;
  942. }
  943. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  944. {
  945. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  946. struct mlx5_ib_pd *mpd = to_mpd(pd);
  947. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  948. kfree(mpd);
  949. return 0;
  950. }
  951. static bool outer_header_zero(u32 *match_criteria)
  952. {
  953. int size = MLX5_ST_SZ_BYTES(fte_match_param);
  954. char *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_criteria,
  955. outer_headers);
  956. return outer_headers_c[0] == 0 && !memcmp(outer_headers_c,
  957. outer_headers_c + 1,
  958. size - 1);
  959. }
  960. static int parse_flow_attr(u32 *match_c, u32 *match_v,
  961. union ib_flow_spec *ib_spec)
  962. {
  963. void *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  964. outer_headers);
  965. void *outer_headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  966. outer_headers);
  967. switch (ib_spec->type) {
  968. case IB_FLOW_SPEC_ETH:
  969. if (ib_spec->size != sizeof(ib_spec->eth))
  970. return -EINVAL;
  971. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  972. dmac_47_16),
  973. ib_spec->eth.mask.dst_mac);
  974. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  975. dmac_47_16),
  976. ib_spec->eth.val.dst_mac);
  977. if (ib_spec->eth.mask.vlan_tag) {
  978. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  979. vlan_tag, 1);
  980. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  981. vlan_tag, 1);
  982. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  983. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  984. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  985. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  986. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  987. first_cfi,
  988. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  989. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  990. first_cfi,
  991. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  992. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  993. first_prio,
  994. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  995. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  996. first_prio,
  997. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  998. }
  999. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1000. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  1001. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1002. ethertype, ntohs(ib_spec->eth.val.ether_type));
  1003. break;
  1004. case IB_FLOW_SPEC_IPV4:
  1005. if (ib_spec->size != sizeof(ib_spec->ipv4))
  1006. return -EINVAL;
  1007. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
  1008. ethertype, 0xffff);
  1009. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
  1010. ethertype, ETH_P_IP);
  1011. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1012. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1013. &ib_spec->ipv4.mask.src_ip,
  1014. sizeof(ib_spec->ipv4.mask.src_ip));
  1015. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1016. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  1017. &ib_spec->ipv4.val.src_ip,
  1018. sizeof(ib_spec->ipv4.val.src_ip));
  1019. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
  1020. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1021. &ib_spec->ipv4.mask.dst_ip,
  1022. sizeof(ib_spec->ipv4.mask.dst_ip));
  1023. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
  1024. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  1025. &ib_spec->ipv4.val.dst_ip,
  1026. sizeof(ib_spec->ipv4.val.dst_ip));
  1027. break;
  1028. case IB_FLOW_SPEC_TCP:
  1029. if (ib_spec->size != sizeof(ib_spec->tcp_udp))
  1030. return -EINVAL;
  1031. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1032. 0xff);
  1033. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1034. IPPROTO_TCP);
  1035. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_sport,
  1036. ntohs(ib_spec->tcp_udp.mask.src_port));
  1037. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_sport,
  1038. ntohs(ib_spec->tcp_udp.val.src_port));
  1039. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_dport,
  1040. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1041. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_dport,
  1042. ntohs(ib_spec->tcp_udp.val.dst_port));
  1043. break;
  1044. case IB_FLOW_SPEC_UDP:
  1045. if (ib_spec->size != sizeof(ib_spec->tcp_udp))
  1046. return -EINVAL;
  1047. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
  1048. 0xff);
  1049. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
  1050. IPPROTO_UDP);
  1051. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_sport,
  1052. ntohs(ib_spec->tcp_udp.mask.src_port));
  1053. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_sport,
  1054. ntohs(ib_spec->tcp_udp.val.src_port));
  1055. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_dport,
  1056. ntohs(ib_spec->tcp_udp.mask.dst_port));
  1057. MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_dport,
  1058. ntohs(ib_spec->tcp_udp.val.dst_port));
  1059. break;
  1060. default:
  1061. return -EINVAL;
  1062. }
  1063. return 0;
  1064. }
  1065. /* If a flow could catch both multicast and unicast packets,
  1066. * it won't fall into the multicast flow steering table and this rule
  1067. * could steal other multicast packets.
  1068. */
  1069. static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
  1070. {
  1071. struct ib_flow_spec_eth *eth_spec;
  1072. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  1073. ib_attr->size < sizeof(struct ib_flow_attr) +
  1074. sizeof(struct ib_flow_spec_eth) ||
  1075. ib_attr->num_of_specs < 1)
  1076. return false;
  1077. eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
  1078. if (eth_spec->type != IB_FLOW_SPEC_ETH ||
  1079. eth_spec->size != sizeof(*eth_spec))
  1080. return false;
  1081. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  1082. is_multicast_ether_addr(eth_spec->val.dst_mac);
  1083. }
  1084. static bool is_valid_attr(struct ib_flow_attr *flow_attr)
  1085. {
  1086. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  1087. bool has_ipv4_spec = false;
  1088. bool eth_type_ipv4 = true;
  1089. unsigned int spec_index;
  1090. /* Validate that ethertype is correct */
  1091. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1092. if (ib_spec->type == IB_FLOW_SPEC_ETH &&
  1093. ib_spec->eth.mask.ether_type) {
  1094. if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
  1095. ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
  1096. eth_type_ipv4 = false;
  1097. } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
  1098. has_ipv4_spec = true;
  1099. }
  1100. ib_spec = (void *)ib_spec + ib_spec->size;
  1101. }
  1102. return !has_ipv4_spec || eth_type_ipv4;
  1103. }
  1104. static void put_flow_table(struct mlx5_ib_dev *dev,
  1105. struct mlx5_ib_flow_prio *prio, bool ft_added)
  1106. {
  1107. prio->refcount -= !!ft_added;
  1108. if (!prio->refcount) {
  1109. mlx5_destroy_flow_table(prio->flow_table);
  1110. prio->flow_table = NULL;
  1111. }
  1112. }
  1113. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  1114. {
  1115. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  1116. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  1117. struct mlx5_ib_flow_handler,
  1118. ibflow);
  1119. struct mlx5_ib_flow_handler *iter, *tmp;
  1120. mutex_lock(&dev->flow_db.lock);
  1121. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  1122. mlx5_del_flow_rule(iter->rule);
  1123. list_del(&iter->list);
  1124. kfree(iter);
  1125. }
  1126. mlx5_del_flow_rule(handler->rule);
  1127. put_flow_table(dev, &dev->flow_db.prios[handler->prio], true);
  1128. mutex_unlock(&dev->flow_db.lock);
  1129. kfree(handler);
  1130. return 0;
  1131. }
  1132. #define MLX5_FS_MAX_TYPES 10
  1133. #define MLX5_FS_MAX_ENTRIES 32000UL
  1134. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  1135. struct ib_flow_attr *flow_attr)
  1136. {
  1137. struct mlx5_flow_namespace *ns = NULL;
  1138. struct mlx5_ib_flow_prio *prio;
  1139. struct mlx5_flow_table *ft;
  1140. int num_entries;
  1141. int num_groups;
  1142. int priority;
  1143. int err = 0;
  1144. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1145. if (flow_is_multicast_only(flow_attr))
  1146. priority = MLX5_IB_FLOW_MCAST_PRIO;
  1147. else
  1148. priority = flow_attr->priority;
  1149. ns = mlx5_get_flow_namespace(dev->mdev,
  1150. MLX5_FLOW_NAMESPACE_BYPASS);
  1151. num_entries = MLX5_FS_MAX_ENTRIES;
  1152. num_groups = MLX5_FS_MAX_TYPES;
  1153. prio = &dev->flow_db.prios[priority];
  1154. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1155. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1156. ns = mlx5_get_flow_namespace(dev->mdev,
  1157. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  1158. build_leftovers_ft_param(&priority,
  1159. &num_entries,
  1160. &num_groups);
  1161. prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  1162. }
  1163. if (!ns)
  1164. return ERR_PTR(-ENOTSUPP);
  1165. ft = prio->flow_table;
  1166. if (!ft) {
  1167. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  1168. num_entries,
  1169. num_groups);
  1170. if (!IS_ERR(ft)) {
  1171. prio->refcount = 0;
  1172. prio->flow_table = ft;
  1173. } else {
  1174. err = PTR_ERR(ft);
  1175. }
  1176. }
  1177. return err ? ERR_PTR(err) : prio;
  1178. }
  1179. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  1180. struct mlx5_ib_flow_prio *ft_prio,
  1181. struct ib_flow_attr *flow_attr,
  1182. struct mlx5_flow_destination *dst)
  1183. {
  1184. struct mlx5_flow_table *ft = ft_prio->flow_table;
  1185. struct mlx5_ib_flow_handler *handler;
  1186. void *ib_flow = flow_attr + 1;
  1187. u8 match_criteria_enable = 0;
  1188. unsigned int spec_index;
  1189. u32 *match_c;
  1190. u32 *match_v;
  1191. int err = 0;
  1192. if (!is_valid_attr(flow_attr))
  1193. return ERR_PTR(-EINVAL);
  1194. match_c = kzalloc(MLX5_ST_SZ_BYTES(fte_match_param), GFP_KERNEL);
  1195. match_v = kzalloc(MLX5_ST_SZ_BYTES(fte_match_param), GFP_KERNEL);
  1196. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  1197. if (!handler || !match_c || !match_v) {
  1198. err = -ENOMEM;
  1199. goto free;
  1200. }
  1201. INIT_LIST_HEAD(&handler->list);
  1202. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  1203. err = parse_flow_attr(match_c, match_v, ib_flow);
  1204. if (err < 0)
  1205. goto free;
  1206. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  1207. }
  1208. /* Outer header support only */
  1209. match_criteria_enable = (!outer_header_zero(match_c)) << 0;
  1210. handler->rule = mlx5_add_flow_rule(ft, match_criteria_enable,
  1211. match_c, match_v,
  1212. MLX5_FLOW_CONTEXT_ACTION_FWD_DEST,
  1213. MLX5_FS_DEFAULT_FLOW_TAG,
  1214. dst);
  1215. if (IS_ERR(handler->rule)) {
  1216. err = PTR_ERR(handler->rule);
  1217. goto free;
  1218. }
  1219. handler->prio = ft_prio - dev->flow_db.prios;
  1220. ft_prio->flow_table = ft;
  1221. free:
  1222. if (err)
  1223. kfree(handler);
  1224. kfree(match_c);
  1225. kfree(match_v);
  1226. return err ? ERR_PTR(err) : handler;
  1227. }
  1228. enum {
  1229. LEFTOVERS_MC,
  1230. LEFTOVERS_UC,
  1231. };
  1232. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  1233. struct mlx5_ib_flow_prio *ft_prio,
  1234. struct ib_flow_attr *flow_attr,
  1235. struct mlx5_flow_destination *dst)
  1236. {
  1237. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  1238. struct mlx5_ib_flow_handler *handler = NULL;
  1239. static struct {
  1240. struct ib_flow_attr flow_attr;
  1241. struct ib_flow_spec_eth eth_flow;
  1242. } leftovers_specs[] = {
  1243. [LEFTOVERS_MC] = {
  1244. .flow_attr = {
  1245. .num_of_specs = 1,
  1246. .size = sizeof(leftovers_specs[0])
  1247. },
  1248. .eth_flow = {
  1249. .type = IB_FLOW_SPEC_ETH,
  1250. .size = sizeof(struct ib_flow_spec_eth),
  1251. .mask = {.dst_mac = {0x1} },
  1252. .val = {.dst_mac = {0x1} }
  1253. }
  1254. },
  1255. [LEFTOVERS_UC] = {
  1256. .flow_attr = {
  1257. .num_of_specs = 1,
  1258. .size = sizeof(leftovers_specs[0])
  1259. },
  1260. .eth_flow = {
  1261. .type = IB_FLOW_SPEC_ETH,
  1262. .size = sizeof(struct ib_flow_spec_eth),
  1263. .mask = {.dst_mac = {0x1} },
  1264. .val = {.dst_mac = {} }
  1265. }
  1266. }
  1267. };
  1268. handler = create_flow_rule(dev, ft_prio,
  1269. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  1270. dst);
  1271. if (!IS_ERR(handler) &&
  1272. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  1273. handler_ucast = create_flow_rule(dev, ft_prio,
  1274. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  1275. dst);
  1276. if (IS_ERR(handler_ucast)) {
  1277. kfree(handler);
  1278. handler = handler_ucast;
  1279. } else {
  1280. list_add(&handler_ucast->list, &handler->list);
  1281. }
  1282. }
  1283. return handler;
  1284. }
  1285. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  1286. struct ib_flow_attr *flow_attr,
  1287. int domain)
  1288. {
  1289. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1290. struct mlx5_ib_flow_handler *handler = NULL;
  1291. struct mlx5_flow_destination *dst = NULL;
  1292. struct mlx5_ib_flow_prio *ft_prio;
  1293. int err;
  1294. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  1295. return ERR_PTR(-ENOSPC);
  1296. if (domain != IB_FLOW_DOMAIN_USER ||
  1297. flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
  1298. flow_attr->flags)
  1299. return ERR_PTR(-EINVAL);
  1300. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  1301. if (!dst)
  1302. return ERR_PTR(-ENOMEM);
  1303. mutex_lock(&dev->flow_db.lock);
  1304. ft_prio = get_flow_table(dev, flow_attr);
  1305. if (IS_ERR(ft_prio)) {
  1306. err = PTR_ERR(ft_prio);
  1307. goto unlock;
  1308. }
  1309. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  1310. dst->tir_num = to_mqp(qp)->raw_packet_qp.rq.tirn;
  1311. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  1312. handler = create_flow_rule(dev, ft_prio, flow_attr,
  1313. dst);
  1314. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  1315. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  1316. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  1317. dst);
  1318. } else {
  1319. err = -EINVAL;
  1320. goto destroy_ft;
  1321. }
  1322. if (IS_ERR(handler)) {
  1323. err = PTR_ERR(handler);
  1324. handler = NULL;
  1325. goto destroy_ft;
  1326. }
  1327. ft_prio->refcount++;
  1328. mutex_unlock(&dev->flow_db.lock);
  1329. kfree(dst);
  1330. return &handler->ibflow;
  1331. destroy_ft:
  1332. put_flow_table(dev, ft_prio, false);
  1333. unlock:
  1334. mutex_unlock(&dev->flow_db.lock);
  1335. kfree(dst);
  1336. kfree(handler);
  1337. return ERR_PTR(err);
  1338. }
  1339. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1340. {
  1341. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1342. int err;
  1343. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  1344. if (err)
  1345. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  1346. ibqp->qp_num, gid->raw);
  1347. return err;
  1348. }
  1349. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  1350. {
  1351. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1352. int err;
  1353. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  1354. if (err)
  1355. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  1356. ibqp->qp_num, gid->raw);
  1357. return err;
  1358. }
  1359. static int init_node_data(struct mlx5_ib_dev *dev)
  1360. {
  1361. int err;
  1362. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  1363. if (err)
  1364. return err;
  1365. dev->mdev->rev_id = dev->mdev->pdev->revision;
  1366. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  1367. }
  1368. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  1369. char *buf)
  1370. {
  1371. struct mlx5_ib_dev *dev =
  1372. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1373. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  1374. }
  1375. static ssize_t show_reg_pages(struct device *device,
  1376. struct device_attribute *attr, char *buf)
  1377. {
  1378. struct mlx5_ib_dev *dev =
  1379. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1380. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  1381. }
  1382. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  1383. char *buf)
  1384. {
  1385. struct mlx5_ib_dev *dev =
  1386. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1387. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  1388. }
  1389. static ssize_t show_fw_ver(struct device *device, struct device_attribute *attr,
  1390. char *buf)
  1391. {
  1392. struct mlx5_ib_dev *dev =
  1393. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1394. return sprintf(buf, "%d.%d.%d\n", fw_rev_maj(dev->mdev),
  1395. fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
  1396. }
  1397. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  1398. char *buf)
  1399. {
  1400. struct mlx5_ib_dev *dev =
  1401. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1402. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  1403. }
  1404. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  1405. char *buf)
  1406. {
  1407. struct mlx5_ib_dev *dev =
  1408. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  1409. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  1410. dev->mdev->board_id);
  1411. }
  1412. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  1413. static DEVICE_ATTR(fw_ver, S_IRUGO, show_fw_ver, NULL);
  1414. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  1415. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  1416. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  1417. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  1418. static struct device_attribute *mlx5_class_attributes[] = {
  1419. &dev_attr_hw_rev,
  1420. &dev_attr_fw_ver,
  1421. &dev_attr_hca_type,
  1422. &dev_attr_board_id,
  1423. &dev_attr_fw_pages,
  1424. &dev_attr_reg_pages,
  1425. };
  1426. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  1427. enum mlx5_dev_event event, unsigned long param)
  1428. {
  1429. struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
  1430. struct ib_event ibev;
  1431. u8 port = 0;
  1432. switch (event) {
  1433. case MLX5_DEV_EVENT_SYS_ERROR:
  1434. ibdev->ib_active = false;
  1435. ibev.event = IB_EVENT_DEVICE_FATAL;
  1436. break;
  1437. case MLX5_DEV_EVENT_PORT_UP:
  1438. ibev.event = IB_EVENT_PORT_ACTIVE;
  1439. port = (u8)param;
  1440. break;
  1441. case MLX5_DEV_EVENT_PORT_DOWN:
  1442. ibev.event = IB_EVENT_PORT_ERR;
  1443. port = (u8)param;
  1444. break;
  1445. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  1446. /* not used by ULPs */
  1447. return;
  1448. case MLX5_DEV_EVENT_LID_CHANGE:
  1449. ibev.event = IB_EVENT_LID_CHANGE;
  1450. port = (u8)param;
  1451. break;
  1452. case MLX5_DEV_EVENT_PKEY_CHANGE:
  1453. ibev.event = IB_EVENT_PKEY_CHANGE;
  1454. port = (u8)param;
  1455. break;
  1456. case MLX5_DEV_EVENT_GUID_CHANGE:
  1457. ibev.event = IB_EVENT_GID_CHANGE;
  1458. port = (u8)param;
  1459. break;
  1460. case MLX5_DEV_EVENT_CLIENT_REREG:
  1461. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  1462. port = (u8)param;
  1463. break;
  1464. }
  1465. ibev.device = &ibdev->ib_dev;
  1466. ibev.element.port_num = port;
  1467. if (port < 1 || port > ibdev->num_ports) {
  1468. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  1469. return;
  1470. }
  1471. if (ibdev->ib_active)
  1472. ib_dispatch_event(&ibev);
  1473. }
  1474. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  1475. {
  1476. int port;
  1477. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
  1478. mlx5_query_ext_port_caps(dev, port);
  1479. }
  1480. static int get_port_caps(struct mlx5_ib_dev *dev)
  1481. {
  1482. struct ib_device_attr *dprops = NULL;
  1483. struct ib_port_attr *pprops = NULL;
  1484. int err = -ENOMEM;
  1485. int port;
  1486. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  1487. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  1488. if (!pprops)
  1489. goto out;
  1490. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  1491. if (!dprops)
  1492. goto out;
  1493. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  1494. if (err) {
  1495. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  1496. goto out;
  1497. }
  1498. for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
  1499. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  1500. if (err) {
  1501. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  1502. port, err);
  1503. break;
  1504. }
  1505. dev->mdev->port_caps[port - 1].pkey_table_len =
  1506. dprops->max_pkeys;
  1507. dev->mdev->port_caps[port - 1].gid_table_len =
  1508. pprops->gid_tbl_len;
  1509. mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
  1510. dprops->max_pkeys, pprops->gid_tbl_len);
  1511. }
  1512. out:
  1513. kfree(pprops);
  1514. kfree(dprops);
  1515. return err;
  1516. }
  1517. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  1518. {
  1519. int err;
  1520. err = mlx5_mr_cache_cleanup(dev);
  1521. if (err)
  1522. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  1523. mlx5_ib_destroy_qp(dev->umrc.qp);
  1524. ib_destroy_cq(dev->umrc.cq);
  1525. ib_dealloc_pd(dev->umrc.pd);
  1526. }
  1527. enum {
  1528. MAX_UMR_WR = 128,
  1529. };
  1530. static int create_umr_res(struct mlx5_ib_dev *dev)
  1531. {
  1532. struct ib_qp_init_attr *init_attr = NULL;
  1533. struct ib_qp_attr *attr = NULL;
  1534. struct ib_pd *pd;
  1535. struct ib_cq *cq;
  1536. struct ib_qp *qp;
  1537. struct ib_cq_init_attr cq_attr = {};
  1538. int ret;
  1539. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  1540. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  1541. if (!attr || !init_attr) {
  1542. ret = -ENOMEM;
  1543. goto error_0;
  1544. }
  1545. pd = ib_alloc_pd(&dev->ib_dev);
  1546. if (IS_ERR(pd)) {
  1547. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  1548. ret = PTR_ERR(pd);
  1549. goto error_0;
  1550. }
  1551. cq_attr.cqe = 128;
  1552. cq = ib_create_cq(&dev->ib_dev, mlx5_umr_cq_handler, NULL, NULL,
  1553. &cq_attr);
  1554. if (IS_ERR(cq)) {
  1555. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  1556. ret = PTR_ERR(cq);
  1557. goto error_2;
  1558. }
  1559. ib_req_notify_cq(cq, IB_CQ_NEXT_COMP);
  1560. init_attr->send_cq = cq;
  1561. init_attr->recv_cq = cq;
  1562. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  1563. init_attr->cap.max_send_wr = MAX_UMR_WR;
  1564. init_attr->cap.max_send_sge = 1;
  1565. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  1566. init_attr->port_num = 1;
  1567. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  1568. if (IS_ERR(qp)) {
  1569. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  1570. ret = PTR_ERR(qp);
  1571. goto error_3;
  1572. }
  1573. qp->device = &dev->ib_dev;
  1574. qp->real_qp = qp;
  1575. qp->uobject = NULL;
  1576. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  1577. attr->qp_state = IB_QPS_INIT;
  1578. attr->port_num = 1;
  1579. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  1580. IB_QP_PORT, NULL);
  1581. if (ret) {
  1582. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  1583. goto error_4;
  1584. }
  1585. memset(attr, 0, sizeof(*attr));
  1586. attr->qp_state = IB_QPS_RTR;
  1587. attr->path_mtu = IB_MTU_256;
  1588. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  1589. if (ret) {
  1590. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  1591. goto error_4;
  1592. }
  1593. memset(attr, 0, sizeof(*attr));
  1594. attr->qp_state = IB_QPS_RTS;
  1595. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  1596. if (ret) {
  1597. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  1598. goto error_4;
  1599. }
  1600. dev->umrc.qp = qp;
  1601. dev->umrc.cq = cq;
  1602. dev->umrc.pd = pd;
  1603. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  1604. ret = mlx5_mr_cache_init(dev);
  1605. if (ret) {
  1606. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  1607. goto error_4;
  1608. }
  1609. kfree(attr);
  1610. kfree(init_attr);
  1611. return 0;
  1612. error_4:
  1613. mlx5_ib_destroy_qp(qp);
  1614. error_3:
  1615. ib_destroy_cq(cq);
  1616. error_2:
  1617. ib_dealloc_pd(pd);
  1618. error_0:
  1619. kfree(attr);
  1620. kfree(init_attr);
  1621. return ret;
  1622. }
  1623. static int create_dev_resources(struct mlx5_ib_resources *devr)
  1624. {
  1625. struct ib_srq_init_attr attr;
  1626. struct mlx5_ib_dev *dev;
  1627. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  1628. int ret = 0;
  1629. dev = container_of(devr, struct mlx5_ib_dev, devr);
  1630. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  1631. if (IS_ERR(devr->p0)) {
  1632. ret = PTR_ERR(devr->p0);
  1633. goto error0;
  1634. }
  1635. devr->p0->device = &dev->ib_dev;
  1636. devr->p0->uobject = NULL;
  1637. atomic_set(&devr->p0->usecnt, 0);
  1638. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  1639. if (IS_ERR(devr->c0)) {
  1640. ret = PTR_ERR(devr->c0);
  1641. goto error1;
  1642. }
  1643. devr->c0->device = &dev->ib_dev;
  1644. devr->c0->uobject = NULL;
  1645. devr->c0->comp_handler = NULL;
  1646. devr->c0->event_handler = NULL;
  1647. devr->c0->cq_context = NULL;
  1648. atomic_set(&devr->c0->usecnt, 0);
  1649. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  1650. if (IS_ERR(devr->x0)) {
  1651. ret = PTR_ERR(devr->x0);
  1652. goto error2;
  1653. }
  1654. devr->x0->device = &dev->ib_dev;
  1655. devr->x0->inode = NULL;
  1656. atomic_set(&devr->x0->usecnt, 0);
  1657. mutex_init(&devr->x0->tgt_qp_mutex);
  1658. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  1659. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  1660. if (IS_ERR(devr->x1)) {
  1661. ret = PTR_ERR(devr->x1);
  1662. goto error3;
  1663. }
  1664. devr->x1->device = &dev->ib_dev;
  1665. devr->x1->inode = NULL;
  1666. atomic_set(&devr->x1->usecnt, 0);
  1667. mutex_init(&devr->x1->tgt_qp_mutex);
  1668. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  1669. memset(&attr, 0, sizeof(attr));
  1670. attr.attr.max_sge = 1;
  1671. attr.attr.max_wr = 1;
  1672. attr.srq_type = IB_SRQT_XRC;
  1673. attr.ext.xrc.cq = devr->c0;
  1674. attr.ext.xrc.xrcd = devr->x0;
  1675. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  1676. if (IS_ERR(devr->s0)) {
  1677. ret = PTR_ERR(devr->s0);
  1678. goto error4;
  1679. }
  1680. devr->s0->device = &dev->ib_dev;
  1681. devr->s0->pd = devr->p0;
  1682. devr->s0->uobject = NULL;
  1683. devr->s0->event_handler = NULL;
  1684. devr->s0->srq_context = NULL;
  1685. devr->s0->srq_type = IB_SRQT_XRC;
  1686. devr->s0->ext.xrc.xrcd = devr->x0;
  1687. devr->s0->ext.xrc.cq = devr->c0;
  1688. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  1689. atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
  1690. atomic_inc(&devr->p0->usecnt);
  1691. atomic_set(&devr->s0->usecnt, 0);
  1692. memset(&attr, 0, sizeof(attr));
  1693. attr.attr.max_sge = 1;
  1694. attr.attr.max_wr = 1;
  1695. attr.srq_type = IB_SRQT_BASIC;
  1696. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  1697. if (IS_ERR(devr->s1)) {
  1698. ret = PTR_ERR(devr->s1);
  1699. goto error5;
  1700. }
  1701. devr->s1->device = &dev->ib_dev;
  1702. devr->s1->pd = devr->p0;
  1703. devr->s1->uobject = NULL;
  1704. devr->s1->event_handler = NULL;
  1705. devr->s1->srq_context = NULL;
  1706. devr->s1->srq_type = IB_SRQT_BASIC;
  1707. devr->s1->ext.xrc.cq = devr->c0;
  1708. atomic_inc(&devr->p0->usecnt);
  1709. atomic_set(&devr->s0->usecnt, 0);
  1710. return 0;
  1711. error5:
  1712. mlx5_ib_destroy_srq(devr->s0);
  1713. error4:
  1714. mlx5_ib_dealloc_xrcd(devr->x1);
  1715. error3:
  1716. mlx5_ib_dealloc_xrcd(devr->x0);
  1717. error2:
  1718. mlx5_ib_destroy_cq(devr->c0);
  1719. error1:
  1720. mlx5_ib_dealloc_pd(devr->p0);
  1721. error0:
  1722. return ret;
  1723. }
  1724. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  1725. {
  1726. mlx5_ib_destroy_srq(devr->s1);
  1727. mlx5_ib_destroy_srq(devr->s0);
  1728. mlx5_ib_dealloc_xrcd(devr->x0);
  1729. mlx5_ib_dealloc_xrcd(devr->x1);
  1730. mlx5_ib_destroy_cq(devr->c0);
  1731. mlx5_ib_dealloc_pd(devr->p0);
  1732. }
  1733. static u32 get_core_cap_flags(struct ib_device *ibdev)
  1734. {
  1735. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1736. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  1737. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  1738. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  1739. u32 ret = 0;
  1740. if (ll == IB_LINK_LAYER_INFINIBAND)
  1741. return RDMA_CORE_PORT_IBA_IB;
  1742. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  1743. return 0;
  1744. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  1745. return 0;
  1746. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  1747. ret |= RDMA_CORE_PORT_IBA_ROCE;
  1748. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  1749. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  1750. return ret;
  1751. }
  1752. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  1753. struct ib_port_immutable *immutable)
  1754. {
  1755. struct ib_port_attr attr;
  1756. int err;
  1757. err = mlx5_ib_query_port(ibdev, port_num, &attr);
  1758. if (err)
  1759. return err;
  1760. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  1761. immutable->gid_tbl_len = attr.gid_tbl_len;
  1762. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  1763. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  1764. return 0;
  1765. }
  1766. static int mlx5_enable_roce(struct mlx5_ib_dev *dev)
  1767. {
  1768. int err;
  1769. dev->roce.nb.notifier_call = mlx5_netdev_event;
  1770. err = register_netdevice_notifier(&dev->roce.nb);
  1771. if (err)
  1772. return err;
  1773. err = mlx5_nic_vport_enable_roce(dev->mdev);
  1774. if (err)
  1775. goto err_unregister_netdevice_notifier;
  1776. return 0;
  1777. err_unregister_netdevice_notifier:
  1778. unregister_netdevice_notifier(&dev->roce.nb);
  1779. return err;
  1780. }
  1781. static void mlx5_disable_roce(struct mlx5_ib_dev *dev)
  1782. {
  1783. mlx5_nic_vport_disable_roce(dev->mdev);
  1784. unregister_netdevice_notifier(&dev->roce.nb);
  1785. }
  1786. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  1787. {
  1788. struct mlx5_ib_dev *dev;
  1789. enum rdma_link_layer ll;
  1790. int port_type_cap;
  1791. int err;
  1792. int i;
  1793. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  1794. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  1795. if ((ll == IB_LINK_LAYER_ETHERNET) && !MLX5_CAP_GEN(mdev, roce))
  1796. return NULL;
  1797. printk_once(KERN_INFO "%s", mlx5_version);
  1798. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  1799. if (!dev)
  1800. return NULL;
  1801. dev->mdev = mdev;
  1802. rwlock_init(&dev->roce.netdev_lock);
  1803. err = get_port_caps(dev);
  1804. if (err)
  1805. goto err_dealloc;
  1806. if (mlx5_use_mad_ifc(dev))
  1807. get_ext_port_caps(dev);
  1808. MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
  1809. strlcpy(dev->ib_dev.name, "mlx5_%d", IB_DEVICE_NAME_MAX);
  1810. dev->ib_dev.owner = THIS_MODULE;
  1811. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  1812. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  1813. dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
  1814. dev->ib_dev.phys_port_cnt = dev->num_ports;
  1815. dev->ib_dev.num_comp_vectors =
  1816. dev->mdev->priv.eq_table.num_comp_vectors;
  1817. dev->ib_dev.dma_device = &mdev->pdev->dev;
  1818. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  1819. dev->ib_dev.uverbs_cmd_mask =
  1820. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  1821. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  1822. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  1823. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  1824. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  1825. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  1826. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  1827. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  1828. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  1829. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  1830. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  1831. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  1832. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  1833. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  1834. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  1835. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  1836. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  1837. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  1838. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  1839. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  1840. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  1841. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  1842. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  1843. dev->ib_dev.uverbs_ex_cmd_mask =
  1844. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE);
  1845. dev->ib_dev.query_device = mlx5_ib_query_device;
  1846. dev->ib_dev.query_port = mlx5_ib_query_port;
  1847. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  1848. if (ll == IB_LINK_LAYER_ETHERNET)
  1849. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  1850. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  1851. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  1852. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  1853. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  1854. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  1855. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  1856. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  1857. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  1858. dev->ib_dev.mmap = mlx5_ib_mmap;
  1859. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  1860. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  1861. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  1862. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  1863. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  1864. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  1865. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  1866. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  1867. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  1868. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  1869. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  1870. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  1871. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  1872. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  1873. dev->ib_dev.post_send = mlx5_ib_post_send;
  1874. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  1875. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  1876. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  1877. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  1878. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  1879. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  1880. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  1881. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  1882. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  1883. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  1884. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  1885. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  1886. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  1887. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  1888. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  1889. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  1890. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  1891. mlx5_ib_internal_fill_odp_caps(dev);
  1892. if (MLX5_CAP_GEN(mdev, xrc)) {
  1893. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  1894. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  1895. dev->ib_dev.uverbs_cmd_mask |=
  1896. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  1897. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  1898. }
  1899. if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
  1900. IB_LINK_LAYER_ETHERNET) {
  1901. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  1902. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  1903. dev->ib_dev.uverbs_ex_cmd_mask |=
  1904. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  1905. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
  1906. }
  1907. err = init_node_data(dev);
  1908. if (err)
  1909. goto err_dealloc;
  1910. mutex_init(&dev->flow_db.lock);
  1911. mutex_init(&dev->cap_mask_mutex);
  1912. if (ll == IB_LINK_LAYER_ETHERNET) {
  1913. err = mlx5_enable_roce(dev);
  1914. if (err)
  1915. goto err_dealloc;
  1916. }
  1917. err = create_dev_resources(&dev->devr);
  1918. if (err)
  1919. goto err_disable_roce;
  1920. err = mlx5_ib_odp_init_one(dev);
  1921. if (err)
  1922. goto err_rsrc;
  1923. err = ib_register_device(&dev->ib_dev, NULL);
  1924. if (err)
  1925. goto err_odp;
  1926. err = create_umr_res(dev);
  1927. if (err)
  1928. goto err_dev;
  1929. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  1930. err = device_create_file(&dev->ib_dev.dev,
  1931. mlx5_class_attributes[i]);
  1932. if (err)
  1933. goto err_umrc;
  1934. }
  1935. dev->ib_active = true;
  1936. return dev;
  1937. err_umrc:
  1938. destroy_umrc_res(dev);
  1939. err_dev:
  1940. ib_unregister_device(&dev->ib_dev);
  1941. err_odp:
  1942. mlx5_ib_odp_remove_one(dev);
  1943. err_rsrc:
  1944. destroy_dev_resources(&dev->devr);
  1945. err_disable_roce:
  1946. if (ll == IB_LINK_LAYER_ETHERNET)
  1947. mlx5_disable_roce(dev);
  1948. err_dealloc:
  1949. ib_dealloc_device((struct ib_device *)dev);
  1950. return NULL;
  1951. }
  1952. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  1953. {
  1954. struct mlx5_ib_dev *dev = context;
  1955. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
  1956. ib_unregister_device(&dev->ib_dev);
  1957. destroy_umrc_res(dev);
  1958. mlx5_ib_odp_remove_one(dev);
  1959. destroy_dev_resources(&dev->devr);
  1960. if (ll == IB_LINK_LAYER_ETHERNET)
  1961. mlx5_disable_roce(dev);
  1962. ib_dealloc_device(&dev->ib_dev);
  1963. }
  1964. static struct mlx5_interface mlx5_ib_interface = {
  1965. .add = mlx5_ib_add,
  1966. .remove = mlx5_ib_remove,
  1967. .event = mlx5_ib_event,
  1968. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  1969. };
  1970. static int __init mlx5_ib_init(void)
  1971. {
  1972. int err;
  1973. if (deprecated_prof_sel != 2)
  1974. pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
  1975. err = mlx5_ib_odp_init();
  1976. if (err)
  1977. return err;
  1978. err = mlx5_register_interface(&mlx5_ib_interface);
  1979. if (err)
  1980. goto clean_odp;
  1981. return err;
  1982. clean_odp:
  1983. mlx5_ib_odp_cleanup();
  1984. return err;
  1985. }
  1986. static void __exit mlx5_ib_cleanup(void)
  1987. {
  1988. mlx5_unregister_interface(&mlx5_ib_interface);
  1989. mlx5_ib_odp_cleanup();
  1990. }
  1991. module_init(mlx5_ib_init);
  1992. module_exit(mlx5_ib_cleanup);