arm_vgic.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #ifndef __ASM_ARM_KVM_VGIC_H
  19. #define __ASM_ARM_KVM_VGIC_H
  20. #include <linux/kernel.h>
  21. #include <linux/kvm.h>
  22. #include <linux/irqreturn.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/types.h>
  25. #define VGIC_NR_IRQS_LEGACY 256
  26. #define VGIC_NR_SGIS 16
  27. #define VGIC_NR_PPIS 16
  28. #define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
  29. #define VGIC_V2_MAX_LRS (1 << 6)
  30. #define VGIC_V3_MAX_LRS 16
  31. #define VGIC_MAX_IRQS 1024
  32. #define VGIC_V2_MAX_CPUS 8
  33. /* Sanity checks... */
  34. #if (KVM_MAX_VCPUS > 255)
  35. #error Too many KVM VCPUs, the VGIC only supports up to 255 VCPUs for now
  36. #endif
  37. #if (VGIC_NR_IRQS_LEGACY & 31)
  38. #error "VGIC_NR_IRQS must be a multiple of 32"
  39. #endif
  40. #if (VGIC_NR_IRQS_LEGACY > VGIC_MAX_IRQS)
  41. #error "VGIC_NR_IRQS must be <= 1024"
  42. #endif
  43. /*
  44. * The GIC distributor registers describing interrupts have two parts:
  45. * - 32 per-CPU interrupts (SGI + PPI)
  46. * - a bunch of shared interrupts (SPI)
  47. */
  48. struct vgic_bitmap {
  49. /*
  50. * - One UL per VCPU for private interrupts (assumes UL is at
  51. * least 32 bits)
  52. * - As many UL as necessary for shared interrupts.
  53. *
  54. * The private interrupts are accessed via the "private"
  55. * field, one UL per vcpu (the state for vcpu n is in
  56. * private[n]). The shared interrupts are accessed via the
  57. * "shared" pointer (IRQn state is at bit n-32 in the bitmap).
  58. */
  59. unsigned long *private;
  60. unsigned long *shared;
  61. };
  62. struct vgic_bytemap {
  63. /*
  64. * - 8 u32 per VCPU for private interrupts
  65. * - As many u32 as necessary for shared interrupts.
  66. *
  67. * The private interrupts are accessed via the "private"
  68. * field, (the state for vcpu n is in private[n*8] to
  69. * private[n*8 + 7]). The shared interrupts are accessed via
  70. * the "shared" pointer (IRQn state is at byte (n-32)%4 of the
  71. * shared[(n-32)/4] word).
  72. */
  73. u32 *private;
  74. u32 *shared;
  75. };
  76. struct kvm_vcpu;
  77. enum vgic_type {
  78. VGIC_V2, /* Good ol' GICv2 */
  79. VGIC_V3, /* New fancy GICv3 */
  80. };
  81. #define LR_STATE_PENDING (1 << 0)
  82. #define LR_STATE_ACTIVE (1 << 1)
  83. #define LR_STATE_MASK (3 << 0)
  84. #define LR_EOI_INT (1 << 2)
  85. struct vgic_lr {
  86. u16 irq;
  87. u8 source;
  88. u8 state;
  89. };
  90. struct vgic_vmcr {
  91. u32 ctlr;
  92. u32 abpr;
  93. u32 bpr;
  94. u32 pmr;
  95. };
  96. struct vgic_ops {
  97. struct vgic_lr (*get_lr)(const struct kvm_vcpu *, int);
  98. void (*set_lr)(struct kvm_vcpu *, int, struct vgic_lr);
  99. void (*sync_lr_elrsr)(struct kvm_vcpu *, int, struct vgic_lr);
  100. u64 (*get_elrsr)(const struct kvm_vcpu *vcpu);
  101. u64 (*get_eisr)(const struct kvm_vcpu *vcpu);
  102. u32 (*get_interrupt_status)(const struct kvm_vcpu *vcpu);
  103. void (*enable_underflow)(struct kvm_vcpu *vcpu);
  104. void (*disable_underflow)(struct kvm_vcpu *vcpu);
  105. void (*get_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  106. void (*set_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
  107. void (*enable)(struct kvm_vcpu *vcpu);
  108. };
  109. struct vgic_params {
  110. /* vgic type */
  111. enum vgic_type type;
  112. /* Physical address of vgic virtual cpu interface */
  113. phys_addr_t vcpu_base;
  114. /* Number of list registers */
  115. u32 nr_lr;
  116. /* Interrupt number */
  117. unsigned int maint_irq;
  118. /* Virtual control interface base address */
  119. void __iomem *vctrl_base;
  120. int max_gic_vcpus;
  121. /* Only needed for the legacy KVM_CREATE_IRQCHIP */
  122. bool can_emulate_gicv2;
  123. };
  124. struct vgic_vm_ops {
  125. bool (*handle_mmio)(struct kvm_vcpu *, struct kvm_run *,
  126. struct kvm_exit_mmio *);
  127. bool (*queue_sgi)(struct kvm_vcpu *, int irq);
  128. void (*add_sgi_source)(struct kvm_vcpu *, int irq, int source);
  129. int (*init_model)(struct kvm *);
  130. int (*map_resources)(struct kvm *, const struct vgic_params *);
  131. };
  132. struct vgic_dist {
  133. #ifdef CONFIG_KVM_ARM_VGIC
  134. spinlock_t lock;
  135. bool in_kernel;
  136. bool ready;
  137. /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
  138. u32 vgic_model;
  139. int nr_cpus;
  140. int nr_irqs;
  141. /* Virtual control interface mapping */
  142. void __iomem *vctrl_base;
  143. /* Distributor and vcpu interface mapping in the guest */
  144. phys_addr_t vgic_dist_base;
  145. /* GICv2 and GICv3 use different mapped register blocks */
  146. union {
  147. phys_addr_t vgic_cpu_base;
  148. phys_addr_t vgic_redist_base;
  149. };
  150. /* Distributor enabled */
  151. u32 enabled;
  152. /* Interrupt enabled (one bit per IRQ) */
  153. struct vgic_bitmap irq_enabled;
  154. /* Level-triggered interrupt external input is asserted */
  155. struct vgic_bitmap irq_level;
  156. /*
  157. * Interrupt state is pending on the distributor
  158. */
  159. struct vgic_bitmap irq_pending;
  160. /*
  161. * Tracks writes to GICD_ISPENDRn and GICD_ICPENDRn for level-triggered
  162. * interrupts. Essentially holds the state of the flip-flop in
  163. * Figure 4-10 on page 4-101 in ARM IHI 0048B.b.
  164. * Once set, it is only cleared for level-triggered interrupts on
  165. * guest ACKs (when we queue it) or writes to GICD_ICPENDRn.
  166. */
  167. struct vgic_bitmap irq_soft_pend;
  168. /* Level-triggered interrupt queued on VCPU interface */
  169. struct vgic_bitmap irq_queued;
  170. /* Interrupt priority. Not used yet. */
  171. struct vgic_bytemap irq_priority;
  172. /* Level/edge triggered */
  173. struct vgic_bitmap irq_cfg;
  174. /*
  175. * Source CPU per SGI and target CPU:
  176. *
  177. * Each byte represent a SGI observable on a VCPU, each bit of
  178. * this byte indicating if the corresponding VCPU has
  179. * generated this interrupt. This is a GICv2 feature only.
  180. *
  181. * For VCPUn (n < 8), irq_sgi_sources[n*16] to [n*16 + 15] are
  182. * the SGIs observable on VCPUn.
  183. */
  184. u8 *irq_sgi_sources;
  185. /*
  186. * Target CPU for each SPI:
  187. *
  188. * Array of available SPI, each byte indicating the target
  189. * VCPU for SPI. IRQn (n >=32) is at irq_spi_cpu[n-32].
  190. */
  191. u8 *irq_spi_cpu;
  192. /*
  193. * Reverse lookup of irq_spi_cpu for faster compute pending:
  194. *
  195. * Array of bitmaps, one per VCPU, describing if IRQn is
  196. * routed to a particular VCPU.
  197. */
  198. struct vgic_bitmap *irq_spi_target;
  199. /* Target MPIDR for each IRQ (needed for GICv3 IROUTERn) only */
  200. u32 *irq_spi_mpidr;
  201. /* Bitmap indicating which CPU has something pending */
  202. unsigned long *irq_pending_on_cpu;
  203. struct vgic_vm_ops vm_ops;
  204. #endif
  205. };
  206. struct vgic_v2_cpu_if {
  207. u32 vgic_hcr;
  208. u32 vgic_vmcr;
  209. u32 vgic_misr; /* Saved only */
  210. u64 vgic_eisr; /* Saved only */
  211. u64 vgic_elrsr; /* Saved only */
  212. u32 vgic_apr;
  213. u32 vgic_lr[VGIC_V2_MAX_LRS];
  214. };
  215. struct vgic_v3_cpu_if {
  216. #ifdef CONFIG_ARM_GIC_V3
  217. u32 vgic_hcr;
  218. u32 vgic_vmcr;
  219. u32 vgic_sre; /* Restored only, change ignored */
  220. u32 vgic_misr; /* Saved only */
  221. u32 vgic_eisr; /* Saved only */
  222. u32 vgic_elrsr; /* Saved only */
  223. u32 vgic_ap0r[4];
  224. u32 vgic_ap1r[4];
  225. u64 vgic_lr[VGIC_V3_MAX_LRS];
  226. #endif
  227. };
  228. struct vgic_cpu {
  229. #ifdef CONFIG_KVM_ARM_VGIC
  230. /* per IRQ to LR mapping */
  231. u8 *vgic_irq_lr_map;
  232. /* Pending interrupts on this VCPU */
  233. DECLARE_BITMAP( pending_percpu, VGIC_NR_PRIVATE_IRQS);
  234. unsigned long *pending_shared;
  235. /* Bitmap of used/free list registers */
  236. DECLARE_BITMAP( lr_used, VGIC_V2_MAX_LRS);
  237. /* Number of list registers on this CPU */
  238. int nr_lr;
  239. /* CPU vif control registers for world switch */
  240. union {
  241. struct vgic_v2_cpu_if vgic_v2;
  242. struct vgic_v3_cpu_if vgic_v3;
  243. };
  244. #endif
  245. };
  246. #define LR_EMPTY 0xff
  247. #define INT_STATUS_EOI (1 << 0)
  248. #define INT_STATUS_UNDERFLOW (1 << 1)
  249. struct kvm;
  250. struct kvm_vcpu;
  251. struct kvm_run;
  252. struct kvm_exit_mmio;
  253. #ifdef CONFIG_KVM_ARM_VGIC
  254. int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
  255. int kvm_vgic_hyp_init(void);
  256. int kvm_vgic_map_resources(struct kvm *kvm);
  257. int kvm_vgic_get_max_vcpus(void);
  258. int kvm_vgic_create(struct kvm *kvm, u32 type);
  259. void kvm_vgic_destroy(struct kvm *kvm);
  260. void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
  261. void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
  262. void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
  263. int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int irq_num,
  264. bool level);
  265. void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
  266. int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
  267. bool vgic_handle_mmio(struct kvm_vcpu *vcpu, struct kvm_run *run,
  268. struct kvm_exit_mmio *mmio);
  269. #define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
  270. #define vgic_initialized(k) (!!((k)->arch.vgic.nr_cpus))
  271. #define vgic_ready(k) ((k)->arch.vgic.ready)
  272. int vgic_v2_probe(struct device_node *vgic_node,
  273. const struct vgic_ops **ops,
  274. const struct vgic_params **params);
  275. #ifdef CONFIG_ARM_GIC_V3
  276. int vgic_v3_probe(struct device_node *vgic_node,
  277. const struct vgic_ops **ops,
  278. const struct vgic_params **params);
  279. #else
  280. static inline int vgic_v3_probe(struct device_node *vgic_node,
  281. const struct vgic_ops **ops,
  282. const struct vgic_params **params)
  283. {
  284. return -ENODEV;
  285. }
  286. #endif
  287. #else
  288. static inline int kvm_vgic_hyp_init(void)
  289. {
  290. return 0;
  291. }
  292. static inline int kvm_vgic_set_addr(struct kvm *kvm, unsigned long type, u64 addr)
  293. {
  294. return 0;
  295. }
  296. static inline int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write)
  297. {
  298. return -ENXIO;
  299. }
  300. static inline int kvm_vgic_map_resources(struct kvm *kvm)
  301. {
  302. return 0;
  303. }
  304. static inline int kvm_vgic_create(struct kvm *kvm, u32 type)
  305. {
  306. return 0;
  307. }
  308. static inline void kvm_vgic_destroy(struct kvm *kvm)
  309. {
  310. }
  311. static inline void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu)
  312. {
  313. }
  314. static inline int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu)
  315. {
  316. return 0;
  317. }
  318. static inline void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu) {}
  319. static inline void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu) {}
  320. static inline int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid,
  321. unsigned int irq_num, bool level)
  322. {
  323. return 0;
  324. }
  325. static inline int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu)
  326. {
  327. return 0;
  328. }
  329. static inline bool vgic_handle_mmio(struct kvm_vcpu *vcpu, struct kvm_run *run,
  330. struct kvm_exit_mmio *mmio)
  331. {
  332. return false;
  333. }
  334. static inline int irqchip_in_kernel(struct kvm *kvm)
  335. {
  336. return 0;
  337. }
  338. static inline bool vgic_initialized(struct kvm *kvm)
  339. {
  340. return true;
  341. }
  342. static inline bool vgic_ready(struct kvm *kvm)
  343. {
  344. return true;
  345. }
  346. static inline int kvm_vgic_get_max_vcpus(void)
  347. {
  348. return KVM_MAX_VCPUS;
  349. }
  350. #endif
  351. #endif