pgtable.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_PGTABLE_H
  17. #define __ASM_PGTABLE_H
  18. #include <asm/bug.h>
  19. #include <asm/proc-fns.h>
  20. #include <asm/memory.h>
  21. #include <asm/pgtable-hwdef.h>
  22. #include <asm/pgtable-prot.h>
  23. /*
  24. * VMALLOC range.
  25. *
  26. * VMALLOC_START: beginning of the kernel vmalloc space
  27. * VMALLOC_END: extends to the available space below vmmemmap, PCI I/O space
  28. * and fixed mappings
  29. */
  30. #define VMALLOC_START (MODULES_END)
  31. #define VMALLOC_END (PAGE_OFFSET - PUD_SIZE - VMEMMAP_SIZE - SZ_64K)
  32. #define vmemmap ((struct page *)VMEMMAP_START - (memstart_addr >> PAGE_SHIFT))
  33. #define FIRST_USER_ADDRESS 0UL
  34. #ifndef __ASSEMBLY__
  35. #include <asm/cmpxchg.h>
  36. #include <asm/fixmap.h>
  37. #include <linux/mmdebug.h>
  38. #include <linux/mm_types.h>
  39. #include <linux/sched.h>
  40. extern void __pte_error(const char *file, int line, unsigned long val);
  41. extern void __pmd_error(const char *file, int line, unsigned long val);
  42. extern void __pud_error(const char *file, int line, unsigned long val);
  43. extern void __pgd_error(const char *file, int line, unsigned long val);
  44. /*
  45. * ZERO_PAGE is a global shared page that is always zero: used
  46. * for zero-mapped memory areas etc..
  47. */
  48. extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
  49. #define ZERO_PAGE(vaddr) phys_to_page(__pa_symbol(empty_zero_page))
  50. #define pte_ERROR(pte) __pte_error(__FILE__, __LINE__, pte_val(pte))
  51. /*
  52. * Macros to convert between a physical address and its placement in a
  53. * page table entry, taking care of 52-bit addresses.
  54. */
  55. #ifdef CONFIG_ARM64_PA_BITS_52
  56. #define __pte_to_phys(pte) \
  57. ((pte_val(pte) & PTE_ADDR_LOW) | ((pte_val(pte) & PTE_ADDR_HIGH) << 36))
  58. #define __phys_to_pte_val(phys) (((phys) | ((phys) >> 36)) & PTE_ADDR_MASK)
  59. #else
  60. #define __pte_to_phys(pte) (pte_val(pte) & PTE_ADDR_MASK)
  61. #define __phys_to_pte_val(phys) (phys)
  62. #endif
  63. #define pte_pfn(pte) (__pte_to_phys(pte) >> PAGE_SHIFT)
  64. #define pfn_pte(pfn,prot) \
  65. __pte(__phys_to_pte_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
  66. #define pte_none(pte) (!pte_val(pte))
  67. #define pte_clear(mm,addr,ptep) set_pte(ptep, __pte(0))
  68. #define pte_page(pte) (pfn_to_page(pte_pfn(pte)))
  69. /*
  70. * The following only work if pte_present(). Undefined behaviour otherwise.
  71. */
  72. #define pte_present(pte) (!!(pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)))
  73. #define pte_young(pte) (!!(pte_val(pte) & PTE_AF))
  74. #define pte_special(pte) (!!(pte_val(pte) & PTE_SPECIAL))
  75. #define pte_write(pte) (!!(pte_val(pte) & PTE_WRITE))
  76. #define pte_user_exec(pte) (!(pte_val(pte) & PTE_UXN))
  77. #define pte_cont(pte) (!!(pte_val(pte) & PTE_CONT))
  78. #define pte_cont_addr_end(addr, end) \
  79. ({ unsigned long __boundary = ((addr) + CONT_PTE_SIZE) & CONT_PTE_MASK; \
  80. (__boundary - 1 < (end) - 1) ? __boundary : (end); \
  81. })
  82. #define pmd_cont_addr_end(addr, end) \
  83. ({ unsigned long __boundary = ((addr) + CONT_PMD_SIZE) & CONT_PMD_MASK; \
  84. (__boundary - 1 < (end) - 1) ? __boundary : (end); \
  85. })
  86. #define pte_hw_dirty(pte) (pte_write(pte) && !(pte_val(pte) & PTE_RDONLY))
  87. #define pte_sw_dirty(pte) (!!(pte_val(pte) & PTE_DIRTY))
  88. #define pte_dirty(pte) (pte_sw_dirty(pte) || pte_hw_dirty(pte))
  89. #define pte_valid(pte) (!!(pte_val(pte) & PTE_VALID))
  90. /*
  91. * Execute-only user mappings do not have the PTE_USER bit set. All valid
  92. * kernel mappings have the PTE_UXN bit set.
  93. */
  94. #define pte_valid_not_user(pte) \
  95. ((pte_val(pte) & (PTE_VALID | PTE_USER | PTE_UXN)) == (PTE_VALID | PTE_UXN))
  96. #define pte_valid_young(pte) \
  97. ((pte_val(pte) & (PTE_VALID | PTE_AF)) == (PTE_VALID | PTE_AF))
  98. #define pte_valid_user(pte) \
  99. ((pte_val(pte) & (PTE_VALID | PTE_USER)) == (PTE_VALID | PTE_USER))
  100. /*
  101. * Could the pte be present in the TLB? We must check mm_tlb_flush_pending
  102. * so that we don't erroneously return false for pages that have been
  103. * remapped as PROT_NONE but are yet to be flushed from the TLB.
  104. */
  105. #define pte_accessible(mm, pte) \
  106. (mm_tlb_flush_pending(mm) ? pte_present(pte) : pte_valid_young(pte))
  107. /*
  108. * p??_access_permitted() is true for valid user mappings (subject to the
  109. * write permission check) other than user execute-only which do not have the
  110. * PTE_USER bit set. PROT_NONE mappings do not have the PTE_VALID bit set.
  111. */
  112. #define pte_access_permitted(pte, write) \
  113. (pte_valid_user(pte) && (!(write) || pte_write(pte)))
  114. #define pmd_access_permitted(pmd, write) \
  115. (pte_access_permitted(pmd_pte(pmd), (write)))
  116. #define pud_access_permitted(pud, write) \
  117. (pte_access_permitted(pud_pte(pud), (write)))
  118. static inline pte_t clear_pte_bit(pte_t pte, pgprot_t prot)
  119. {
  120. pte_val(pte) &= ~pgprot_val(prot);
  121. return pte;
  122. }
  123. static inline pte_t set_pte_bit(pte_t pte, pgprot_t prot)
  124. {
  125. pte_val(pte) |= pgprot_val(prot);
  126. return pte;
  127. }
  128. static inline pte_t pte_wrprotect(pte_t pte)
  129. {
  130. pte = clear_pte_bit(pte, __pgprot(PTE_WRITE));
  131. pte = set_pte_bit(pte, __pgprot(PTE_RDONLY));
  132. return pte;
  133. }
  134. static inline pte_t pte_mkwrite(pte_t pte)
  135. {
  136. pte = set_pte_bit(pte, __pgprot(PTE_WRITE));
  137. pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY));
  138. return pte;
  139. }
  140. static inline pte_t pte_mkclean(pte_t pte)
  141. {
  142. pte = clear_pte_bit(pte, __pgprot(PTE_DIRTY));
  143. pte = set_pte_bit(pte, __pgprot(PTE_RDONLY));
  144. return pte;
  145. }
  146. static inline pte_t pte_mkdirty(pte_t pte)
  147. {
  148. pte = set_pte_bit(pte, __pgprot(PTE_DIRTY));
  149. if (pte_write(pte))
  150. pte = clear_pte_bit(pte, __pgprot(PTE_RDONLY));
  151. return pte;
  152. }
  153. static inline pte_t pte_mkold(pte_t pte)
  154. {
  155. return clear_pte_bit(pte, __pgprot(PTE_AF));
  156. }
  157. static inline pte_t pte_mkyoung(pte_t pte)
  158. {
  159. return set_pte_bit(pte, __pgprot(PTE_AF));
  160. }
  161. static inline pte_t pte_mkspecial(pte_t pte)
  162. {
  163. return set_pte_bit(pte, __pgprot(PTE_SPECIAL));
  164. }
  165. static inline pte_t pte_mkcont(pte_t pte)
  166. {
  167. pte = set_pte_bit(pte, __pgprot(PTE_CONT));
  168. return set_pte_bit(pte, __pgprot(PTE_TYPE_PAGE));
  169. }
  170. static inline pte_t pte_mknoncont(pte_t pte)
  171. {
  172. return clear_pte_bit(pte, __pgprot(PTE_CONT));
  173. }
  174. static inline pte_t pte_mkpresent(pte_t pte)
  175. {
  176. return set_pte_bit(pte, __pgprot(PTE_VALID));
  177. }
  178. static inline pmd_t pmd_mkcont(pmd_t pmd)
  179. {
  180. return __pmd(pmd_val(pmd) | PMD_SECT_CONT);
  181. }
  182. static inline void set_pte(pte_t *ptep, pte_t pte)
  183. {
  184. WRITE_ONCE(*ptep, pte);
  185. /*
  186. * Only if the new pte is valid and kernel, otherwise TLB maintenance
  187. * or update_mmu_cache() have the necessary barriers.
  188. */
  189. if (pte_valid_not_user(pte)) {
  190. dsb(ishst);
  191. isb();
  192. }
  193. }
  194. extern void __sync_icache_dcache(pte_t pteval);
  195. /*
  196. * PTE bits configuration in the presence of hardware Dirty Bit Management
  197. * (PTE_WRITE == PTE_DBM):
  198. *
  199. * Dirty Writable | PTE_RDONLY PTE_WRITE PTE_DIRTY (sw)
  200. * 0 0 | 1 0 0
  201. * 0 1 | 1 1 0
  202. * 1 0 | 1 0 1
  203. * 1 1 | 0 1 x
  204. *
  205. * When hardware DBM is not present, the sofware PTE_DIRTY bit is updated via
  206. * the page fault mechanism. Checking the dirty status of a pte becomes:
  207. *
  208. * PTE_DIRTY || (PTE_WRITE && !PTE_RDONLY)
  209. */
  210. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  211. pte_t *ptep, pte_t pte)
  212. {
  213. pte_t old_pte;
  214. if (pte_present(pte) && pte_user_exec(pte) && !pte_special(pte))
  215. __sync_icache_dcache(pte);
  216. /*
  217. * If the existing pte is valid, check for potential race with
  218. * hardware updates of the pte (ptep_set_access_flags safely changes
  219. * valid ptes without going through an invalid entry).
  220. */
  221. old_pte = READ_ONCE(*ptep);
  222. if (IS_ENABLED(CONFIG_DEBUG_VM) && pte_valid(old_pte) && pte_valid(pte) &&
  223. (mm == current->active_mm || atomic_read(&mm->mm_users) > 1)) {
  224. VM_WARN_ONCE(!pte_young(pte),
  225. "%s: racy access flag clearing: 0x%016llx -> 0x%016llx",
  226. __func__, pte_val(old_pte), pte_val(pte));
  227. VM_WARN_ONCE(pte_write(old_pte) && !pte_dirty(pte),
  228. "%s: racy dirty state clearing: 0x%016llx -> 0x%016llx",
  229. __func__, pte_val(old_pte), pte_val(pte));
  230. }
  231. set_pte(ptep, pte);
  232. }
  233. #define __HAVE_ARCH_PTE_SAME
  234. static inline int pte_same(pte_t pte_a, pte_t pte_b)
  235. {
  236. pteval_t lhs, rhs;
  237. lhs = pte_val(pte_a);
  238. rhs = pte_val(pte_b);
  239. if (pte_present(pte_a))
  240. lhs &= ~PTE_RDONLY;
  241. if (pte_present(pte_b))
  242. rhs &= ~PTE_RDONLY;
  243. return (lhs == rhs);
  244. }
  245. /*
  246. * Huge pte definitions.
  247. */
  248. #define pte_huge(pte) (!(pte_val(pte) & PTE_TABLE_BIT))
  249. #define pte_mkhuge(pte) (__pte(pte_val(pte) & ~PTE_TABLE_BIT))
  250. /*
  251. * Hugetlb definitions.
  252. */
  253. #define HUGE_MAX_HSTATE 4
  254. #define HPAGE_SHIFT PMD_SHIFT
  255. #define HPAGE_SIZE (_AC(1, UL) << HPAGE_SHIFT)
  256. #define HPAGE_MASK (~(HPAGE_SIZE - 1))
  257. #define HUGETLB_PAGE_ORDER (HPAGE_SHIFT - PAGE_SHIFT)
  258. static inline pte_t pgd_pte(pgd_t pgd)
  259. {
  260. return __pte(pgd_val(pgd));
  261. }
  262. static inline pte_t pud_pte(pud_t pud)
  263. {
  264. return __pte(pud_val(pud));
  265. }
  266. static inline pmd_t pud_pmd(pud_t pud)
  267. {
  268. return __pmd(pud_val(pud));
  269. }
  270. static inline pte_t pmd_pte(pmd_t pmd)
  271. {
  272. return __pte(pmd_val(pmd));
  273. }
  274. static inline pmd_t pte_pmd(pte_t pte)
  275. {
  276. return __pmd(pte_val(pte));
  277. }
  278. static inline pgprot_t mk_sect_prot(pgprot_t prot)
  279. {
  280. return __pgprot(pgprot_val(prot) & ~PTE_TABLE_BIT);
  281. }
  282. #ifdef CONFIG_NUMA_BALANCING
  283. /*
  284. * See the comment in include/asm-generic/pgtable.h
  285. */
  286. static inline int pte_protnone(pte_t pte)
  287. {
  288. return (pte_val(pte) & (PTE_VALID | PTE_PROT_NONE)) == PTE_PROT_NONE;
  289. }
  290. static inline int pmd_protnone(pmd_t pmd)
  291. {
  292. return pte_protnone(pmd_pte(pmd));
  293. }
  294. #endif
  295. /*
  296. * THP definitions.
  297. */
  298. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  299. #define pmd_trans_huge(pmd) (pmd_val(pmd) && !(pmd_val(pmd) & PMD_TABLE_BIT))
  300. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  301. #define pmd_present(pmd) pte_present(pmd_pte(pmd))
  302. #define pmd_dirty(pmd) pte_dirty(pmd_pte(pmd))
  303. #define pmd_young(pmd) pte_young(pmd_pte(pmd))
  304. #define pmd_wrprotect(pmd) pte_pmd(pte_wrprotect(pmd_pte(pmd)))
  305. #define pmd_mkold(pmd) pte_pmd(pte_mkold(pmd_pte(pmd)))
  306. #define pmd_mkwrite(pmd) pte_pmd(pte_mkwrite(pmd_pte(pmd)))
  307. #define pmd_mkclean(pmd) pte_pmd(pte_mkclean(pmd_pte(pmd)))
  308. #define pmd_mkdirty(pmd) pte_pmd(pte_mkdirty(pmd_pte(pmd)))
  309. #define pmd_mkyoung(pmd) pte_pmd(pte_mkyoung(pmd_pte(pmd)))
  310. #define pmd_mknotpresent(pmd) (__pmd(pmd_val(pmd) & ~PMD_SECT_VALID))
  311. #define pmd_thp_or_huge(pmd) (pmd_huge(pmd) || pmd_trans_huge(pmd))
  312. #define pmd_write(pmd) pte_write(pmd_pte(pmd))
  313. #define pmd_mkhuge(pmd) (__pmd(pmd_val(pmd) & ~PMD_TABLE_BIT))
  314. #define __pmd_to_phys(pmd) __pte_to_phys(pmd_pte(pmd))
  315. #define __phys_to_pmd_val(phys) __phys_to_pte_val(phys)
  316. #define pmd_pfn(pmd) ((__pmd_to_phys(pmd) & PMD_MASK) >> PAGE_SHIFT)
  317. #define pfn_pmd(pfn,prot) __pmd(__phys_to_pmd_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
  318. #define mk_pmd(page,prot) pfn_pmd(page_to_pfn(page),prot)
  319. #define pud_write(pud) pte_write(pud_pte(pud))
  320. #define __pud_to_phys(pud) __pte_to_phys(pud_pte(pud))
  321. #define __phys_to_pud_val(phys) __phys_to_pte_val(phys)
  322. #define pud_pfn(pud) ((__pud_to_phys(pud) & PUD_MASK) >> PAGE_SHIFT)
  323. #define pfn_pud(pfn,prot) __pud(__phys_to_pud_val((phys_addr_t)(pfn) << PAGE_SHIFT) | pgprot_val(prot))
  324. #define set_pmd_at(mm, addr, pmdp, pmd) set_pte_at(mm, addr, (pte_t *)pmdp, pmd_pte(pmd))
  325. #define __pgd_to_phys(pgd) __pte_to_phys(pgd_pte(pgd))
  326. #define __phys_to_pgd_val(phys) __phys_to_pte_val(phys)
  327. #define __pgprot_modify(prot,mask,bits) \
  328. __pgprot((pgprot_val(prot) & ~(mask)) | (bits))
  329. /*
  330. * Mark the prot value as uncacheable and unbufferable.
  331. */
  332. #define pgprot_noncached(prot) \
  333. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRnE) | PTE_PXN | PTE_UXN)
  334. #define pgprot_writecombine(prot) \
  335. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_NORMAL_NC) | PTE_PXN | PTE_UXN)
  336. #define pgprot_device(prot) \
  337. __pgprot_modify(prot, PTE_ATTRINDX_MASK, PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_PXN | PTE_UXN)
  338. #define __HAVE_PHYS_MEM_ACCESS_PROT
  339. struct file;
  340. extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
  341. unsigned long size, pgprot_t vma_prot);
  342. #define pmd_none(pmd) (!pmd_val(pmd))
  343. #define pmd_bad(pmd) (!(pmd_val(pmd) & PMD_TABLE_BIT))
  344. #define pmd_table(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
  345. PMD_TYPE_TABLE)
  346. #define pmd_sect(pmd) ((pmd_val(pmd) & PMD_TYPE_MASK) == \
  347. PMD_TYPE_SECT)
  348. #if defined(CONFIG_ARM64_64K_PAGES) || CONFIG_PGTABLE_LEVELS < 3
  349. static inline bool pud_sect(pud_t pud) { return false; }
  350. static inline bool pud_table(pud_t pud) { return true; }
  351. #else
  352. #define pud_sect(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
  353. PUD_TYPE_SECT)
  354. #define pud_table(pud) ((pud_val(pud) & PUD_TYPE_MASK) == \
  355. PUD_TYPE_TABLE)
  356. #endif
  357. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  358. {
  359. WRITE_ONCE(*pmdp, pmd);
  360. dsb(ishst);
  361. isb();
  362. }
  363. static inline void pmd_clear(pmd_t *pmdp)
  364. {
  365. set_pmd(pmdp, __pmd(0));
  366. }
  367. static inline phys_addr_t pmd_page_paddr(pmd_t pmd)
  368. {
  369. return __pmd_to_phys(pmd);
  370. }
  371. static inline void pte_unmap(pte_t *pte) { }
  372. /* Find an entry in the third-level page table. */
  373. #define pte_index(addr) (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
  374. #define pte_offset_phys(dir,addr) (pmd_page_paddr(READ_ONCE(*(dir))) + pte_index(addr) * sizeof(pte_t))
  375. #define pte_offset_kernel(dir,addr) ((pte_t *)__va(pte_offset_phys((dir), (addr))))
  376. #define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr))
  377. #define pte_offset_map_nested(dir,addr) pte_offset_kernel((dir), (addr))
  378. #define pte_unmap_nested(pte) do { } while (0)
  379. #define pte_set_fixmap(addr) ((pte_t *)set_fixmap_offset(FIX_PTE, addr))
  380. #define pte_set_fixmap_offset(pmd, addr) pte_set_fixmap(pte_offset_phys(pmd, addr))
  381. #define pte_clear_fixmap() clear_fixmap(FIX_PTE)
  382. #define pmd_page(pmd) pfn_to_page(__phys_to_pfn(__pmd_to_phys(pmd)))
  383. /* use ONLY for statically allocated translation tables */
  384. #define pte_offset_kimg(dir,addr) ((pte_t *)__phys_to_kimg(pte_offset_phys((dir), (addr))))
  385. /*
  386. * Conversion functions: convert a page and protection to a page entry,
  387. * and a page entry and page directory to the page they refer to.
  388. */
  389. #define mk_pte(page,prot) pfn_pte(page_to_pfn(page),prot)
  390. #if CONFIG_PGTABLE_LEVELS > 2
  391. #define pmd_ERROR(pmd) __pmd_error(__FILE__, __LINE__, pmd_val(pmd))
  392. #define pud_none(pud) (!pud_val(pud))
  393. #define pud_bad(pud) (!(pud_val(pud) & PUD_TABLE_BIT))
  394. #define pud_present(pud) pte_present(pud_pte(pud))
  395. static inline void set_pud(pud_t *pudp, pud_t pud)
  396. {
  397. WRITE_ONCE(*pudp, pud);
  398. dsb(ishst);
  399. isb();
  400. }
  401. static inline void pud_clear(pud_t *pudp)
  402. {
  403. set_pud(pudp, __pud(0));
  404. }
  405. static inline phys_addr_t pud_page_paddr(pud_t pud)
  406. {
  407. return __pud_to_phys(pud);
  408. }
  409. /* Find an entry in the second-level page table. */
  410. #define pmd_index(addr) (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1))
  411. #define pmd_offset_phys(dir, addr) (pud_page_paddr(READ_ONCE(*(dir))) + pmd_index(addr) * sizeof(pmd_t))
  412. #define pmd_offset(dir, addr) ((pmd_t *)__va(pmd_offset_phys((dir), (addr))))
  413. #define pmd_set_fixmap(addr) ((pmd_t *)set_fixmap_offset(FIX_PMD, addr))
  414. #define pmd_set_fixmap_offset(pud, addr) pmd_set_fixmap(pmd_offset_phys(pud, addr))
  415. #define pmd_clear_fixmap() clear_fixmap(FIX_PMD)
  416. #define pud_page(pud) pfn_to_page(__phys_to_pfn(__pud_to_phys(pud)))
  417. /* use ONLY for statically allocated translation tables */
  418. #define pmd_offset_kimg(dir,addr) ((pmd_t *)__phys_to_kimg(pmd_offset_phys((dir), (addr))))
  419. #else
  420. #define pud_page_paddr(pud) ({ BUILD_BUG(); 0; })
  421. /* Match pmd_offset folding in <asm/generic/pgtable-nopmd.h> */
  422. #define pmd_set_fixmap(addr) NULL
  423. #define pmd_set_fixmap_offset(pudp, addr) ((pmd_t *)pudp)
  424. #define pmd_clear_fixmap()
  425. #define pmd_offset_kimg(dir,addr) ((pmd_t *)dir)
  426. #endif /* CONFIG_PGTABLE_LEVELS > 2 */
  427. #if CONFIG_PGTABLE_LEVELS > 3
  428. #define pud_ERROR(pud) __pud_error(__FILE__, __LINE__, pud_val(pud))
  429. #define pgd_none(pgd) (!pgd_val(pgd))
  430. #define pgd_bad(pgd) (!(pgd_val(pgd) & 2))
  431. #define pgd_present(pgd) (pgd_val(pgd))
  432. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  433. {
  434. WRITE_ONCE(*pgdp, pgd);
  435. dsb(ishst);
  436. }
  437. static inline void pgd_clear(pgd_t *pgdp)
  438. {
  439. set_pgd(pgdp, __pgd(0));
  440. }
  441. static inline phys_addr_t pgd_page_paddr(pgd_t pgd)
  442. {
  443. return __pgd_to_phys(pgd);
  444. }
  445. /* Find an entry in the frst-level page table. */
  446. #define pud_index(addr) (((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
  447. #define pud_offset_phys(dir, addr) (pgd_page_paddr(READ_ONCE(*(dir))) + pud_index(addr) * sizeof(pud_t))
  448. #define pud_offset(dir, addr) ((pud_t *)__va(pud_offset_phys((dir), (addr))))
  449. #define pud_set_fixmap(addr) ((pud_t *)set_fixmap_offset(FIX_PUD, addr))
  450. #define pud_set_fixmap_offset(pgd, addr) pud_set_fixmap(pud_offset_phys(pgd, addr))
  451. #define pud_clear_fixmap() clear_fixmap(FIX_PUD)
  452. #define pgd_page(pgd) pfn_to_page(__phys_to_pfn(__pgd_to_phys(pgd)))
  453. /* use ONLY for statically allocated translation tables */
  454. #define pud_offset_kimg(dir,addr) ((pud_t *)__phys_to_kimg(pud_offset_phys((dir), (addr))))
  455. #else
  456. #define pgd_page_paddr(pgd) ({ BUILD_BUG(); 0;})
  457. /* Match pud_offset folding in <asm/generic/pgtable-nopud.h> */
  458. #define pud_set_fixmap(addr) NULL
  459. #define pud_set_fixmap_offset(pgdp, addr) ((pud_t *)pgdp)
  460. #define pud_clear_fixmap()
  461. #define pud_offset_kimg(dir,addr) ((pud_t *)dir)
  462. #endif /* CONFIG_PGTABLE_LEVELS > 3 */
  463. #define pgd_ERROR(pgd) __pgd_error(__FILE__, __LINE__, pgd_val(pgd))
  464. /* to find an entry in a page-table-directory */
  465. #define pgd_index(addr) (((addr) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  466. #define pgd_offset_raw(pgd, addr) ((pgd) + pgd_index(addr))
  467. #define pgd_offset(mm, addr) (pgd_offset_raw((mm)->pgd, (addr)))
  468. /* to find an entry in a kernel page-table-directory */
  469. #define pgd_offset_k(addr) pgd_offset(&init_mm, addr)
  470. #define pgd_set_fixmap(addr) ((pgd_t *)set_fixmap_offset(FIX_PGD, addr))
  471. #define pgd_clear_fixmap() clear_fixmap(FIX_PGD)
  472. static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
  473. {
  474. const pteval_t mask = PTE_USER | PTE_PXN | PTE_UXN | PTE_RDONLY |
  475. PTE_PROT_NONE | PTE_VALID | PTE_WRITE;
  476. /* preserve the hardware dirty information */
  477. if (pte_hw_dirty(pte))
  478. pte = pte_mkdirty(pte);
  479. pte_val(pte) = (pte_val(pte) & ~mask) | (pgprot_val(newprot) & mask);
  480. return pte;
  481. }
  482. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  483. {
  484. return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
  485. }
  486. #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
  487. extern int ptep_set_access_flags(struct vm_area_struct *vma,
  488. unsigned long address, pte_t *ptep,
  489. pte_t entry, int dirty);
  490. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  491. #define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
  492. static inline int pmdp_set_access_flags(struct vm_area_struct *vma,
  493. unsigned long address, pmd_t *pmdp,
  494. pmd_t entry, int dirty)
  495. {
  496. return ptep_set_access_flags(vma, address, (pte_t *)pmdp, pmd_pte(entry), dirty);
  497. }
  498. #endif
  499. /*
  500. * Atomic pte/pmd modifications.
  501. */
  502. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  503. static inline int __ptep_test_and_clear_young(pte_t *ptep)
  504. {
  505. pte_t old_pte, pte;
  506. pte = READ_ONCE(*ptep);
  507. do {
  508. old_pte = pte;
  509. pte = pte_mkold(pte);
  510. pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep),
  511. pte_val(old_pte), pte_val(pte));
  512. } while (pte_val(pte) != pte_val(old_pte));
  513. return pte_young(pte);
  514. }
  515. static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
  516. unsigned long address,
  517. pte_t *ptep)
  518. {
  519. return __ptep_test_and_clear_young(ptep);
  520. }
  521. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  522. #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
  523. static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
  524. unsigned long address,
  525. pmd_t *pmdp)
  526. {
  527. return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
  528. }
  529. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  530. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  531. static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
  532. unsigned long address, pte_t *ptep)
  533. {
  534. return __pte(xchg_relaxed(&pte_val(*ptep), 0));
  535. }
  536. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  537. #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
  538. static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
  539. unsigned long address, pmd_t *pmdp)
  540. {
  541. return pte_pmd(ptep_get_and_clear(mm, address, (pte_t *)pmdp));
  542. }
  543. #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
  544. /*
  545. * ptep_set_wrprotect - mark read-only while trasferring potential hardware
  546. * dirty status (PTE_DBM && !PTE_RDONLY) to the software PTE_DIRTY bit.
  547. */
  548. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  549. static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long address, pte_t *ptep)
  550. {
  551. pte_t old_pte, pte;
  552. pte = READ_ONCE(*ptep);
  553. do {
  554. old_pte = pte;
  555. /*
  556. * If hardware-dirty (PTE_WRITE/DBM bit set and PTE_RDONLY
  557. * clear), set the PTE_DIRTY bit.
  558. */
  559. if (pte_hw_dirty(pte))
  560. pte = pte_mkdirty(pte);
  561. pte = pte_wrprotect(pte);
  562. pte_val(pte) = cmpxchg_relaxed(&pte_val(*ptep),
  563. pte_val(old_pte), pte_val(pte));
  564. } while (pte_val(pte) != pte_val(old_pte));
  565. }
  566. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  567. #define __HAVE_ARCH_PMDP_SET_WRPROTECT
  568. static inline void pmdp_set_wrprotect(struct mm_struct *mm,
  569. unsigned long address, pmd_t *pmdp)
  570. {
  571. ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
  572. }
  573. #define pmdp_establish pmdp_establish
  574. static inline pmd_t pmdp_establish(struct vm_area_struct *vma,
  575. unsigned long address, pmd_t *pmdp, pmd_t pmd)
  576. {
  577. return __pmd(xchg_relaxed(&pmd_val(*pmdp), pmd_val(pmd)));
  578. }
  579. #endif
  580. extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
  581. extern pgd_t swapper_pg_end[];
  582. extern pgd_t idmap_pg_dir[PTRS_PER_PGD];
  583. extern pgd_t tramp_pg_dir[PTRS_PER_PGD];
  584. /*
  585. * Encode and decode a swap entry:
  586. * bits 0-1: present (must be zero)
  587. * bits 2-7: swap type
  588. * bits 8-57: swap offset
  589. * bit 58: PTE_PROT_NONE (must be zero)
  590. */
  591. #define __SWP_TYPE_SHIFT 2
  592. #define __SWP_TYPE_BITS 6
  593. #define __SWP_OFFSET_BITS 50
  594. #define __SWP_TYPE_MASK ((1 << __SWP_TYPE_BITS) - 1)
  595. #define __SWP_OFFSET_SHIFT (__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
  596. #define __SWP_OFFSET_MASK ((1UL << __SWP_OFFSET_BITS) - 1)
  597. #define __swp_type(x) (((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
  598. #define __swp_offset(x) (((x).val >> __SWP_OFFSET_SHIFT) & __SWP_OFFSET_MASK)
  599. #define __swp_entry(type,offset) ((swp_entry_t) { ((type) << __SWP_TYPE_SHIFT) | ((offset) << __SWP_OFFSET_SHIFT) })
  600. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  601. #define __swp_entry_to_pte(swp) ((pte_t) { (swp).val })
  602. /*
  603. * Ensure that there are not more swap files than can be encoded in the kernel
  604. * PTEs.
  605. */
  606. #define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)
  607. extern int kern_addr_valid(unsigned long addr);
  608. #include <asm-generic/pgtable.h>
  609. void pgd_cache_init(void);
  610. #define pgtable_cache_init pgd_cache_init
  611. /*
  612. * On AArch64, the cache coherency is handled via the set_pte_at() function.
  613. */
  614. static inline void update_mmu_cache(struct vm_area_struct *vma,
  615. unsigned long addr, pte_t *ptep)
  616. {
  617. /*
  618. * We don't do anything here, so there's a very small chance of
  619. * us retaking a user fault which we just fixed up. The alternative
  620. * is doing a dsb(ishst), but that penalises the fastpath.
  621. */
  622. }
  623. #define update_mmu_cache_pmd(vma, address, pmd) do { } while (0)
  624. #define kc_vaddr_to_offset(v) ((v) & ~VA_START)
  625. #define kc_offset_to_vaddr(o) ((o) | VA_START)
  626. #ifdef CONFIG_ARM64_PA_BITS_52
  627. #define phys_to_ttbr(addr) (((addr) | ((addr) >> 46)) & TTBR_BADDR_MASK_52)
  628. #else
  629. #define phys_to_ttbr(addr) (addr)
  630. #endif
  631. #endif /* !__ASSEMBLY__ */
  632. #endif /* __ASM_PGTABLE_H */