omap_hwmod.c 116 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/clk-provider.h>
  134. #include <linux/delay.h>
  135. #include <linux/err.h>
  136. #include <linux/list.h>
  137. #include <linux/mutex.h>
  138. #include <linux/spinlock.h>
  139. #include <linux/slab.h>
  140. #include <linux/cpu.h>
  141. #include <linux/cpu_pm.h>
  142. #include <linux/of.h>
  143. #include <linux/of_address.h>
  144. #include <linux/suspend.h>
  145. #include <linux/bootmem.h>
  146. #include <linux/platform_data/ti-sysc.h>
  147. #include <dt-bindings/bus/ti-sysc.h>
  148. #include <asm/system_misc.h>
  149. #include "clock.h"
  150. #include "omap_hwmod.h"
  151. #include "soc.h"
  152. #include "common.h"
  153. #include "clockdomain.h"
  154. #include "powerdomain.h"
  155. #include "cm2xxx.h"
  156. #include "cm3xxx.h"
  157. #include "cm33xx.h"
  158. #include "prm.h"
  159. #include "prm3xxx.h"
  160. #include "prm44xx.h"
  161. #include "prm33xx.h"
  162. #include "prminst44xx.h"
  163. #include "pm.h"
  164. /* Name of the OMAP hwmod for the MPU */
  165. #define MPU_INITIATOR_NAME "mpu"
  166. /*
  167. * Number of struct omap_hwmod_link records per struct
  168. * omap_hwmod_ocp_if record (master->slave and slave->master)
  169. */
  170. #define LINKS_PER_OCP_IF 2
  171. /*
  172. * Address offset (in bytes) between the reset control and the reset
  173. * status registers: 4 bytes on OMAP4
  174. */
  175. #define OMAP4_RST_CTRL_ST_OFFSET 4
  176. /*
  177. * Maximum length for module clock handle names
  178. */
  179. #define MOD_CLK_MAX_NAME_LEN 32
  180. /**
  181. * struct clkctrl_provider - clkctrl provider mapping data
  182. * @num_addrs: number of base address ranges for the provider
  183. * @addr: base address(es) for the provider
  184. * @size: size(s) of the provider address space(s)
  185. * @node: device node associated with the provider
  186. * @link: list link
  187. */
  188. struct clkctrl_provider {
  189. int num_addrs;
  190. u32 *addr;
  191. u32 *size;
  192. struct device_node *node;
  193. struct list_head link;
  194. };
  195. static LIST_HEAD(clkctrl_providers);
  196. /**
  197. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  198. * @enable_module: function to enable a module (via MODULEMODE)
  199. * @disable_module: function to disable a module (via MODULEMODE)
  200. *
  201. * XXX Eventually this functionality will be hidden inside the PRM/CM
  202. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  203. * conditionals in this code.
  204. */
  205. struct omap_hwmod_soc_ops {
  206. void (*enable_module)(struct omap_hwmod *oh);
  207. int (*disable_module)(struct omap_hwmod *oh);
  208. int (*wait_target_ready)(struct omap_hwmod *oh);
  209. int (*assert_hardreset)(struct omap_hwmod *oh,
  210. struct omap_hwmod_rst_info *ohri);
  211. int (*deassert_hardreset)(struct omap_hwmod *oh,
  212. struct omap_hwmod_rst_info *ohri);
  213. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  214. struct omap_hwmod_rst_info *ohri);
  215. int (*init_clkdm)(struct omap_hwmod *oh);
  216. void (*update_context_lost)(struct omap_hwmod *oh);
  217. int (*get_context_lost)(struct omap_hwmod *oh);
  218. int (*disable_direct_prcm)(struct omap_hwmod *oh);
  219. u32 (*xlate_clkctrl)(struct omap_hwmod *oh);
  220. };
  221. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  222. static struct omap_hwmod_soc_ops soc_ops;
  223. /* omap_hwmod_list contains all registered struct omap_hwmods */
  224. static LIST_HEAD(omap_hwmod_list);
  225. /* oh_reidle_list contains all omap_hwmods with HWMOD_NEEDS_REIDLE set */
  226. static LIST_HEAD(oh_reidle_list);
  227. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  228. static struct omap_hwmod *mpu_oh;
  229. /* inited: set to true once the hwmod code is initialized */
  230. static bool inited;
  231. /* Private functions */
  232. /**
  233. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  234. * @oh: struct omap_hwmod *
  235. *
  236. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  237. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  238. * OCP_SYSCONFIG register or 0 upon success.
  239. */
  240. static int _update_sysc_cache(struct omap_hwmod *oh)
  241. {
  242. if (!oh->class->sysc) {
  243. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  244. return -EINVAL;
  245. }
  246. /* XXX ensure module interface clock is up */
  247. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  248. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  249. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  250. return 0;
  251. }
  252. /**
  253. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  254. * @v: OCP_SYSCONFIG value to write
  255. * @oh: struct omap_hwmod *
  256. *
  257. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  258. * one. No return value.
  259. */
  260. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  261. {
  262. if (!oh->class->sysc) {
  263. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  264. return;
  265. }
  266. /* XXX ensure module interface clock is up */
  267. /* Module might have lost context, always update cache and register */
  268. oh->_sysc_cache = v;
  269. /*
  270. * Some IP blocks (such as RTC) require unlocking of IP before
  271. * accessing its registers. If a function pointer is present
  272. * to unlock, then call it before accessing sysconfig and
  273. * call lock after writing sysconfig.
  274. */
  275. if (oh->class->unlock)
  276. oh->class->unlock(oh);
  277. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  278. if (oh->class->lock)
  279. oh->class->lock(oh);
  280. }
  281. /**
  282. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  283. * @oh: struct omap_hwmod *
  284. * @standbymode: MIDLEMODE field bits
  285. * @v: pointer to register contents to modify
  286. *
  287. * Update the master standby mode bits in @v to be @standbymode for
  288. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  289. * upon error or 0 upon success.
  290. */
  291. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  292. u32 *v)
  293. {
  294. u32 mstandby_mask;
  295. u8 mstandby_shift;
  296. if (!oh->class->sysc ||
  297. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  298. return -EINVAL;
  299. if (!oh->class->sysc->sysc_fields) {
  300. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  301. return -EINVAL;
  302. }
  303. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  304. mstandby_mask = (0x3 << mstandby_shift);
  305. *v &= ~mstandby_mask;
  306. *v |= __ffs(standbymode) << mstandby_shift;
  307. return 0;
  308. }
  309. /**
  310. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  311. * @oh: struct omap_hwmod *
  312. * @idlemode: SIDLEMODE field bits
  313. * @v: pointer to register contents to modify
  314. *
  315. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  316. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  317. * or 0 upon success.
  318. */
  319. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  320. {
  321. u32 sidle_mask;
  322. u8 sidle_shift;
  323. if (!oh->class->sysc ||
  324. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  325. return -EINVAL;
  326. if (!oh->class->sysc->sysc_fields) {
  327. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  328. return -EINVAL;
  329. }
  330. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  331. sidle_mask = (0x3 << sidle_shift);
  332. *v &= ~sidle_mask;
  333. *v |= __ffs(idlemode) << sidle_shift;
  334. return 0;
  335. }
  336. /**
  337. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  338. * @oh: struct omap_hwmod *
  339. * @clockact: CLOCKACTIVITY field bits
  340. * @v: pointer to register contents to modify
  341. *
  342. * Update the clockactivity mode bits in @v to be @clockact for the
  343. * @oh hwmod. Used for additional powersaving on some modules. Does
  344. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  345. * success.
  346. */
  347. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  348. {
  349. u32 clkact_mask;
  350. u8 clkact_shift;
  351. if (!oh->class->sysc ||
  352. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  353. return -EINVAL;
  354. if (!oh->class->sysc->sysc_fields) {
  355. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  356. return -EINVAL;
  357. }
  358. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  359. clkact_mask = (0x3 << clkact_shift);
  360. *v &= ~clkact_mask;
  361. *v |= clockact << clkact_shift;
  362. return 0;
  363. }
  364. /**
  365. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  366. * @oh: struct omap_hwmod *
  367. * @v: pointer to register contents to modify
  368. *
  369. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  370. * error or 0 upon success.
  371. */
  372. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  373. {
  374. u32 softrst_mask;
  375. if (!oh->class->sysc ||
  376. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  377. return -EINVAL;
  378. if (!oh->class->sysc->sysc_fields) {
  379. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  380. return -EINVAL;
  381. }
  382. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  383. *v |= softrst_mask;
  384. return 0;
  385. }
  386. /**
  387. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  388. * @oh: struct omap_hwmod *
  389. * @v: pointer to register contents to modify
  390. *
  391. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  392. * error or 0 upon success.
  393. */
  394. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  395. {
  396. u32 softrst_mask;
  397. if (!oh->class->sysc ||
  398. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  399. return -EINVAL;
  400. if (!oh->class->sysc->sysc_fields) {
  401. WARN(1,
  402. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  403. oh->name);
  404. return -EINVAL;
  405. }
  406. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  407. *v &= ~softrst_mask;
  408. return 0;
  409. }
  410. /**
  411. * _wait_softreset_complete - wait for an OCP softreset to complete
  412. * @oh: struct omap_hwmod * to wait on
  413. *
  414. * Wait until the IP block represented by @oh reports that its OCP
  415. * softreset is complete. This can be triggered by software (see
  416. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  417. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  418. * microseconds. Returns the number of microseconds waited.
  419. */
  420. static int _wait_softreset_complete(struct omap_hwmod *oh)
  421. {
  422. struct omap_hwmod_class_sysconfig *sysc;
  423. u32 softrst_mask;
  424. int c = 0;
  425. sysc = oh->class->sysc;
  426. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS && sysc->syss_offs > 0)
  427. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  428. & SYSS_RESETDONE_MASK),
  429. MAX_MODULE_SOFTRESET_WAIT, c);
  430. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  431. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  432. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  433. & softrst_mask),
  434. MAX_MODULE_SOFTRESET_WAIT, c);
  435. }
  436. return c;
  437. }
  438. /**
  439. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  440. * @oh: struct omap_hwmod *
  441. *
  442. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  443. * of some modules. When the DMA must perform read/write accesses, the
  444. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  445. * for power management, software must set the DMADISABLE bit back to 1.
  446. *
  447. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  448. * error or 0 upon success.
  449. */
  450. static int _set_dmadisable(struct omap_hwmod *oh)
  451. {
  452. u32 v;
  453. u32 dmadisable_mask;
  454. if (!oh->class->sysc ||
  455. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  456. return -EINVAL;
  457. if (!oh->class->sysc->sysc_fields) {
  458. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  459. return -EINVAL;
  460. }
  461. /* clocks must be on for this operation */
  462. if (oh->_state != _HWMOD_STATE_ENABLED) {
  463. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  464. return -EINVAL;
  465. }
  466. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  467. v = oh->_sysc_cache;
  468. dmadisable_mask =
  469. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  470. v |= dmadisable_mask;
  471. _write_sysconfig(v, oh);
  472. return 0;
  473. }
  474. /**
  475. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  476. * @oh: struct omap_hwmod *
  477. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  478. * @v: pointer to register contents to modify
  479. *
  480. * Update the module autoidle bit in @v to be @autoidle for the @oh
  481. * hwmod. The autoidle bit controls whether the module can gate
  482. * internal clocks automatically when it isn't doing anything; the
  483. * exact function of this bit varies on a per-module basis. This
  484. * function does not write to the hardware. Returns -EINVAL upon
  485. * error or 0 upon success.
  486. */
  487. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  488. u32 *v)
  489. {
  490. u32 autoidle_mask;
  491. u8 autoidle_shift;
  492. if (!oh->class->sysc ||
  493. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  494. return -EINVAL;
  495. if (!oh->class->sysc->sysc_fields) {
  496. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  497. return -EINVAL;
  498. }
  499. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  500. autoidle_mask = (0x1 << autoidle_shift);
  501. *v &= ~autoidle_mask;
  502. *v |= autoidle << autoidle_shift;
  503. return 0;
  504. }
  505. /**
  506. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  507. * @oh: struct omap_hwmod *
  508. *
  509. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  510. * upon error or 0 upon success.
  511. */
  512. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  513. {
  514. if (!oh->class->sysc ||
  515. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  516. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  517. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  518. return -EINVAL;
  519. if (!oh->class->sysc->sysc_fields) {
  520. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  521. return -EINVAL;
  522. }
  523. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  524. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  525. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  526. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  527. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  528. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  529. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  530. return 0;
  531. }
  532. /**
  533. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  534. * @oh: struct omap_hwmod *
  535. *
  536. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  537. * upon error or 0 upon success.
  538. */
  539. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  540. {
  541. if (!oh->class->sysc ||
  542. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  543. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  544. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  545. return -EINVAL;
  546. if (!oh->class->sysc->sysc_fields) {
  547. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  548. return -EINVAL;
  549. }
  550. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  551. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  552. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  553. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  554. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  555. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  556. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  557. return 0;
  558. }
  559. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  560. {
  561. struct clk_hw_omap *clk;
  562. if (oh->clkdm) {
  563. return oh->clkdm;
  564. } else if (oh->_clk) {
  565. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  566. return NULL;
  567. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  568. return clk->clkdm;
  569. }
  570. return NULL;
  571. }
  572. /**
  573. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  574. * @oh: struct omap_hwmod *
  575. *
  576. * Prevent the hardware module @oh from entering idle while the
  577. * hardare module initiator @init_oh is active. Useful when a module
  578. * will be accessed by a particular initiator (e.g., if a module will
  579. * be accessed by the IVA, there should be a sleepdep between the IVA
  580. * initiator and the module). Only applies to modules in smart-idle
  581. * mode. If the clockdomain is marked as not needing autodeps, return
  582. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  583. * passes along clkdm_add_sleepdep() value upon success.
  584. */
  585. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  586. {
  587. struct clockdomain *clkdm, *init_clkdm;
  588. clkdm = _get_clkdm(oh);
  589. init_clkdm = _get_clkdm(init_oh);
  590. if (!clkdm || !init_clkdm)
  591. return -EINVAL;
  592. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  593. return 0;
  594. return clkdm_add_sleepdep(clkdm, init_clkdm);
  595. }
  596. /**
  597. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  598. * @oh: struct omap_hwmod *
  599. *
  600. * Allow the hardware module @oh to enter idle while the hardare
  601. * module initiator @init_oh is active. Useful when a module will not
  602. * be accessed by a particular initiator (e.g., if a module will not
  603. * be accessed by the IVA, there should be no sleepdep between the IVA
  604. * initiator and the module). Only applies to modules in smart-idle
  605. * mode. If the clockdomain is marked as not needing autodeps, return
  606. * 0 without doing anything. Returns -EINVAL upon error or passes
  607. * along clkdm_del_sleepdep() value upon success.
  608. */
  609. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  610. {
  611. struct clockdomain *clkdm, *init_clkdm;
  612. clkdm = _get_clkdm(oh);
  613. init_clkdm = _get_clkdm(init_oh);
  614. if (!clkdm || !init_clkdm)
  615. return -EINVAL;
  616. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  617. return 0;
  618. return clkdm_del_sleepdep(clkdm, init_clkdm);
  619. }
  620. static const struct of_device_id ti_clkctrl_match_table[] __initconst = {
  621. { .compatible = "ti,clkctrl" },
  622. { }
  623. };
  624. static int __init _setup_clkctrl_provider(struct device_node *np)
  625. {
  626. const __be32 *addrp;
  627. struct clkctrl_provider *provider;
  628. u64 size;
  629. int i;
  630. provider = memblock_virt_alloc(sizeof(*provider), 0);
  631. if (!provider)
  632. return -ENOMEM;
  633. provider->node = np;
  634. provider->num_addrs =
  635. of_property_count_elems_of_size(np, "reg", sizeof(u32)) / 2;
  636. provider->addr =
  637. memblock_virt_alloc(sizeof(void *) * provider->num_addrs, 0);
  638. if (!provider->addr)
  639. return -ENOMEM;
  640. provider->size =
  641. memblock_virt_alloc(sizeof(u32) * provider->num_addrs, 0);
  642. if (!provider->size)
  643. return -ENOMEM;
  644. for (i = 0; i < provider->num_addrs; i++) {
  645. addrp = of_get_address(np, i, &size, NULL);
  646. provider->addr[i] = (u32)of_translate_address(np, addrp);
  647. provider->size[i] = size;
  648. pr_debug("%s: %pOF: %x...%x\n", __func__, np, provider->addr[i],
  649. provider->addr[i] + provider->size[i]);
  650. }
  651. list_add(&provider->link, &clkctrl_providers);
  652. return 0;
  653. }
  654. static int __init _init_clkctrl_providers(void)
  655. {
  656. struct device_node *np;
  657. int ret = 0;
  658. for_each_matching_node(np, ti_clkctrl_match_table) {
  659. ret = _setup_clkctrl_provider(np);
  660. if (ret)
  661. break;
  662. }
  663. return ret;
  664. }
  665. static u32 _omap4_xlate_clkctrl(struct omap_hwmod *oh)
  666. {
  667. if (!oh->prcm.omap4.modulemode)
  668. return 0;
  669. return omap_cm_xlate_clkctrl(oh->clkdm->prcm_partition,
  670. oh->clkdm->cm_inst,
  671. oh->prcm.omap4.clkctrl_offs);
  672. }
  673. static struct clk *_lookup_clkctrl_clk(struct omap_hwmod *oh)
  674. {
  675. struct clkctrl_provider *provider;
  676. struct clk *clk;
  677. u32 addr;
  678. if (!soc_ops.xlate_clkctrl)
  679. return NULL;
  680. addr = soc_ops.xlate_clkctrl(oh);
  681. if (!addr)
  682. return NULL;
  683. pr_debug("%s: %s: addr=%x\n", __func__, oh->name, addr);
  684. list_for_each_entry(provider, &clkctrl_providers, link) {
  685. int i;
  686. for (i = 0; i < provider->num_addrs; i++) {
  687. if (provider->addr[i] <= addr &&
  688. provider->addr[i] + provider->size[i] > addr) {
  689. struct of_phandle_args clkspec;
  690. clkspec.np = provider->node;
  691. clkspec.args_count = 2;
  692. clkspec.args[0] = addr - provider->addr[0];
  693. clkspec.args[1] = 0;
  694. clk = of_clk_get_from_provider(&clkspec);
  695. pr_debug("%s: %s got %p (offset=%x, provider=%pOF)\n",
  696. __func__, oh->name, clk,
  697. clkspec.args[0], provider->node);
  698. return clk;
  699. }
  700. }
  701. }
  702. return NULL;
  703. }
  704. /**
  705. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  706. * @oh: struct omap_hwmod *
  707. *
  708. * Called from _init_clocks(). Populates the @oh _clk (main
  709. * functional clock pointer) if a clock matching the hwmod name is found,
  710. * or a main_clk is present. Returns 0 on success or -EINVAL on error.
  711. */
  712. static int _init_main_clk(struct omap_hwmod *oh)
  713. {
  714. int ret = 0;
  715. struct clk *clk = NULL;
  716. clk = _lookup_clkctrl_clk(oh);
  717. if (!IS_ERR_OR_NULL(clk)) {
  718. pr_debug("%s: mapped main_clk %s for %s\n", __func__,
  719. __clk_get_name(clk), oh->name);
  720. oh->main_clk = __clk_get_name(clk);
  721. oh->_clk = clk;
  722. soc_ops.disable_direct_prcm(oh);
  723. } else {
  724. if (!oh->main_clk)
  725. return 0;
  726. oh->_clk = clk_get(NULL, oh->main_clk);
  727. }
  728. if (IS_ERR(oh->_clk)) {
  729. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  730. oh->name, oh->main_clk);
  731. return -EINVAL;
  732. }
  733. /*
  734. * HACK: This needs a re-visit once clk_prepare() is implemented
  735. * to do something meaningful. Today its just a no-op.
  736. * If clk_prepare() is used at some point to do things like
  737. * voltage scaling etc, then this would have to be moved to
  738. * some point where subsystems like i2c and pmic become
  739. * available.
  740. */
  741. clk_prepare(oh->_clk);
  742. if (!_get_clkdm(oh))
  743. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  744. oh->name, oh->main_clk);
  745. return ret;
  746. }
  747. /**
  748. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  749. * @oh: struct omap_hwmod *
  750. *
  751. * Called from _init_clocks(). Populates the @oh OCP slave interface
  752. * clock pointers. Returns 0 on success or -EINVAL on error.
  753. */
  754. static int _init_interface_clks(struct omap_hwmod *oh)
  755. {
  756. struct omap_hwmod_ocp_if *os;
  757. struct clk *c;
  758. int ret = 0;
  759. list_for_each_entry(os, &oh->slave_ports, node) {
  760. if (!os->clk)
  761. continue;
  762. c = clk_get(NULL, os->clk);
  763. if (IS_ERR(c)) {
  764. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  765. oh->name, os->clk);
  766. ret = -EINVAL;
  767. continue;
  768. }
  769. os->_clk = c;
  770. /*
  771. * HACK: This needs a re-visit once clk_prepare() is implemented
  772. * to do something meaningful. Today its just a no-op.
  773. * If clk_prepare() is used at some point to do things like
  774. * voltage scaling etc, then this would have to be moved to
  775. * some point where subsystems like i2c and pmic become
  776. * available.
  777. */
  778. clk_prepare(os->_clk);
  779. }
  780. return ret;
  781. }
  782. /**
  783. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  784. * @oh: struct omap_hwmod *
  785. *
  786. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  787. * clock pointers. Returns 0 on success or -EINVAL on error.
  788. */
  789. static int _init_opt_clks(struct omap_hwmod *oh)
  790. {
  791. struct omap_hwmod_opt_clk *oc;
  792. struct clk *c;
  793. int i;
  794. int ret = 0;
  795. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  796. c = clk_get(NULL, oc->clk);
  797. if (IS_ERR(c)) {
  798. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  799. oh->name, oc->clk);
  800. ret = -EINVAL;
  801. continue;
  802. }
  803. oc->_clk = c;
  804. /*
  805. * HACK: This needs a re-visit once clk_prepare() is implemented
  806. * to do something meaningful. Today its just a no-op.
  807. * If clk_prepare() is used at some point to do things like
  808. * voltage scaling etc, then this would have to be moved to
  809. * some point where subsystems like i2c and pmic become
  810. * available.
  811. */
  812. clk_prepare(oc->_clk);
  813. }
  814. return ret;
  815. }
  816. static void _enable_optional_clocks(struct omap_hwmod *oh)
  817. {
  818. struct omap_hwmod_opt_clk *oc;
  819. int i;
  820. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  821. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  822. if (oc->_clk) {
  823. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  824. __clk_get_name(oc->_clk));
  825. clk_enable(oc->_clk);
  826. }
  827. }
  828. static void _disable_optional_clocks(struct omap_hwmod *oh)
  829. {
  830. struct omap_hwmod_opt_clk *oc;
  831. int i;
  832. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  833. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  834. if (oc->_clk) {
  835. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  836. __clk_get_name(oc->_clk));
  837. clk_disable(oc->_clk);
  838. }
  839. }
  840. /**
  841. * _enable_clocks - enable hwmod main clock and interface clocks
  842. * @oh: struct omap_hwmod *
  843. *
  844. * Enables all clocks necessary for register reads and writes to succeed
  845. * on the hwmod @oh. Returns 0.
  846. */
  847. static int _enable_clocks(struct omap_hwmod *oh)
  848. {
  849. struct omap_hwmod_ocp_if *os;
  850. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  851. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  852. _enable_optional_clocks(oh);
  853. if (oh->_clk)
  854. clk_enable(oh->_clk);
  855. list_for_each_entry(os, &oh->slave_ports, node) {
  856. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  857. clk_enable(os->_clk);
  858. }
  859. /* The opt clocks are controlled by the device driver. */
  860. return 0;
  861. }
  862. /**
  863. * _omap4_clkctrl_managed_by_clkfwk - true if clkctrl managed by clock framework
  864. * @oh: struct omap_hwmod *
  865. */
  866. static bool _omap4_clkctrl_managed_by_clkfwk(struct omap_hwmod *oh)
  867. {
  868. if (oh->prcm.omap4.flags & HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK)
  869. return true;
  870. return false;
  871. }
  872. /**
  873. * _omap4_has_clkctrl_clock - returns true if a module has clkctrl clock
  874. * @oh: struct omap_hwmod *
  875. */
  876. static bool _omap4_has_clkctrl_clock(struct omap_hwmod *oh)
  877. {
  878. if (oh->prcm.omap4.clkctrl_offs)
  879. return true;
  880. if (!oh->prcm.omap4.clkctrl_offs &&
  881. oh->prcm.omap4.flags & HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET)
  882. return true;
  883. return false;
  884. }
  885. /**
  886. * _disable_clocks - disable hwmod main clock and interface clocks
  887. * @oh: struct omap_hwmod *
  888. *
  889. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  890. */
  891. static int _disable_clocks(struct omap_hwmod *oh)
  892. {
  893. struct omap_hwmod_ocp_if *os;
  894. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  895. if (oh->_clk)
  896. clk_disable(oh->_clk);
  897. list_for_each_entry(os, &oh->slave_ports, node) {
  898. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  899. clk_disable(os->_clk);
  900. }
  901. if (oh->flags & HWMOD_OPT_CLKS_NEEDED)
  902. _disable_optional_clocks(oh);
  903. /* The opt clocks are controlled by the device driver. */
  904. return 0;
  905. }
  906. /**
  907. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  908. * @oh: struct omap_hwmod *
  909. *
  910. * Enables the PRCM module mode related to the hwmod @oh.
  911. * No return value.
  912. */
  913. static void _omap4_enable_module(struct omap_hwmod *oh)
  914. {
  915. if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
  916. _omap4_clkctrl_managed_by_clkfwk(oh))
  917. return;
  918. pr_debug("omap_hwmod: %s: %s: %d\n",
  919. oh->name, __func__, oh->prcm.omap4.modulemode);
  920. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  921. oh->clkdm->prcm_partition,
  922. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  923. }
  924. /**
  925. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  926. * @oh: struct omap_hwmod *
  927. *
  928. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  929. * does not have an IDLEST bit or if the module successfully enters
  930. * slave idle; otherwise, pass along the return value of the
  931. * appropriate *_cm*_wait_module_idle() function.
  932. */
  933. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  934. {
  935. if (!oh)
  936. return -EINVAL;
  937. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  938. return 0;
  939. if (oh->flags & HWMOD_NO_IDLEST)
  940. return 0;
  941. if (_omap4_clkctrl_managed_by_clkfwk(oh))
  942. return 0;
  943. if (!_omap4_has_clkctrl_clock(oh))
  944. return 0;
  945. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  946. oh->clkdm->cm_inst,
  947. oh->prcm.omap4.clkctrl_offs, 0);
  948. }
  949. /**
  950. * _save_mpu_port_index - find and save the index to @oh's MPU port
  951. * @oh: struct omap_hwmod *
  952. *
  953. * Determines the array index of the OCP slave port that the MPU uses
  954. * to address the device, and saves it into the struct omap_hwmod.
  955. * Intended to be called during hwmod registration only. No return
  956. * value.
  957. */
  958. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  959. {
  960. struct omap_hwmod_ocp_if *os = NULL;
  961. if (!oh)
  962. return;
  963. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  964. list_for_each_entry(os, &oh->slave_ports, node) {
  965. if (os->user & OCP_USER_MPU) {
  966. oh->_mpu_port = os;
  967. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  968. break;
  969. }
  970. }
  971. return;
  972. }
  973. /**
  974. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  975. * @oh: struct omap_hwmod *
  976. *
  977. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  978. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  979. * communicate with the IP block. This interface need not be directly
  980. * connected to the MPU (and almost certainly is not), but is directly
  981. * connected to the IP block represented by @oh. Returns a pointer
  982. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  983. * error or if there does not appear to be a path from the MPU to this
  984. * IP block.
  985. */
  986. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  987. {
  988. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  989. return NULL;
  990. return oh->_mpu_port;
  991. };
  992. /**
  993. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  994. * @oh: struct omap_hwmod *
  995. *
  996. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  997. * by @oh is set to indicate to the PRCM that the IP block is active.
  998. * Usually this means placing the module into smart-idle mode and
  999. * smart-standby, but if there is a bug in the automatic idle handling
  1000. * for the IP block, it may need to be placed into the force-idle or
  1001. * no-idle variants of these modes. No return value.
  1002. */
  1003. static void _enable_sysc(struct omap_hwmod *oh)
  1004. {
  1005. u8 idlemode, sf;
  1006. u32 v;
  1007. bool clkdm_act;
  1008. struct clockdomain *clkdm;
  1009. if (!oh->class->sysc)
  1010. return;
  1011. /*
  1012. * Wait until reset has completed, this is needed as the IP
  1013. * block is reset automatically by hardware in some cases
  1014. * (off-mode for example), and the drivers require the
  1015. * IP to be ready when they access it
  1016. */
  1017. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1018. _enable_optional_clocks(oh);
  1019. _wait_softreset_complete(oh);
  1020. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1021. _disable_optional_clocks(oh);
  1022. v = oh->_sysc_cache;
  1023. sf = oh->class->sysc->sysc_flags;
  1024. clkdm = _get_clkdm(oh);
  1025. if (sf & SYSC_HAS_SIDLEMODE) {
  1026. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1027. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1028. idlemode = HWMOD_IDLEMODE_NO;
  1029. } else {
  1030. if (sf & SYSC_HAS_ENAWAKEUP)
  1031. _enable_wakeup(oh, &v);
  1032. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1033. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1034. else
  1035. idlemode = HWMOD_IDLEMODE_SMART;
  1036. }
  1037. /*
  1038. * This is special handling for some IPs like
  1039. * 32k sync timer. Force them to idle!
  1040. */
  1041. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1042. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1043. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1044. idlemode = HWMOD_IDLEMODE_FORCE;
  1045. _set_slave_idlemode(oh, idlemode, &v);
  1046. }
  1047. if (sf & SYSC_HAS_MIDLEMODE) {
  1048. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1049. idlemode = HWMOD_IDLEMODE_FORCE;
  1050. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1051. idlemode = HWMOD_IDLEMODE_NO;
  1052. } else {
  1053. if (sf & SYSC_HAS_ENAWAKEUP)
  1054. _enable_wakeup(oh, &v);
  1055. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1056. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1057. else
  1058. idlemode = HWMOD_IDLEMODE_SMART;
  1059. }
  1060. _set_master_standbymode(oh, idlemode, &v);
  1061. }
  1062. /*
  1063. * XXX The clock framework should handle this, by
  1064. * calling into this code. But this must wait until the
  1065. * clock structures are tagged with omap_hwmod entries
  1066. */
  1067. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1068. (sf & SYSC_HAS_CLOCKACTIVITY))
  1069. _set_clockactivity(oh, CLOCKACT_TEST_ICLK, &v);
  1070. _write_sysconfig(v, oh);
  1071. /*
  1072. * Set the autoidle bit only after setting the smartidle bit
  1073. * Setting this will not have any impact on the other modules.
  1074. */
  1075. if (sf & SYSC_HAS_AUTOIDLE) {
  1076. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1077. 0 : 1;
  1078. _set_module_autoidle(oh, idlemode, &v);
  1079. _write_sysconfig(v, oh);
  1080. }
  1081. }
  1082. /**
  1083. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1084. * @oh: struct omap_hwmod *
  1085. *
  1086. * If module is marked as SWSUP_SIDLE, force the module into slave
  1087. * idle; otherwise, configure it for smart-idle. If module is marked
  1088. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1089. * configure it for smart-standby. No return value.
  1090. */
  1091. static void _idle_sysc(struct omap_hwmod *oh)
  1092. {
  1093. u8 idlemode, sf;
  1094. u32 v;
  1095. if (!oh->class->sysc)
  1096. return;
  1097. v = oh->_sysc_cache;
  1098. sf = oh->class->sysc->sysc_flags;
  1099. if (sf & SYSC_HAS_SIDLEMODE) {
  1100. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1101. idlemode = HWMOD_IDLEMODE_FORCE;
  1102. } else {
  1103. if (sf & SYSC_HAS_ENAWAKEUP)
  1104. _enable_wakeup(oh, &v);
  1105. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1106. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1107. else
  1108. idlemode = HWMOD_IDLEMODE_SMART;
  1109. }
  1110. _set_slave_idlemode(oh, idlemode, &v);
  1111. }
  1112. if (sf & SYSC_HAS_MIDLEMODE) {
  1113. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1114. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1115. idlemode = HWMOD_IDLEMODE_FORCE;
  1116. } else {
  1117. if (sf & SYSC_HAS_ENAWAKEUP)
  1118. _enable_wakeup(oh, &v);
  1119. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1120. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1121. else
  1122. idlemode = HWMOD_IDLEMODE_SMART;
  1123. }
  1124. _set_master_standbymode(oh, idlemode, &v);
  1125. }
  1126. /* If the cached value is the same as the new value, skip the write */
  1127. if (oh->_sysc_cache != v)
  1128. _write_sysconfig(v, oh);
  1129. }
  1130. /**
  1131. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1132. * @oh: struct omap_hwmod *
  1133. *
  1134. * Force the module into slave idle and master suspend. No return
  1135. * value.
  1136. */
  1137. static void _shutdown_sysc(struct omap_hwmod *oh)
  1138. {
  1139. u32 v;
  1140. u8 sf;
  1141. if (!oh->class->sysc)
  1142. return;
  1143. v = oh->_sysc_cache;
  1144. sf = oh->class->sysc->sysc_flags;
  1145. if (sf & SYSC_HAS_SIDLEMODE)
  1146. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1147. if (sf & SYSC_HAS_MIDLEMODE)
  1148. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1149. if (sf & SYSC_HAS_AUTOIDLE)
  1150. _set_module_autoidle(oh, 1, &v);
  1151. _write_sysconfig(v, oh);
  1152. }
  1153. /**
  1154. * _lookup - find an omap_hwmod by name
  1155. * @name: find an omap_hwmod by name
  1156. *
  1157. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1158. */
  1159. static struct omap_hwmod *_lookup(const char *name)
  1160. {
  1161. struct omap_hwmod *oh, *temp_oh;
  1162. oh = NULL;
  1163. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1164. if (!strcmp(name, temp_oh->name)) {
  1165. oh = temp_oh;
  1166. break;
  1167. }
  1168. }
  1169. return oh;
  1170. }
  1171. /**
  1172. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1173. * @oh: struct omap_hwmod *
  1174. *
  1175. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1176. * clockdomain pointer, and save it into the struct omap_hwmod.
  1177. * Return -EINVAL if the clkdm_name lookup failed.
  1178. */
  1179. static int _init_clkdm(struct omap_hwmod *oh)
  1180. {
  1181. if (!oh->clkdm_name) {
  1182. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1183. return 0;
  1184. }
  1185. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1186. if (!oh->clkdm) {
  1187. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1188. oh->name, oh->clkdm_name);
  1189. return 0;
  1190. }
  1191. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1192. oh->name, oh->clkdm_name);
  1193. return 0;
  1194. }
  1195. /**
  1196. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1197. * well the clockdomain.
  1198. * @oh: struct omap_hwmod *
  1199. * @np: device_node mapped to this hwmod
  1200. *
  1201. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1202. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1203. * success, or a negative error code on failure.
  1204. */
  1205. static int _init_clocks(struct omap_hwmod *oh, struct device_node *np)
  1206. {
  1207. int ret = 0;
  1208. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1209. return 0;
  1210. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1211. if (soc_ops.init_clkdm)
  1212. ret |= soc_ops.init_clkdm(oh);
  1213. ret |= _init_main_clk(oh);
  1214. ret |= _init_interface_clks(oh);
  1215. ret |= _init_opt_clks(oh);
  1216. if (!ret)
  1217. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1218. else
  1219. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1220. return ret;
  1221. }
  1222. /**
  1223. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1224. * @oh: struct omap_hwmod *
  1225. * @name: name of the reset line in the context of this hwmod
  1226. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1227. *
  1228. * Return the bit position of the reset line that match the
  1229. * input name. Return -ENOENT if not found.
  1230. */
  1231. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1232. struct omap_hwmod_rst_info *ohri)
  1233. {
  1234. int i;
  1235. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1236. const char *rst_line = oh->rst_lines[i].name;
  1237. if (!strcmp(rst_line, name)) {
  1238. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1239. ohri->st_shift = oh->rst_lines[i].st_shift;
  1240. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1241. oh->name, __func__, rst_line, ohri->rst_shift,
  1242. ohri->st_shift);
  1243. return 0;
  1244. }
  1245. }
  1246. return -ENOENT;
  1247. }
  1248. /**
  1249. * _assert_hardreset - assert the HW reset line of submodules
  1250. * contained in the hwmod module.
  1251. * @oh: struct omap_hwmod *
  1252. * @name: name of the reset line to lookup and assert
  1253. *
  1254. * Some IP like dsp, ipu or iva contain processor that require an HW
  1255. * reset line to be assert / deassert in order to enable fully the IP.
  1256. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1257. * asserting the hardreset line on the currently-booted SoC, or passes
  1258. * along the return value from _lookup_hardreset() or the SoC's
  1259. * assert_hardreset code.
  1260. */
  1261. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1262. {
  1263. struct omap_hwmod_rst_info ohri;
  1264. int ret = -EINVAL;
  1265. if (!oh)
  1266. return -EINVAL;
  1267. if (!soc_ops.assert_hardreset)
  1268. return -ENOSYS;
  1269. ret = _lookup_hardreset(oh, name, &ohri);
  1270. if (ret < 0)
  1271. return ret;
  1272. ret = soc_ops.assert_hardreset(oh, &ohri);
  1273. return ret;
  1274. }
  1275. /**
  1276. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1277. * in the hwmod module.
  1278. * @oh: struct omap_hwmod *
  1279. * @name: name of the reset line to look up and deassert
  1280. *
  1281. * Some IP like dsp, ipu or iva contain processor that require an HW
  1282. * reset line to be assert / deassert in order to enable fully the IP.
  1283. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1284. * deasserting the hardreset line on the currently-booted SoC, or passes
  1285. * along the return value from _lookup_hardreset() or the SoC's
  1286. * deassert_hardreset code.
  1287. */
  1288. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1289. {
  1290. struct omap_hwmod_rst_info ohri;
  1291. int ret = -EINVAL;
  1292. if (!oh)
  1293. return -EINVAL;
  1294. if (!soc_ops.deassert_hardreset)
  1295. return -ENOSYS;
  1296. ret = _lookup_hardreset(oh, name, &ohri);
  1297. if (ret < 0)
  1298. return ret;
  1299. if (oh->clkdm) {
  1300. /*
  1301. * A clockdomain must be in SW_SUP otherwise reset
  1302. * might not be completed. The clockdomain can be set
  1303. * in HW_AUTO only when the module become ready.
  1304. */
  1305. clkdm_deny_idle(oh->clkdm);
  1306. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1307. if (ret) {
  1308. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1309. oh->name, oh->clkdm->name, ret);
  1310. return ret;
  1311. }
  1312. }
  1313. _enable_clocks(oh);
  1314. if (soc_ops.enable_module)
  1315. soc_ops.enable_module(oh);
  1316. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1317. if (soc_ops.disable_module)
  1318. soc_ops.disable_module(oh);
  1319. _disable_clocks(oh);
  1320. if (ret == -EBUSY)
  1321. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1322. if (oh->clkdm) {
  1323. /*
  1324. * Set the clockdomain to HW_AUTO, assuming that the
  1325. * previous state was HW_AUTO.
  1326. */
  1327. clkdm_allow_idle(oh->clkdm);
  1328. clkdm_hwmod_disable(oh->clkdm, oh);
  1329. }
  1330. return ret;
  1331. }
  1332. /**
  1333. * _read_hardreset - read the HW reset line state of submodules
  1334. * contained in the hwmod module
  1335. * @oh: struct omap_hwmod *
  1336. * @name: name of the reset line to look up and read
  1337. *
  1338. * Return the state of the reset line. Returns -EINVAL if @oh is
  1339. * null, -ENOSYS if we have no way of reading the hardreset line
  1340. * status on the currently-booted SoC, or passes along the return
  1341. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1342. * code.
  1343. */
  1344. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1345. {
  1346. struct omap_hwmod_rst_info ohri;
  1347. int ret = -EINVAL;
  1348. if (!oh)
  1349. return -EINVAL;
  1350. if (!soc_ops.is_hardreset_asserted)
  1351. return -ENOSYS;
  1352. ret = _lookup_hardreset(oh, name, &ohri);
  1353. if (ret < 0)
  1354. return ret;
  1355. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1356. }
  1357. /**
  1358. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1359. * @oh: struct omap_hwmod *
  1360. *
  1361. * If all hardreset lines associated with @oh are asserted, then return true.
  1362. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1363. * associated with @oh are asserted, then return false.
  1364. * This function is used to avoid executing some parts of the IP block
  1365. * enable/disable sequence if its hardreset line is set.
  1366. */
  1367. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1368. {
  1369. int i, rst_cnt = 0;
  1370. if (oh->rst_lines_cnt == 0)
  1371. return false;
  1372. for (i = 0; i < oh->rst_lines_cnt; i++)
  1373. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1374. rst_cnt++;
  1375. if (oh->rst_lines_cnt == rst_cnt)
  1376. return true;
  1377. return false;
  1378. }
  1379. /**
  1380. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1381. * hard-reset
  1382. * @oh: struct omap_hwmod *
  1383. *
  1384. * If any hardreset lines associated with @oh are asserted, then
  1385. * return true. Otherwise, if no hardreset lines associated with @oh
  1386. * are asserted, or if @oh has no hardreset lines, then return false.
  1387. * This function is used to avoid executing some parts of the IP block
  1388. * enable/disable sequence if any hardreset line is set.
  1389. */
  1390. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1391. {
  1392. int rst_cnt = 0;
  1393. int i;
  1394. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1395. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1396. rst_cnt++;
  1397. return (rst_cnt) ? true : false;
  1398. }
  1399. /**
  1400. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1401. * @oh: struct omap_hwmod *
  1402. *
  1403. * Disable the PRCM module mode related to the hwmod @oh.
  1404. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1405. */
  1406. static int _omap4_disable_module(struct omap_hwmod *oh)
  1407. {
  1408. int v;
  1409. if (!oh->clkdm || !oh->prcm.omap4.modulemode ||
  1410. _omap4_clkctrl_managed_by_clkfwk(oh))
  1411. return -EINVAL;
  1412. /*
  1413. * Since integration code might still be doing something, only
  1414. * disable if all lines are under hardreset.
  1415. */
  1416. if (_are_any_hardreset_lines_asserted(oh))
  1417. return 0;
  1418. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1419. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1420. oh->prcm.omap4.clkctrl_offs);
  1421. v = _omap4_wait_target_disable(oh);
  1422. if (v)
  1423. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1424. oh->name);
  1425. return 0;
  1426. }
  1427. /**
  1428. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1429. * @oh: struct omap_hwmod *
  1430. *
  1431. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1432. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1433. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1434. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1435. *
  1436. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1437. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1438. * use the SYSCONFIG softreset bit to provide the status.
  1439. *
  1440. * Note that some IP like McBSP do have reset control but don't have
  1441. * reset status.
  1442. */
  1443. static int _ocp_softreset(struct omap_hwmod *oh)
  1444. {
  1445. u32 v;
  1446. int c = 0;
  1447. int ret = 0;
  1448. if (!oh->class->sysc ||
  1449. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1450. return -ENOENT;
  1451. /* clocks must be on for this operation */
  1452. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1453. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1454. oh->name);
  1455. return -EINVAL;
  1456. }
  1457. /* For some modules, all optionnal clocks need to be enabled as well */
  1458. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1459. _enable_optional_clocks(oh);
  1460. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1461. v = oh->_sysc_cache;
  1462. ret = _set_softreset(oh, &v);
  1463. if (ret)
  1464. goto dis_opt_clks;
  1465. _write_sysconfig(v, oh);
  1466. if (oh->class->sysc->srst_udelay)
  1467. udelay(oh->class->sysc->srst_udelay);
  1468. c = _wait_softreset_complete(oh);
  1469. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1470. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1471. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1472. ret = -ETIMEDOUT;
  1473. goto dis_opt_clks;
  1474. } else {
  1475. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1476. }
  1477. ret = _clear_softreset(oh, &v);
  1478. if (ret)
  1479. goto dis_opt_clks;
  1480. _write_sysconfig(v, oh);
  1481. /*
  1482. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1483. * _wait_target_ready() or _reset()
  1484. */
  1485. dis_opt_clks:
  1486. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1487. _disable_optional_clocks(oh);
  1488. return ret;
  1489. }
  1490. /**
  1491. * _reset - reset an omap_hwmod
  1492. * @oh: struct omap_hwmod *
  1493. *
  1494. * Resets an omap_hwmod @oh. If the module has a custom reset
  1495. * function pointer defined, then call it to reset the IP block, and
  1496. * pass along its return value to the caller. Otherwise, if the IP
  1497. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1498. * associated with it, call a function to reset the IP block via that
  1499. * method, and pass along the return value to the caller. Finally, if
  1500. * the IP block has some hardreset lines associated with it, assert
  1501. * all of those, but do _not_ deassert them. (This is because driver
  1502. * authors have expressed an apparent requirement to control the
  1503. * deassertion of the hardreset lines themselves.)
  1504. *
  1505. * The default software reset mechanism for most OMAP IP blocks is
  1506. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1507. * hwmods cannot be reset via this method. Some are not targets and
  1508. * therefore have no OCP header registers to access. Others (like the
  1509. * IVA) have idiosyncratic reset sequences. So for these relatively
  1510. * rare cases, custom reset code can be supplied in the struct
  1511. * omap_hwmod_class .reset function pointer.
  1512. *
  1513. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1514. * does not prevent idling of the system. This is necessary for cases
  1515. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1516. * kernel without disabling dma.
  1517. *
  1518. * Passes along the return value from either _ocp_softreset() or the
  1519. * custom reset function - these must return -EINVAL if the hwmod
  1520. * cannot be reset this way or if the hwmod is in the wrong state,
  1521. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1522. */
  1523. static int _reset(struct omap_hwmod *oh)
  1524. {
  1525. int i, r;
  1526. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1527. if (oh->class->reset) {
  1528. r = oh->class->reset(oh);
  1529. } else {
  1530. if (oh->rst_lines_cnt > 0) {
  1531. for (i = 0; i < oh->rst_lines_cnt; i++)
  1532. _assert_hardreset(oh, oh->rst_lines[i].name);
  1533. return 0;
  1534. } else {
  1535. r = _ocp_softreset(oh);
  1536. if (r == -ENOENT)
  1537. r = 0;
  1538. }
  1539. }
  1540. _set_dmadisable(oh);
  1541. /*
  1542. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1543. * softreset. The _enable() function should be split to avoid
  1544. * the rewrite of the OCP_SYSCONFIG register.
  1545. */
  1546. if (oh->class->sysc) {
  1547. _update_sysc_cache(oh);
  1548. _enable_sysc(oh);
  1549. }
  1550. return r;
  1551. }
  1552. /**
  1553. * _omap4_update_context_lost - increment hwmod context loss counter if
  1554. * hwmod context was lost, and clear hardware context loss reg
  1555. * @oh: hwmod to check for context loss
  1556. *
  1557. * If the PRCM indicates that the hwmod @oh lost context, increment
  1558. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1559. * bits. No return value.
  1560. */
  1561. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1562. {
  1563. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1564. return;
  1565. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1566. oh->clkdm->pwrdm.ptr->prcm_offs,
  1567. oh->prcm.omap4.context_offs))
  1568. return;
  1569. oh->prcm.omap4.context_lost_counter++;
  1570. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1571. oh->clkdm->pwrdm.ptr->prcm_offs,
  1572. oh->prcm.omap4.context_offs);
  1573. }
  1574. /**
  1575. * _omap4_get_context_lost - get context loss counter for a hwmod
  1576. * @oh: hwmod to get context loss counter for
  1577. *
  1578. * Returns the in-memory context loss counter for a hwmod.
  1579. */
  1580. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1581. {
  1582. return oh->prcm.omap4.context_lost_counter;
  1583. }
  1584. /**
  1585. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1586. * @oh: struct omap_hwmod *
  1587. *
  1588. * Some IP blocks (such as AESS) require some additional programming
  1589. * after enable before they can enter idle. If a function pointer to
  1590. * do so is present in the hwmod data, then call it and pass along the
  1591. * return value; otherwise, return 0.
  1592. */
  1593. static int _enable_preprogram(struct omap_hwmod *oh)
  1594. {
  1595. if (!oh->class->enable_preprogram)
  1596. return 0;
  1597. return oh->class->enable_preprogram(oh);
  1598. }
  1599. /**
  1600. * _enable - enable an omap_hwmod
  1601. * @oh: struct omap_hwmod *
  1602. *
  1603. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1604. * register target. Returns -EINVAL if the hwmod is in the wrong
  1605. * state or passes along the return value of _wait_target_ready().
  1606. */
  1607. static int _enable(struct omap_hwmod *oh)
  1608. {
  1609. int r;
  1610. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1611. /*
  1612. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1613. * state at init.
  1614. */
  1615. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1616. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1617. return 0;
  1618. }
  1619. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1620. oh->_state != _HWMOD_STATE_IDLE &&
  1621. oh->_state != _HWMOD_STATE_DISABLED) {
  1622. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1623. oh->name);
  1624. return -EINVAL;
  1625. }
  1626. /*
  1627. * If an IP block contains HW reset lines and all of them are
  1628. * asserted, we let integration code associated with that
  1629. * block handle the enable. We've received very little
  1630. * information on what those driver authors need, and until
  1631. * detailed information is provided and the driver code is
  1632. * posted to the public lists, this is probably the best we
  1633. * can do.
  1634. */
  1635. if (_are_all_hardreset_lines_asserted(oh))
  1636. return 0;
  1637. _add_initiator_dep(oh, mpu_oh);
  1638. if (oh->clkdm) {
  1639. /*
  1640. * A clockdomain must be in SW_SUP before enabling
  1641. * completely the module. The clockdomain can be set
  1642. * in HW_AUTO only when the module become ready.
  1643. */
  1644. clkdm_deny_idle(oh->clkdm);
  1645. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1646. if (r) {
  1647. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1648. oh->name, oh->clkdm->name, r);
  1649. return r;
  1650. }
  1651. }
  1652. _enable_clocks(oh);
  1653. if (soc_ops.enable_module)
  1654. soc_ops.enable_module(oh);
  1655. if (oh->flags & HWMOD_BLOCK_WFI)
  1656. cpu_idle_poll_ctrl(true);
  1657. if (soc_ops.update_context_lost)
  1658. soc_ops.update_context_lost(oh);
  1659. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1660. -EINVAL;
  1661. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1662. clkdm_allow_idle(oh->clkdm);
  1663. if (!r) {
  1664. oh->_state = _HWMOD_STATE_ENABLED;
  1665. /* Access the sysconfig only if the target is ready */
  1666. if (oh->class->sysc) {
  1667. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1668. _update_sysc_cache(oh);
  1669. _enable_sysc(oh);
  1670. }
  1671. r = _enable_preprogram(oh);
  1672. } else {
  1673. if (soc_ops.disable_module)
  1674. soc_ops.disable_module(oh);
  1675. _disable_clocks(oh);
  1676. pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
  1677. oh->name, r);
  1678. if (oh->clkdm)
  1679. clkdm_hwmod_disable(oh->clkdm, oh);
  1680. }
  1681. return r;
  1682. }
  1683. /**
  1684. * _idle - idle an omap_hwmod
  1685. * @oh: struct omap_hwmod *
  1686. *
  1687. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1688. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1689. * state or returns 0.
  1690. */
  1691. static int _idle(struct omap_hwmod *oh)
  1692. {
  1693. if (oh->flags & HWMOD_NO_IDLE) {
  1694. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  1695. return 0;
  1696. }
  1697. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1698. if (_are_all_hardreset_lines_asserted(oh))
  1699. return 0;
  1700. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1701. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1702. oh->name);
  1703. return -EINVAL;
  1704. }
  1705. if (oh->class->sysc)
  1706. _idle_sysc(oh);
  1707. _del_initiator_dep(oh, mpu_oh);
  1708. /*
  1709. * If HWMOD_CLKDM_NOAUTO is set then we don't
  1710. * deny idle the clkdm again since idle was already denied
  1711. * in _enable()
  1712. */
  1713. if (oh->clkdm && !(oh->flags & HWMOD_CLKDM_NOAUTO))
  1714. clkdm_deny_idle(oh->clkdm);
  1715. if (oh->flags & HWMOD_BLOCK_WFI)
  1716. cpu_idle_poll_ctrl(false);
  1717. if (soc_ops.disable_module)
  1718. soc_ops.disable_module(oh);
  1719. /*
  1720. * The module must be in idle mode before disabling any parents
  1721. * clocks. Otherwise, the parent clock might be disabled before
  1722. * the module transition is done, and thus will prevent the
  1723. * transition to complete properly.
  1724. */
  1725. _disable_clocks(oh);
  1726. if (oh->clkdm) {
  1727. clkdm_allow_idle(oh->clkdm);
  1728. clkdm_hwmod_disable(oh->clkdm, oh);
  1729. }
  1730. oh->_state = _HWMOD_STATE_IDLE;
  1731. return 0;
  1732. }
  1733. /**
  1734. * _shutdown - shutdown an omap_hwmod
  1735. * @oh: struct omap_hwmod *
  1736. *
  1737. * Shut down an omap_hwmod @oh. This should be called when the driver
  1738. * used for the hwmod is removed or unloaded or if the driver is not
  1739. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1740. * state or returns 0.
  1741. */
  1742. static int _shutdown(struct omap_hwmod *oh)
  1743. {
  1744. int ret, i;
  1745. u8 prev_state;
  1746. if (_are_all_hardreset_lines_asserted(oh))
  1747. return 0;
  1748. if (oh->_state != _HWMOD_STATE_IDLE &&
  1749. oh->_state != _HWMOD_STATE_ENABLED) {
  1750. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1751. oh->name);
  1752. return -EINVAL;
  1753. }
  1754. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1755. if (oh->class->pre_shutdown) {
  1756. prev_state = oh->_state;
  1757. if (oh->_state == _HWMOD_STATE_IDLE)
  1758. _enable(oh);
  1759. ret = oh->class->pre_shutdown(oh);
  1760. if (ret) {
  1761. if (prev_state == _HWMOD_STATE_IDLE)
  1762. _idle(oh);
  1763. return ret;
  1764. }
  1765. }
  1766. if (oh->class->sysc) {
  1767. if (oh->_state == _HWMOD_STATE_IDLE)
  1768. _enable(oh);
  1769. _shutdown_sysc(oh);
  1770. }
  1771. /* clocks and deps are already disabled in idle */
  1772. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1773. _del_initiator_dep(oh, mpu_oh);
  1774. /* XXX what about the other system initiators here? dma, dsp */
  1775. if (oh->flags & HWMOD_BLOCK_WFI)
  1776. cpu_idle_poll_ctrl(false);
  1777. if (soc_ops.disable_module)
  1778. soc_ops.disable_module(oh);
  1779. _disable_clocks(oh);
  1780. if (oh->clkdm)
  1781. clkdm_hwmod_disable(oh->clkdm, oh);
  1782. }
  1783. /* XXX Should this code also force-disable the optional clocks? */
  1784. for (i = 0; i < oh->rst_lines_cnt; i++)
  1785. _assert_hardreset(oh, oh->rst_lines[i].name);
  1786. oh->_state = _HWMOD_STATE_DISABLED;
  1787. return 0;
  1788. }
  1789. static int of_dev_find_hwmod(struct device_node *np,
  1790. struct omap_hwmod *oh)
  1791. {
  1792. int count, i, res;
  1793. const char *p;
  1794. count = of_property_count_strings(np, "ti,hwmods");
  1795. if (count < 1)
  1796. return -ENODEV;
  1797. for (i = 0; i < count; i++) {
  1798. res = of_property_read_string_index(np, "ti,hwmods",
  1799. i, &p);
  1800. if (res)
  1801. continue;
  1802. if (!strcmp(p, oh->name)) {
  1803. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1804. np->name, i, oh->name);
  1805. return i;
  1806. }
  1807. }
  1808. return -ENODEV;
  1809. }
  1810. /**
  1811. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1812. * @np: struct device_node *
  1813. * @oh: struct omap_hwmod *
  1814. * @index: index of the entry found
  1815. * @found: struct device_node * found or NULL
  1816. *
  1817. * Parse the dt blob and find out needed hwmod. Recursive function is
  1818. * implemented to take care hierarchical dt blob parsing.
  1819. * Return: Returns 0 on success, -ENODEV when not found.
  1820. */
  1821. static int of_dev_hwmod_lookup(struct device_node *np,
  1822. struct omap_hwmod *oh,
  1823. int *index,
  1824. struct device_node **found)
  1825. {
  1826. struct device_node *np0 = NULL;
  1827. int res;
  1828. res = of_dev_find_hwmod(np, oh);
  1829. if (res >= 0) {
  1830. *found = np;
  1831. *index = res;
  1832. return 0;
  1833. }
  1834. for_each_child_of_node(np, np0) {
  1835. struct device_node *fc;
  1836. int i;
  1837. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  1838. if (res == 0) {
  1839. *found = fc;
  1840. *index = i;
  1841. return 0;
  1842. }
  1843. }
  1844. *found = NULL;
  1845. *index = 0;
  1846. return -ENODEV;
  1847. }
  1848. /**
  1849. * omap_hwmod_fix_mpu_rt_idx - fix up mpu_rt_idx register offsets
  1850. *
  1851. * @oh: struct omap_hwmod *
  1852. * @np: struct device_node *
  1853. *
  1854. * Fix up module register offsets for modules with mpu_rt_idx.
  1855. * Only needed for cpsw with interconnect target module defined
  1856. * in device tree while still using legacy hwmod platform data
  1857. * for rev, sysc and syss registers.
  1858. *
  1859. * Can be removed when all cpsw hwmod platform data has been
  1860. * dropped.
  1861. */
  1862. static void omap_hwmod_fix_mpu_rt_idx(struct omap_hwmod *oh,
  1863. struct device_node *np,
  1864. struct resource *res)
  1865. {
  1866. struct device_node *child = NULL;
  1867. int error;
  1868. child = of_get_next_child(np, child);
  1869. if (!child)
  1870. return;
  1871. error = of_address_to_resource(child, oh->mpu_rt_idx, res);
  1872. if (error)
  1873. pr_err("%s: error mapping mpu_rt_idx: %i\n",
  1874. __func__, error);
  1875. }
  1876. /**
  1877. * omap_hwmod_parse_module_range - map module IO range from device tree
  1878. * @oh: struct omap_hwmod *
  1879. * @np: struct device_node *
  1880. *
  1881. * Parse the device tree range an interconnect target module provides
  1882. * for it's child device IP blocks. This way we can support the old
  1883. * "ti,hwmods" property with just dts data without a need for platform
  1884. * data for IO resources. And we don't need all the child IP device
  1885. * nodes available in the dts.
  1886. */
  1887. int omap_hwmod_parse_module_range(struct omap_hwmod *oh,
  1888. struct device_node *np,
  1889. struct resource *res)
  1890. {
  1891. struct property *prop;
  1892. const __be32 *ranges;
  1893. const char *name;
  1894. u32 nr_addr, nr_size;
  1895. u64 base, size;
  1896. int len, error;
  1897. if (!res)
  1898. return -EINVAL;
  1899. ranges = of_get_property(np, "ranges", &len);
  1900. if (!ranges)
  1901. return -ENOENT;
  1902. len /= sizeof(*ranges);
  1903. if (len < 3)
  1904. return -EINVAL;
  1905. of_property_for_each_string(np, "compatible", prop, name)
  1906. if (!strncmp("ti,sysc-", name, 8))
  1907. break;
  1908. if (!name)
  1909. return -ENOENT;
  1910. error = of_property_read_u32(np, "#address-cells", &nr_addr);
  1911. if (error)
  1912. return -ENOENT;
  1913. error = of_property_read_u32(np, "#size-cells", &nr_size);
  1914. if (error)
  1915. return -ENOENT;
  1916. if (nr_addr != 1 || nr_size != 1) {
  1917. pr_err("%s: invalid range for %s->%s\n", __func__,
  1918. oh->name, np->name);
  1919. return -EINVAL;
  1920. }
  1921. ranges++;
  1922. base = of_translate_address(np, ranges++);
  1923. size = be32_to_cpup(ranges);
  1924. pr_debug("omap_hwmod: %s %s at 0x%llx size 0x%llx\n",
  1925. oh ? oh->name : "", np->name, base, size);
  1926. if (oh && oh->mpu_rt_idx) {
  1927. omap_hwmod_fix_mpu_rt_idx(oh, np, res);
  1928. return 0;
  1929. }
  1930. res->start = base;
  1931. res->end = base + size - 1;
  1932. res->flags = IORESOURCE_MEM;
  1933. return 0;
  1934. }
  1935. /**
  1936. * _setup_reidle- check hwmod @oh and add to reidle list
  1937. * @oh: struct omap_hwmod *
  1938. * @n: (unused)
  1939. *
  1940. * Check hwmod for HWMOD_NEEDS_REIDLE flag and add to list if
  1941. * necessary. Return 0 on success.
  1942. */
  1943. static int _setup_reidle(struct omap_hwmod *oh, void *data)
  1944. {
  1945. int ret;
  1946. if (oh->flags & HWMOD_NEEDS_REIDLE) {
  1947. ret = omap_hwmod_enable_reidle(oh);
  1948. if (!ret)
  1949. return ret;
  1950. }
  1951. return 0;
  1952. }
  1953. /**
  1954. * _init_mpu_rt_base - populate the virtual address for a hwmod
  1955. * @oh: struct omap_hwmod * to locate the virtual address
  1956. * @data: (unused, caller should pass NULL)
  1957. * @index: index of the reg entry iospace in device tree
  1958. * @np: struct device_node * of the IP block's device node in the DT data
  1959. *
  1960. * Cache the virtual address used by the MPU to access this IP block's
  1961. * registers. This address is needed early so the OCP registers that
  1962. * are part of the device's address space can be ioremapped properly.
  1963. *
  1964. * If SYSC access is not needed, the registers will not be remapped
  1965. * and non-availability of MPU access is not treated as an error.
  1966. *
  1967. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  1968. * -ENXIO on absent or invalid register target address space.
  1969. */
  1970. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  1971. int index, struct device_node *np)
  1972. {
  1973. void __iomem *va_start = NULL;
  1974. struct resource res;
  1975. int error;
  1976. if (!oh)
  1977. return -EINVAL;
  1978. _save_mpu_port_index(oh);
  1979. /* if we don't need sysc access we don't need to ioremap */
  1980. if (!oh->class->sysc)
  1981. return 0;
  1982. /* we can't continue without MPU PORT if we need sysc access */
  1983. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  1984. return -ENXIO;
  1985. if (!np) {
  1986. pr_err("omap_hwmod: %s: no dt node\n", oh->name);
  1987. return -ENXIO;
  1988. }
  1989. /* Do we have a dts range for the interconnect target module? */
  1990. error = omap_hwmod_parse_module_range(oh, np, &res);
  1991. if (!error)
  1992. va_start = ioremap(res.start, resource_size(&res));
  1993. /* No ranges, rely on device reg entry */
  1994. if (!va_start)
  1995. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  1996. if (!va_start) {
  1997. pr_err("omap_hwmod: %s: Missing dt reg%i for %pOF\n",
  1998. oh->name, index, np);
  1999. return -ENXIO;
  2000. }
  2001. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2002. oh->name, va_start);
  2003. oh->_mpu_rt_va = va_start;
  2004. return 0;
  2005. }
  2006. /**
  2007. * _init - initialize internal data for the hwmod @oh
  2008. * @oh: struct omap_hwmod *
  2009. * @n: (unused)
  2010. *
  2011. * Look up the clocks and the address space used by the MPU to access
  2012. * registers belonging to the hwmod @oh. @oh must already be
  2013. * registered at this point. This is the first of two phases for
  2014. * hwmod initialization. Code called here does not touch any hardware
  2015. * registers, it simply prepares internal data structures. Returns 0
  2016. * upon success or if the hwmod isn't registered or if the hwmod's
  2017. * address space is not defined, or -EINVAL upon failure.
  2018. */
  2019. static int __init _init(struct omap_hwmod *oh, void *data)
  2020. {
  2021. int r, index;
  2022. struct device_node *np = NULL;
  2023. struct device_node *bus;
  2024. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2025. return 0;
  2026. bus = of_find_node_by_name(NULL, "ocp");
  2027. if (!bus)
  2028. return -ENODEV;
  2029. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2030. if (r)
  2031. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2032. else if (np && index)
  2033. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2034. oh->name, np->name);
  2035. r = _init_mpu_rt_base(oh, NULL, index, np);
  2036. if (r < 0) {
  2037. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2038. oh->name);
  2039. return 0;
  2040. }
  2041. r = _init_clocks(oh, np);
  2042. if (r < 0) {
  2043. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2044. return -EINVAL;
  2045. }
  2046. if (np) {
  2047. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2048. oh->flags |= HWMOD_INIT_NO_RESET;
  2049. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2050. oh->flags |= HWMOD_INIT_NO_IDLE;
  2051. if (of_find_property(np, "ti,no-idle", NULL))
  2052. oh->flags |= HWMOD_NO_IDLE;
  2053. }
  2054. oh->_state = _HWMOD_STATE_INITIALIZED;
  2055. return 0;
  2056. }
  2057. /**
  2058. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2059. * @oh: struct omap_hwmod *
  2060. *
  2061. * Set up the module's interface clocks. XXX This function is still mostly
  2062. * a stub; implementing this properly requires iclk autoidle usecounting in
  2063. * the clock code. No return value.
  2064. */
  2065. static void _setup_iclk_autoidle(struct omap_hwmod *oh)
  2066. {
  2067. struct omap_hwmod_ocp_if *os;
  2068. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2069. return;
  2070. list_for_each_entry(os, &oh->slave_ports, node) {
  2071. if (!os->_clk)
  2072. continue;
  2073. if (os->flags & OCPIF_SWSUP_IDLE) {
  2074. /* XXX omap_iclk_deny_idle(c); */
  2075. } else {
  2076. /* XXX omap_iclk_allow_idle(c); */
  2077. clk_enable(os->_clk);
  2078. }
  2079. }
  2080. return;
  2081. }
  2082. /**
  2083. * _setup_reset - reset an IP block during the setup process
  2084. * @oh: struct omap_hwmod *
  2085. *
  2086. * Reset the IP block corresponding to the hwmod @oh during the setup
  2087. * process. The IP block is first enabled so it can be successfully
  2088. * reset. Returns 0 upon success or a negative error code upon
  2089. * failure.
  2090. */
  2091. static int _setup_reset(struct omap_hwmod *oh)
  2092. {
  2093. int r = 0;
  2094. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2095. return -EINVAL;
  2096. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2097. return -EPERM;
  2098. if (oh->rst_lines_cnt == 0) {
  2099. r = _enable(oh);
  2100. if (r) {
  2101. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2102. oh->name, oh->_state);
  2103. return -EINVAL;
  2104. }
  2105. }
  2106. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2107. r = _reset(oh);
  2108. return r;
  2109. }
  2110. /**
  2111. * _setup_postsetup - transition to the appropriate state after _setup
  2112. * @oh: struct omap_hwmod *
  2113. *
  2114. * Place an IP block represented by @oh into a "post-setup" state --
  2115. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2116. * this function is called at the end of _setup().) The postsetup
  2117. * state for an IP block can be changed by calling
  2118. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2119. * before one of the omap_hwmod_setup*() functions are called for the
  2120. * IP block.
  2121. *
  2122. * The IP block stays in this state until a PM runtime-based driver is
  2123. * loaded for that IP block. A post-setup state of IDLE is
  2124. * appropriate for almost all IP blocks with runtime PM-enabled
  2125. * drivers, since those drivers are able to enable the IP block. A
  2126. * post-setup state of ENABLED is appropriate for kernels with PM
  2127. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2128. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2129. * included, since the WDTIMER starts running on reset and will reset
  2130. * the MPU if left active.
  2131. *
  2132. * This post-setup mechanism is deprecated. Once all of the OMAP
  2133. * drivers have been converted to use PM runtime, and all of the IP
  2134. * block data and interconnect data is available to the hwmod code, it
  2135. * should be possible to replace this mechanism with a "lazy reset"
  2136. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2137. * when the driver first probes, then all remaining IP blocks without
  2138. * drivers are either shut down or enabled after the drivers have
  2139. * loaded. However, this cannot take place until the above
  2140. * preconditions have been met, since otherwise the late reset code
  2141. * has no way of knowing which IP blocks are in use by drivers, and
  2142. * which ones are unused.
  2143. *
  2144. * No return value.
  2145. */
  2146. static void _setup_postsetup(struct omap_hwmod *oh)
  2147. {
  2148. u8 postsetup_state;
  2149. if (oh->rst_lines_cnt > 0)
  2150. return;
  2151. postsetup_state = oh->_postsetup_state;
  2152. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2153. postsetup_state = _HWMOD_STATE_ENABLED;
  2154. /*
  2155. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2156. * it should be set by the core code as a runtime flag during startup
  2157. */
  2158. if ((oh->flags & (HWMOD_INIT_NO_IDLE | HWMOD_NO_IDLE)) &&
  2159. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2160. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2161. postsetup_state = _HWMOD_STATE_ENABLED;
  2162. }
  2163. if (postsetup_state == _HWMOD_STATE_IDLE)
  2164. _idle(oh);
  2165. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2166. _shutdown(oh);
  2167. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2168. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2169. oh->name, postsetup_state);
  2170. return;
  2171. }
  2172. /**
  2173. * _setup - prepare IP block hardware for use
  2174. * @oh: struct omap_hwmod *
  2175. * @n: (unused, pass NULL)
  2176. *
  2177. * Configure the IP block represented by @oh. This may include
  2178. * enabling the IP block, resetting it, and placing it into a
  2179. * post-setup state, depending on the type of IP block and applicable
  2180. * flags. IP blocks are reset to prevent any previous configuration
  2181. * by the bootloader or previous operating system from interfering
  2182. * with power management or other parts of the system. The reset can
  2183. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2184. * two phases for hwmod initialization. Code called here generally
  2185. * affects the IP block hardware, or system integration hardware
  2186. * associated with the IP block. Returns 0.
  2187. */
  2188. static int _setup(struct omap_hwmod *oh, void *data)
  2189. {
  2190. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2191. return 0;
  2192. if (oh->parent_hwmod) {
  2193. int r;
  2194. r = _enable(oh->parent_hwmod);
  2195. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2196. oh->name, oh->parent_hwmod->name);
  2197. }
  2198. _setup_iclk_autoidle(oh);
  2199. if (!_setup_reset(oh))
  2200. _setup_postsetup(oh);
  2201. if (oh->parent_hwmod) {
  2202. u8 postsetup_state;
  2203. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2204. if (postsetup_state == _HWMOD_STATE_IDLE)
  2205. _idle(oh->parent_hwmod);
  2206. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2207. _shutdown(oh->parent_hwmod);
  2208. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2209. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2210. oh->parent_hwmod->name, postsetup_state);
  2211. }
  2212. return 0;
  2213. }
  2214. /**
  2215. * _register - register a struct omap_hwmod
  2216. * @oh: struct omap_hwmod *
  2217. *
  2218. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2219. * already has been registered by the same name; -EINVAL if the
  2220. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2221. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2222. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2223. * success.
  2224. *
  2225. * XXX The data should be copied into bootmem, so the original data
  2226. * should be marked __initdata and freed after init. This would allow
  2227. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2228. * that the copy process would be relatively complex due to the large number
  2229. * of substructures.
  2230. */
  2231. static int __init _register(struct omap_hwmod *oh)
  2232. {
  2233. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2234. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2235. return -EINVAL;
  2236. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2237. if (_lookup(oh->name))
  2238. return -EEXIST;
  2239. list_add_tail(&oh->node, &omap_hwmod_list);
  2240. INIT_LIST_HEAD(&oh->slave_ports);
  2241. spin_lock_init(&oh->_lock);
  2242. lockdep_set_class(&oh->_lock, &oh->hwmod_key);
  2243. oh->_state = _HWMOD_STATE_REGISTERED;
  2244. /*
  2245. * XXX Rather than doing a strcmp(), this should test a flag
  2246. * set in the hwmod data, inserted by the autogenerator code.
  2247. */
  2248. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2249. mpu_oh = oh;
  2250. return 0;
  2251. }
  2252. /**
  2253. * _add_link - add an interconnect between two IP blocks
  2254. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2255. *
  2256. * Add struct omap_hwmod_link records connecting the slave IP block
  2257. * specified in @oi->slave to @oi. This code is assumed to run before
  2258. * preemption or SMP has been enabled, thus avoiding the need for
  2259. * locking in this code. Changes to this assumption will require
  2260. * additional locking. Returns 0.
  2261. */
  2262. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2263. {
  2264. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2265. oi->slave->name);
  2266. list_add(&oi->node, &oi->slave->slave_ports);
  2267. oi->slave->slaves_cnt++;
  2268. return 0;
  2269. }
  2270. /**
  2271. * _register_link - register a struct omap_hwmod_ocp_if
  2272. * @oi: struct omap_hwmod_ocp_if *
  2273. *
  2274. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2275. * has already been registered; -EINVAL if @oi is NULL or if the
  2276. * record pointed to by @oi is missing required fields; or 0 upon
  2277. * success.
  2278. *
  2279. * XXX The data should be copied into bootmem, so the original data
  2280. * should be marked __initdata and freed after init. This would allow
  2281. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2282. */
  2283. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2284. {
  2285. if (!oi || !oi->master || !oi->slave || !oi->user)
  2286. return -EINVAL;
  2287. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2288. return -EEXIST;
  2289. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2290. oi->master->name, oi->slave->name);
  2291. /*
  2292. * Register the connected hwmods, if they haven't been
  2293. * registered already
  2294. */
  2295. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2296. _register(oi->master);
  2297. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2298. _register(oi->slave);
  2299. _add_link(oi);
  2300. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2301. return 0;
  2302. }
  2303. /* Static functions intended only for use in soc_ops field function pointers */
  2304. /**
  2305. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2306. * @oh: struct omap_hwmod *
  2307. *
  2308. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2309. * does not have an IDLEST bit or if the module successfully leaves
  2310. * slave idle; otherwise, pass along the return value of the
  2311. * appropriate *_cm*_wait_module_ready() function.
  2312. */
  2313. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2314. {
  2315. if (!oh)
  2316. return -EINVAL;
  2317. if (oh->flags & HWMOD_NO_IDLEST)
  2318. return 0;
  2319. if (!_find_mpu_rt_port(oh))
  2320. return 0;
  2321. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2322. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2323. oh->prcm.omap2.idlest_reg_id,
  2324. oh->prcm.omap2.idlest_idle_bit);
  2325. }
  2326. /**
  2327. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2328. * @oh: struct omap_hwmod *
  2329. *
  2330. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2331. * does not have an IDLEST bit or if the module successfully leaves
  2332. * slave idle; otherwise, pass along the return value of the
  2333. * appropriate *_cm*_wait_module_ready() function.
  2334. */
  2335. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2336. {
  2337. if (!oh)
  2338. return -EINVAL;
  2339. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2340. return 0;
  2341. if (!_find_mpu_rt_port(oh))
  2342. return 0;
  2343. if (_omap4_clkctrl_managed_by_clkfwk(oh))
  2344. return 0;
  2345. if (!_omap4_has_clkctrl_clock(oh))
  2346. return 0;
  2347. /* XXX check module SIDLEMODE, hardreset status */
  2348. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2349. oh->clkdm->cm_inst,
  2350. oh->prcm.omap4.clkctrl_offs, 0);
  2351. }
  2352. /**
  2353. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2354. * @oh: struct omap_hwmod * to assert hardreset
  2355. * @ohri: hardreset line data
  2356. *
  2357. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2358. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2359. * use as an soc_ops function pointer. Passes along the return value
  2360. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2361. * for removal when the PRM code is moved into drivers/.
  2362. */
  2363. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2364. struct omap_hwmod_rst_info *ohri)
  2365. {
  2366. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2367. oh->prcm.omap2.module_offs, 0);
  2368. }
  2369. /**
  2370. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2371. * @oh: struct omap_hwmod * to deassert hardreset
  2372. * @ohri: hardreset line data
  2373. *
  2374. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2375. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2376. * use as an soc_ops function pointer. Passes along the return value
  2377. * from omap2_prm_deassert_hardreset(). XXX This function is
  2378. * scheduled for removal when the PRM code is moved into drivers/.
  2379. */
  2380. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2381. struct omap_hwmod_rst_info *ohri)
  2382. {
  2383. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2384. oh->prcm.omap2.module_offs, 0, 0);
  2385. }
  2386. /**
  2387. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2388. * @oh: struct omap_hwmod * to test hardreset
  2389. * @ohri: hardreset line data
  2390. *
  2391. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2392. * from the hwmod @oh and the hardreset line data @ohri. Only
  2393. * intended for use as an soc_ops function pointer. Passes along the
  2394. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2395. * function is scheduled for removal when the PRM code is moved into
  2396. * drivers/.
  2397. */
  2398. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2399. struct omap_hwmod_rst_info *ohri)
  2400. {
  2401. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2402. oh->prcm.omap2.module_offs, 0);
  2403. }
  2404. /**
  2405. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2406. * @oh: struct omap_hwmod * to assert hardreset
  2407. * @ohri: hardreset line data
  2408. *
  2409. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2410. * from the hwmod @oh and the hardreset line data @ohri. Only
  2411. * intended for use as an soc_ops function pointer. Passes along the
  2412. * return value from omap4_prminst_assert_hardreset(). XXX This
  2413. * function is scheduled for removal when the PRM code is moved into
  2414. * drivers/.
  2415. */
  2416. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2417. struct omap_hwmod_rst_info *ohri)
  2418. {
  2419. if (!oh->clkdm)
  2420. return -EINVAL;
  2421. return omap_prm_assert_hardreset(ohri->rst_shift,
  2422. oh->clkdm->pwrdm.ptr->prcm_partition,
  2423. oh->clkdm->pwrdm.ptr->prcm_offs,
  2424. oh->prcm.omap4.rstctrl_offs);
  2425. }
  2426. /**
  2427. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2428. * @oh: struct omap_hwmod * to deassert hardreset
  2429. * @ohri: hardreset line data
  2430. *
  2431. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2432. * from the hwmod @oh and the hardreset line data @ohri. Only
  2433. * intended for use as an soc_ops function pointer. Passes along the
  2434. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2435. * function is scheduled for removal when the PRM code is moved into
  2436. * drivers/.
  2437. */
  2438. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2439. struct omap_hwmod_rst_info *ohri)
  2440. {
  2441. if (!oh->clkdm)
  2442. return -EINVAL;
  2443. if (ohri->st_shift)
  2444. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2445. oh->name, ohri->name);
  2446. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
  2447. oh->clkdm->pwrdm.ptr->prcm_partition,
  2448. oh->clkdm->pwrdm.ptr->prcm_offs,
  2449. oh->prcm.omap4.rstctrl_offs,
  2450. oh->prcm.omap4.rstctrl_offs +
  2451. OMAP4_RST_CTRL_ST_OFFSET);
  2452. }
  2453. /**
  2454. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2455. * @oh: struct omap_hwmod * to test hardreset
  2456. * @ohri: hardreset line data
  2457. *
  2458. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2459. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2460. * Only intended for use as an soc_ops function pointer. Passes along
  2461. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2462. * This function is scheduled for removal when the PRM code is moved
  2463. * into drivers/.
  2464. */
  2465. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2466. struct omap_hwmod_rst_info *ohri)
  2467. {
  2468. if (!oh->clkdm)
  2469. return -EINVAL;
  2470. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2471. oh->clkdm->pwrdm.ptr->
  2472. prcm_partition,
  2473. oh->clkdm->pwrdm.ptr->prcm_offs,
  2474. oh->prcm.omap4.rstctrl_offs);
  2475. }
  2476. /**
  2477. * _omap4_disable_direct_prcm - disable direct PRCM control for hwmod
  2478. * @oh: struct omap_hwmod * to disable control for
  2479. *
  2480. * Disables direct PRCM clkctrl done by hwmod core. Instead, the hwmod
  2481. * will be using its main_clk to enable/disable the module. Returns
  2482. * 0 if successful.
  2483. */
  2484. static int _omap4_disable_direct_prcm(struct omap_hwmod *oh)
  2485. {
  2486. if (!oh)
  2487. return -EINVAL;
  2488. oh->prcm.omap4.flags |= HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK;
  2489. return 0;
  2490. }
  2491. /**
  2492. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2493. * @oh: struct omap_hwmod * to deassert hardreset
  2494. * @ohri: hardreset line data
  2495. *
  2496. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2497. * from the hwmod @oh and the hardreset line data @ohri. Only
  2498. * intended for use as an soc_ops function pointer. Passes along the
  2499. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2500. * function is scheduled for removal when the PRM code is moved into
  2501. * drivers/.
  2502. */
  2503. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2504. struct omap_hwmod_rst_info *ohri)
  2505. {
  2506. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
  2507. oh->clkdm->pwrdm.ptr->prcm_partition,
  2508. oh->clkdm->pwrdm.ptr->prcm_offs,
  2509. oh->prcm.omap4.rstctrl_offs,
  2510. oh->prcm.omap4.rstst_offs);
  2511. }
  2512. /**
  2513. * _reidle - enable then idle a single hwmod
  2514. *
  2515. * enables and then immediately reidles an hwmod, as certain hwmods may
  2516. * not have their sysconfig registers programmed in an idle friendly state
  2517. * by default
  2518. */
  2519. static void _reidle(struct omap_hwmod *oh)
  2520. {
  2521. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  2522. omap_hwmod_enable(oh);
  2523. omap_hwmod_softreset(oh);
  2524. omap_hwmod_idle(oh);
  2525. }
  2526. /**
  2527. * _reidle_all - enable then idle all hwmods in oh_reidle_list
  2528. *
  2529. * Called by pm_notifier to make sure flagged modules do not block suspend
  2530. * after context loss.
  2531. */
  2532. static int _reidle_all(void)
  2533. {
  2534. struct omap_hwmod_list *oh_list_item = NULL;
  2535. list_for_each_entry(oh_list_item, &oh_reidle_list, oh_list) {
  2536. _reidle(oh_list_item->oh);
  2537. }
  2538. return 0;
  2539. }
  2540. static int _omap_device_pm_notifier(struct notifier_block *self,
  2541. unsigned long action, void *dev)
  2542. {
  2543. switch (action) {
  2544. case PM_POST_SUSPEND:
  2545. _reidle_all();
  2546. }
  2547. return NOTIFY_DONE;
  2548. }
  2549. static struct notifier_block pm_nb = {
  2550. .notifier_call = _omap_device_pm_notifier,
  2551. };
  2552. /* Public functions */
  2553. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2554. {
  2555. if (oh->flags & HWMOD_16BIT_REG)
  2556. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2557. else
  2558. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2559. }
  2560. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2561. {
  2562. if (oh->flags & HWMOD_16BIT_REG)
  2563. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2564. else
  2565. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2566. }
  2567. /**
  2568. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2569. * @oh: struct omap_hwmod *
  2570. *
  2571. * This is a public function exposed to drivers. Some drivers may need to do
  2572. * some settings before and after resetting the device. Those drivers after
  2573. * doing the necessary settings could use this function to start a reset by
  2574. * setting the SYSCONFIG.SOFTRESET bit.
  2575. */
  2576. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2577. {
  2578. u32 v;
  2579. int ret;
  2580. if (!oh || !(oh->_sysc_cache))
  2581. return -EINVAL;
  2582. v = oh->_sysc_cache;
  2583. ret = _set_softreset(oh, &v);
  2584. if (ret)
  2585. goto error;
  2586. _write_sysconfig(v, oh);
  2587. ret = _clear_softreset(oh, &v);
  2588. if (ret)
  2589. goto error;
  2590. _write_sysconfig(v, oh);
  2591. error:
  2592. return ret;
  2593. }
  2594. /**
  2595. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2596. * @name: name of the omap_hwmod to look up
  2597. *
  2598. * Given a @name of an omap_hwmod, return a pointer to the registered
  2599. * struct omap_hwmod *, or NULL upon error.
  2600. */
  2601. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2602. {
  2603. struct omap_hwmod *oh;
  2604. if (!name)
  2605. return NULL;
  2606. oh = _lookup(name);
  2607. return oh;
  2608. }
  2609. /**
  2610. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2611. * @fn: pointer to a callback function
  2612. * @data: void * data to pass to callback function
  2613. *
  2614. * Call @fn for each registered omap_hwmod, passing @data to each
  2615. * function. @fn must return 0 for success or any other value for
  2616. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2617. * will stop and the non-zero return value will be passed to the
  2618. * caller of omap_hwmod_for_each(). @fn is called with
  2619. * omap_hwmod_for_each() held.
  2620. */
  2621. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2622. void *data)
  2623. {
  2624. struct omap_hwmod *temp_oh;
  2625. int ret = 0;
  2626. if (!fn)
  2627. return -EINVAL;
  2628. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2629. ret = (*fn)(temp_oh, data);
  2630. if (ret)
  2631. break;
  2632. }
  2633. return ret;
  2634. }
  2635. /**
  2636. * omap_hwmod_register_links - register an array of hwmod links
  2637. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2638. *
  2639. * Intended to be called early in boot before the clock framework is
  2640. * initialized. If @ois is not null, will register all omap_hwmods
  2641. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2642. * omap_hwmod_init() hasn't been called before calling this function,
  2643. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2644. * success.
  2645. */
  2646. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2647. {
  2648. int r, i;
  2649. if (!inited)
  2650. return -EINVAL;
  2651. if (!ois)
  2652. return 0;
  2653. if (ois[0] == NULL) /* Empty list */
  2654. return 0;
  2655. i = 0;
  2656. do {
  2657. r = _register_link(ois[i]);
  2658. WARN(r && r != -EEXIST,
  2659. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2660. ois[i]->master->name, ois[i]->slave->name, r);
  2661. } while (ois[++i]);
  2662. return 0;
  2663. }
  2664. /**
  2665. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2666. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2667. *
  2668. * If the hwmod data corresponding to the MPU subsystem IP block
  2669. * hasn't been initialized and set up yet, do so now. This must be
  2670. * done first since sleep dependencies may be added from other hwmods
  2671. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2672. * return value.
  2673. */
  2674. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2675. {
  2676. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2677. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2678. __func__, MPU_INITIATOR_NAME);
  2679. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2680. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2681. }
  2682. /**
  2683. * omap_hwmod_setup_one - set up a single hwmod
  2684. * @oh_name: const char * name of the already-registered hwmod to set up
  2685. *
  2686. * Initialize and set up a single hwmod. Intended to be used for a
  2687. * small number of early devices, such as the timer IP blocks used for
  2688. * the scheduler clock. Must be called after omap2_clk_init().
  2689. * Resolves the struct clk names to struct clk pointers for each
  2690. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2691. * -EINVAL upon error or 0 upon success.
  2692. */
  2693. int __init omap_hwmod_setup_one(const char *oh_name)
  2694. {
  2695. struct omap_hwmod *oh;
  2696. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2697. oh = _lookup(oh_name);
  2698. if (!oh) {
  2699. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2700. return -EINVAL;
  2701. }
  2702. _ensure_mpu_hwmod_is_setup(oh);
  2703. _init(oh, NULL);
  2704. _setup(oh, NULL);
  2705. return 0;
  2706. }
  2707. static void omap_hwmod_check_one(struct device *dev,
  2708. const char *name, s8 v1, u8 v2)
  2709. {
  2710. if (v1 < 0)
  2711. return;
  2712. if (v1 != v2)
  2713. dev_warn(dev, "%s %d != %d\n", name, v1, v2);
  2714. }
  2715. /**
  2716. * omap_hwmod_check_sysc - check sysc against platform sysc
  2717. * @dev: struct device
  2718. * @data: module data
  2719. * @sysc_fields: new sysc configuration
  2720. */
  2721. static int omap_hwmod_check_sysc(struct device *dev,
  2722. const struct ti_sysc_module_data *data,
  2723. struct sysc_regbits *sysc_fields)
  2724. {
  2725. const struct sysc_regbits *regbits = data->cap->regbits;
  2726. omap_hwmod_check_one(dev, "dmadisable_shift",
  2727. regbits->dmadisable_shift,
  2728. sysc_fields->dmadisable_shift);
  2729. omap_hwmod_check_one(dev, "midle_shift",
  2730. regbits->midle_shift,
  2731. sysc_fields->midle_shift);
  2732. omap_hwmod_check_one(dev, "sidle_shift",
  2733. regbits->sidle_shift,
  2734. sysc_fields->sidle_shift);
  2735. omap_hwmod_check_one(dev, "clkact_shift",
  2736. regbits->clkact_shift,
  2737. sysc_fields->clkact_shift);
  2738. omap_hwmod_check_one(dev, "enwkup_shift",
  2739. regbits->enwkup_shift,
  2740. sysc_fields->enwkup_shift);
  2741. omap_hwmod_check_one(dev, "srst_shift",
  2742. regbits->srst_shift,
  2743. sysc_fields->srst_shift);
  2744. omap_hwmod_check_one(dev, "autoidle_shift",
  2745. regbits->autoidle_shift,
  2746. sysc_fields->autoidle_shift);
  2747. return 0;
  2748. }
  2749. /**
  2750. * omap_hwmod_init_regbits - init sysconfig specific register bits
  2751. * @dev: struct device
  2752. * @data: module data
  2753. * @sysc_fields: new sysc configuration
  2754. */
  2755. static int omap_hwmod_init_regbits(struct device *dev,
  2756. const struct ti_sysc_module_data *data,
  2757. struct sysc_regbits **sysc_fields)
  2758. {
  2759. *sysc_fields = NULL;
  2760. switch (data->cap->type) {
  2761. case TI_SYSC_OMAP2:
  2762. case TI_SYSC_OMAP2_TIMER:
  2763. *sysc_fields = &omap_hwmod_sysc_type1;
  2764. break;
  2765. case TI_SYSC_OMAP3_SHAM:
  2766. *sysc_fields = &omap3_sham_sysc_fields;
  2767. break;
  2768. case TI_SYSC_OMAP3_AES:
  2769. *sysc_fields = &omap3xxx_aes_sysc_fields;
  2770. break;
  2771. case TI_SYSC_OMAP4:
  2772. case TI_SYSC_OMAP4_TIMER:
  2773. *sysc_fields = &omap_hwmod_sysc_type2;
  2774. break;
  2775. case TI_SYSC_OMAP4_SIMPLE:
  2776. *sysc_fields = &omap_hwmod_sysc_type3;
  2777. break;
  2778. case TI_SYSC_OMAP34XX_SR:
  2779. *sysc_fields = &omap34xx_sr_sysc_fields;
  2780. break;
  2781. case TI_SYSC_OMAP36XX_SR:
  2782. *sysc_fields = &omap36xx_sr_sysc_fields;
  2783. break;
  2784. case TI_SYSC_OMAP4_SR:
  2785. *sysc_fields = &omap36xx_sr_sysc_fields;
  2786. break;
  2787. case TI_SYSC_OMAP4_MCASP:
  2788. *sysc_fields = &omap_hwmod_sysc_type_mcasp;
  2789. break;
  2790. case TI_SYSC_OMAP4_USB_HOST_FS:
  2791. *sysc_fields = &omap_hwmod_sysc_type_usb_host_fs;
  2792. break;
  2793. default:
  2794. return -EINVAL;
  2795. }
  2796. return omap_hwmod_check_sysc(dev, data, *sysc_fields);
  2797. }
  2798. /**
  2799. * omap_hwmod_init_reg_offs - initialize sysconfig register offsets
  2800. * @dev: struct device
  2801. * @data: module data
  2802. * @rev_offs: revision register offset
  2803. * @sysc_offs: sysc register offset
  2804. * @syss_offs: syss register offset
  2805. */
  2806. int omap_hwmod_init_reg_offs(struct device *dev,
  2807. const struct ti_sysc_module_data *data,
  2808. s32 *rev_offs, s32 *sysc_offs, s32 *syss_offs)
  2809. {
  2810. *rev_offs = -ENODEV;
  2811. *sysc_offs = 0;
  2812. *syss_offs = 0;
  2813. if (data->offsets[SYSC_REVISION] >= 0)
  2814. *rev_offs = data->offsets[SYSC_REVISION];
  2815. if (data->offsets[SYSC_SYSCONFIG] >= 0)
  2816. *sysc_offs = data->offsets[SYSC_SYSCONFIG];
  2817. if (data->offsets[SYSC_SYSSTATUS] >= 0)
  2818. *syss_offs = data->offsets[SYSC_SYSSTATUS];
  2819. return 0;
  2820. }
  2821. /**
  2822. * omap_hwmod_init_sysc_flags - initialize sysconfig features
  2823. * @dev: struct device
  2824. * @data: module data
  2825. * @sysc_flags: module configuration
  2826. */
  2827. int omap_hwmod_init_sysc_flags(struct device *dev,
  2828. const struct ti_sysc_module_data *data,
  2829. u32 *sysc_flags)
  2830. {
  2831. *sysc_flags = 0;
  2832. switch (data->cap->type) {
  2833. case TI_SYSC_OMAP2:
  2834. case TI_SYSC_OMAP2_TIMER:
  2835. /* See SYSC_OMAP2_* in include/dt-bindings/bus/ti-sysc.h */
  2836. if (data->cfg->sysc_val & SYSC_OMAP2_CLOCKACTIVITY)
  2837. *sysc_flags |= SYSC_HAS_CLOCKACTIVITY;
  2838. if (data->cfg->sysc_val & SYSC_OMAP2_EMUFREE)
  2839. *sysc_flags |= SYSC_HAS_EMUFREE;
  2840. if (data->cfg->sysc_val & SYSC_OMAP2_ENAWAKEUP)
  2841. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2842. if (data->cfg->sysc_val & SYSC_OMAP2_SOFTRESET)
  2843. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2844. if (data->cfg->sysc_val & SYSC_OMAP2_AUTOIDLE)
  2845. *sysc_flags |= SYSC_HAS_AUTOIDLE;
  2846. break;
  2847. case TI_SYSC_OMAP4:
  2848. case TI_SYSC_OMAP4_TIMER:
  2849. /* See SYSC_OMAP4_* in include/dt-bindings/bus/ti-sysc.h */
  2850. if (data->cfg->sysc_val & SYSC_OMAP4_DMADISABLE)
  2851. *sysc_flags |= SYSC_HAS_DMADISABLE;
  2852. if (data->cfg->sysc_val & SYSC_OMAP4_FREEEMU)
  2853. *sysc_flags |= SYSC_HAS_EMUFREE;
  2854. if (data->cfg->sysc_val & SYSC_OMAP4_SOFTRESET)
  2855. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2856. break;
  2857. case TI_SYSC_OMAP34XX_SR:
  2858. case TI_SYSC_OMAP36XX_SR:
  2859. /* See SYSC_OMAP3_SR_* in include/dt-bindings/bus/ti-sysc.h */
  2860. if (data->cfg->sysc_val & SYSC_OMAP3_SR_ENAWAKEUP)
  2861. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2862. break;
  2863. default:
  2864. if (data->cap->regbits->emufree_shift >= 0)
  2865. *sysc_flags |= SYSC_HAS_EMUFREE;
  2866. if (data->cap->regbits->enwkup_shift >= 0)
  2867. *sysc_flags |= SYSC_HAS_ENAWAKEUP;
  2868. if (data->cap->regbits->srst_shift >= 0)
  2869. *sysc_flags |= SYSC_HAS_SOFTRESET;
  2870. if (data->cap->regbits->autoidle_shift >= 0)
  2871. *sysc_flags |= SYSC_HAS_AUTOIDLE;
  2872. break;
  2873. }
  2874. if (data->cap->regbits->midle_shift >= 0 &&
  2875. data->cfg->midlemodes)
  2876. *sysc_flags |= SYSC_HAS_MIDLEMODE;
  2877. if (data->cap->regbits->sidle_shift >= 0 &&
  2878. data->cfg->sidlemodes)
  2879. *sysc_flags |= SYSC_HAS_SIDLEMODE;
  2880. if (data->cfg->quirks & SYSC_QUIRK_UNCACHED)
  2881. *sysc_flags |= SYSC_NO_CACHE;
  2882. if (data->cfg->quirks & SYSC_QUIRK_RESET_STATUS)
  2883. *sysc_flags |= SYSC_HAS_RESET_STATUS;
  2884. if (data->cfg->syss_mask & 1)
  2885. *sysc_flags |= SYSS_HAS_RESET_STATUS;
  2886. return 0;
  2887. }
  2888. /**
  2889. * omap_hwmod_init_idlemodes - initialize module idle modes
  2890. * @dev: struct device
  2891. * @data: module data
  2892. * @idlemodes: module supported idle modes
  2893. */
  2894. int omap_hwmod_init_idlemodes(struct device *dev,
  2895. const struct ti_sysc_module_data *data,
  2896. u32 *idlemodes)
  2897. {
  2898. *idlemodes = 0;
  2899. if (data->cfg->midlemodes & BIT(SYSC_IDLE_FORCE))
  2900. *idlemodes |= MSTANDBY_FORCE;
  2901. if (data->cfg->midlemodes & BIT(SYSC_IDLE_NO))
  2902. *idlemodes |= MSTANDBY_NO;
  2903. if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART))
  2904. *idlemodes |= MSTANDBY_SMART;
  2905. if (data->cfg->midlemodes & BIT(SYSC_IDLE_SMART_WKUP))
  2906. *idlemodes |= MSTANDBY_SMART_WKUP;
  2907. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_FORCE))
  2908. *idlemodes |= SIDLE_FORCE;
  2909. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_NO))
  2910. *idlemodes |= SIDLE_NO;
  2911. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART))
  2912. *idlemodes |= SIDLE_SMART;
  2913. if (data->cfg->sidlemodes & BIT(SYSC_IDLE_SMART_WKUP))
  2914. *idlemodes |= SIDLE_SMART_WKUP;
  2915. return 0;
  2916. }
  2917. /**
  2918. * omap_hwmod_check_module - check new module against platform data
  2919. * @dev: struct device
  2920. * @oh: module
  2921. * @data: new module data
  2922. * @sysc_fields: sysc register bits
  2923. * @rev_offs: revision register offset
  2924. * @sysc_offs: sysconfig register offset
  2925. * @syss_offs: sysstatus register offset
  2926. * @sysc_flags: sysc specific flags
  2927. * @idlemodes: sysc supported idlemodes
  2928. */
  2929. static int omap_hwmod_check_module(struct device *dev,
  2930. struct omap_hwmod *oh,
  2931. const struct ti_sysc_module_data *data,
  2932. struct sysc_regbits *sysc_fields,
  2933. s32 rev_offs, s32 sysc_offs,
  2934. s32 syss_offs, u32 sysc_flags,
  2935. u32 idlemodes)
  2936. {
  2937. if (!oh->class->sysc)
  2938. return -ENODEV;
  2939. if (sysc_fields != oh->class->sysc->sysc_fields)
  2940. dev_warn(dev, "sysc_fields %p != %p\n", sysc_fields,
  2941. oh->class->sysc->sysc_fields);
  2942. if (rev_offs != oh->class->sysc->rev_offs)
  2943. dev_warn(dev, "rev_offs %08x != %08x\n", rev_offs,
  2944. oh->class->sysc->rev_offs);
  2945. if (sysc_offs != oh->class->sysc->sysc_offs)
  2946. dev_warn(dev, "sysc_offs %08x != %08x\n", sysc_offs,
  2947. oh->class->sysc->sysc_offs);
  2948. if (syss_offs != oh->class->sysc->syss_offs)
  2949. dev_warn(dev, "syss_offs %08x != %08x\n", syss_offs,
  2950. oh->class->sysc->syss_offs);
  2951. if (sysc_flags != oh->class->sysc->sysc_flags)
  2952. dev_warn(dev, "sysc_flags %08x != %08x\n", sysc_flags,
  2953. oh->class->sysc->sysc_flags);
  2954. if (idlemodes != oh->class->sysc->idlemodes)
  2955. dev_warn(dev, "idlemodes %08x != %08x\n", idlemodes,
  2956. oh->class->sysc->idlemodes);
  2957. if (data->cfg->srst_udelay != oh->class->sysc->srst_udelay)
  2958. dev_warn(dev, "srst_udelay %i != %i\n",
  2959. data->cfg->srst_udelay,
  2960. oh->class->sysc->srst_udelay);
  2961. return 0;
  2962. }
  2963. /**
  2964. * omap_hwmod_allocate_module - allocate new module
  2965. * @dev: struct device
  2966. * @oh: module
  2967. * @sysc_fields: sysc register bits
  2968. * @rev_offs: revision register offset
  2969. * @sysc_offs: sysconfig register offset
  2970. * @syss_offs: sysstatus register offset
  2971. * @sysc_flags: sysc specific flags
  2972. * @idlemodes: sysc supported idlemodes
  2973. *
  2974. * Note that the allocations here cannot use devm as ti-sysc can rebind.
  2975. */
  2976. int omap_hwmod_allocate_module(struct device *dev, struct omap_hwmod *oh,
  2977. const struct ti_sysc_module_data *data,
  2978. struct sysc_regbits *sysc_fields,
  2979. s32 rev_offs, s32 sysc_offs, s32 syss_offs,
  2980. u32 sysc_flags, u32 idlemodes)
  2981. {
  2982. struct omap_hwmod_class_sysconfig *sysc;
  2983. struct omap_hwmod_class *class;
  2984. void __iomem *regs = NULL;
  2985. unsigned long flags;
  2986. int ret = 0;
  2987. sysc = kzalloc(sizeof(*sysc), GFP_KERNEL);
  2988. if (!sysc)
  2989. return -ENOMEM;
  2990. sysc->sysc_fields = sysc_fields;
  2991. sysc->rev_offs = rev_offs;
  2992. sysc->sysc_offs = sysc_offs;
  2993. sysc->syss_offs = syss_offs;
  2994. sysc->sysc_flags = sysc_flags;
  2995. sysc->idlemodes = idlemodes;
  2996. sysc->srst_udelay = data->cfg->srst_udelay;
  2997. if (!oh->_mpu_rt_va) {
  2998. regs = ioremap(data->module_pa,
  2999. data->module_size);
  3000. if (!regs) {
  3001. ret = -ENOMEM;
  3002. goto err;
  3003. }
  3004. }
  3005. /*
  3006. * We need new oh->class as the other devices in the same class
  3007. * may not yet have ioremapped their registers.
  3008. */
  3009. class = kmemdup(oh->class, sizeof(*oh->class), GFP_KERNEL);
  3010. if (!class) {
  3011. ret = -ENOMEM;
  3012. goto err;
  3013. }
  3014. class->sysc = sysc;
  3015. spin_lock_irqsave(&oh->_lock, flags);
  3016. if (regs)
  3017. oh->_mpu_rt_va = regs;
  3018. oh->class = class;
  3019. oh->_state = _HWMOD_STATE_INITIALIZED;
  3020. _setup(oh, NULL);
  3021. spin_unlock_irqrestore(&oh->_lock, flags);
  3022. return 0;
  3023. err:
  3024. kfree(sysc);
  3025. return ret;
  3026. }
  3027. /**
  3028. * omap_hwmod_init_module - initialize new module
  3029. * @dev: struct device
  3030. * @data: module data
  3031. * @cookie: cookie for the caller to use for later calls
  3032. */
  3033. int omap_hwmod_init_module(struct device *dev,
  3034. const struct ti_sysc_module_data *data,
  3035. struct ti_sysc_cookie *cookie)
  3036. {
  3037. struct omap_hwmod *oh;
  3038. struct sysc_regbits *sysc_fields;
  3039. s32 rev_offs, sysc_offs, syss_offs;
  3040. u32 sysc_flags, idlemodes;
  3041. int error;
  3042. if (!dev || !data)
  3043. return -EINVAL;
  3044. oh = _lookup(data->name);
  3045. if (!oh)
  3046. return -ENODEV;
  3047. cookie->data = oh;
  3048. error = omap_hwmod_init_regbits(dev, data, &sysc_fields);
  3049. if (error)
  3050. return error;
  3051. error = omap_hwmod_init_reg_offs(dev, data, &rev_offs,
  3052. &sysc_offs, &syss_offs);
  3053. if (error)
  3054. return error;
  3055. error = omap_hwmod_init_sysc_flags(dev, data, &sysc_flags);
  3056. if (error)
  3057. return error;
  3058. error = omap_hwmod_init_idlemodes(dev, data, &idlemodes);
  3059. if (error)
  3060. return error;
  3061. if (data->cfg->quirks & SYSC_QUIRK_NO_IDLE_ON_INIT)
  3062. oh->flags |= HWMOD_INIT_NO_IDLE;
  3063. if (data->cfg->quirks & SYSC_QUIRK_NO_RESET_ON_INIT)
  3064. oh->flags |= HWMOD_INIT_NO_RESET;
  3065. error = omap_hwmod_check_module(dev, oh, data, sysc_fields,
  3066. rev_offs, sysc_offs, syss_offs,
  3067. sysc_flags, idlemodes);
  3068. if (!error)
  3069. return error;
  3070. return omap_hwmod_allocate_module(dev, oh, data, sysc_fields,
  3071. rev_offs, sysc_offs, syss_offs,
  3072. sysc_flags, idlemodes);
  3073. }
  3074. /**
  3075. * omap_hwmod_setup_earlycon_flags - set up flags for early console
  3076. *
  3077. * Enable DEBUG_OMAPUART_FLAGS for uart hwmod that is being used as
  3078. * early concole so that hwmod core doesn't reset and keep it in idle
  3079. * that specific uart.
  3080. */
  3081. #ifdef CONFIG_SERIAL_EARLYCON
  3082. static void __init omap_hwmod_setup_earlycon_flags(void)
  3083. {
  3084. struct device_node *np;
  3085. struct omap_hwmod *oh;
  3086. const char *uart;
  3087. np = of_find_node_by_path("/chosen");
  3088. if (np) {
  3089. uart = of_get_property(np, "stdout-path", NULL);
  3090. if (uart) {
  3091. np = of_find_node_by_path(uart);
  3092. if (np) {
  3093. uart = of_get_property(np, "ti,hwmods", NULL);
  3094. oh = omap_hwmod_lookup(uart);
  3095. if (!oh) {
  3096. uart = of_get_property(np->parent,
  3097. "ti,hwmods",
  3098. NULL);
  3099. oh = omap_hwmod_lookup(uart);
  3100. }
  3101. if (oh)
  3102. oh->flags |= DEBUG_OMAPUART_FLAGS;
  3103. }
  3104. }
  3105. }
  3106. }
  3107. #endif
  3108. /**
  3109. * omap_hwmod_setup_all - set up all registered IP blocks
  3110. *
  3111. * Initialize and set up all IP blocks registered with the hwmod code.
  3112. * Must be called after omap2_clk_init(). Resolves the struct clk
  3113. * names to struct clk pointers for each registered omap_hwmod. Also
  3114. * calls _setup() on each hwmod. Returns 0 upon success.
  3115. */
  3116. static int __init omap_hwmod_setup_all(void)
  3117. {
  3118. _ensure_mpu_hwmod_is_setup(NULL);
  3119. omap_hwmod_for_each(_init, NULL);
  3120. #ifdef CONFIG_SERIAL_EARLYCON
  3121. omap_hwmod_setup_earlycon_flags();
  3122. #endif
  3123. omap_hwmod_for_each(_setup, NULL);
  3124. return 0;
  3125. }
  3126. omap_postcore_initcall(omap_hwmod_setup_all);
  3127. /**
  3128. * omap_hwmod_enable_reidle - add an omap_hwmod to reidle list
  3129. * @oh: struct omap_hwmod *
  3130. *
  3131. * Adds the omap_hwmod to the oh_reidle_list so it will gets enabled then idled
  3132. * after each suspend cycle. Returns 0 on success.
  3133. */
  3134. int omap_hwmod_enable_reidle(struct omap_hwmod *oh)
  3135. {
  3136. struct omap_hwmod_list *oh_list_item = NULL;
  3137. oh_list_item = kzalloc(sizeof(*oh_list_item), GFP_KERNEL);
  3138. if (!oh_list_item)
  3139. return -ENOMEM;
  3140. oh_list_item->oh = oh;
  3141. list_add(&oh_list_item->oh_list, &oh_reidle_list);
  3142. pr_debug("omap_hwmod: %s: added to reidle list\n", oh->name);
  3143. return 0;
  3144. }
  3145. /**
  3146. * omap_hwmod_disable_reidle - remove an omap_hwmod from reidle list
  3147. * @oh: struct omap_hwmod *
  3148. *
  3149. * Remove the omap_hwmod from the oh_reidle_list. Returns 0 on success.
  3150. */
  3151. int omap_hwmod_disable_reidle(struct omap_hwmod *oh)
  3152. {
  3153. struct omap_hwmod_list *li, *oh_list_item = NULL;
  3154. list_for_each_entry_safe(oh_list_item, li, &oh_reidle_list, oh_list) {
  3155. if (oh_list_item->oh == oh) {
  3156. list_del(&oh_list_item->oh_list);
  3157. pr_debug("omap_hwmod: %s: removed from reidle list\n",
  3158. oh->name);
  3159. kfree(oh_list_item);
  3160. }
  3161. }
  3162. return 0;
  3163. }
  3164. /**
  3165. * omap_hwmod_enable - enable an omap_hwmod
  3166. * @oh: struct omap_hwmod *
  3167. *
  3168. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  3169. * Returns -EINVAL on error or passes along the return value from _enable().
  3170. */
  3171. int omap_hwmod_enable(struct omap_hwmod *oh)
  3172. {
  3173. int r;
  3174. unsigned long flags;
  3175. if (!oh)
  3176. return -EINVAL;
  3177. spin_lock_irqsave(&oh->_lock, flags);
  3178. r = _enable(oh);
  3179. spin_unlock_irqrestore(&oh->_lock, flags);
  3180. return r;
  3181. }
  3182. /**
  3183. * omap_hwmod_idle - idle an omap_hwmod
  3184. * @oh: struct omap_hwmod *
  3185. *
  3186. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  3187. * Returns -EINVAL on error or passes along the return value from _idle().
  3188. */
  3189. int omap_hwmod_idle(struct omap_hwmod *oh)
  3190. {
  3191. int r;
  3192. unsigned long flags;
  3193. if (!oh)
  3194. return -EINVAL;
  3195. spin_lock_irqsave(&oh->_lock, flags);
  3196. r = _idle(oh);
  3197. spin_unlock_irqrestore(&oh->_lock, flags);
  3198. return r;
  3199. }
  3200. /**
  3201. * omap_hwmod_shutdown - shutdown an omap_hwmod
  3202. * @oh: struct omap_hwmod *
  3203. *
  3204. * Shutdown an omap_hwmod @oh. Intended to be called by
  3205. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  3206. * the return value from _shutdown().
  3207. */
  3208. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  3209. {
  3210. int r;
  3211. unsigned long flags;
  3212. if (!oh)
  3213. return -EINVAL;
  3214. spin_lock_irqsave(&oh->_lock, flags);
  3215. r = _shutdown(oh);
  3216. spin_unlock_irqrestore(&oh->_lock, flags);
  3217. return r;
  3218. }
  3219. /*
  3220. * IP block data retrieval functions
  3221. */
  3222. /**
  3223. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3224. * @oh: struct omap_hwmod *
  3225. *
  3226. * Return the powerdomain pointer associated with the OMAP module
  3227. * @oh's main clock. If @oh does not have a main clk, return the
  3228. * powerdomain associated with the interface clock associated with the
  3229. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3230. * instead?) Returns NULL on error, or a struct powerdomain * on
  3231. * success.
  3232. */
  3233. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3234. {
  3235. struct clk *c;
  3236. struct omap_hwmod_ocp_if *oi;
  3237. struct clockdomain *clkdm;
  3238. struct clk_hw_omap *clk;
  3239. struct clk_hw *hw;
  3240. if (!oh)
  3241. return NULL;
  3242. if (oh->clkdm)
  3243. return oh->clkdm->pwrdm.ptr;
  3244. if (oh->_clk) {
  3245. c = oh->_clk;
  3246. } else {
  3247. oi = _find_mpu_rt_port(oh);
  3248. if (!oi)
  3249. return NULL;
  3250. c = oi->_clk;
  3251. }
  3252. hw = __clk_get_hw(c);
  3253. if (!hw)
  3254. return NULL;
  3255. clk = to_clk_hw_omap(hw);
  3256. if (!clk)
  3257. return NULL;
  3258. clkdm = clk->clkdm;
  3259. if (!clkdm)
  3260. return NULL;
  3261. return clkdm->pwrdm.ptr;
  3262. }
  3263. /**
  3264. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3265. * @oh: struct omap_hwmod *
  3266. *
  3267. * Returns the virtual address corresponding to the beginning of the
  3268. * module's register target, in the address range that is intended to
  3269. * be used by the MPU. Returns the virtual address upon success or NULL
  3270. * upon error.
  3271. */
  3272. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3273. {
  3274. if (!oh)
  3275. return NULL;
  3276. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3277. return NULL;
  3278. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3279. return NULL;
  3280. return oh->_mpu_rt_va;
  3281. }
  3282. /*
  3283. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3284. * for context save/restore operations?
  3285. */
  3286. /**
  3287. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3288. * @oh: struct omap_hwmod *
  3289. *
  3290. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3291. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3292. * this IP block if it has dynamic mux entries. Eventually this
  3293. * should set PRCM wakeup registers to cause the PRCM to receive
  3294. * wakeup events from the module. Does not set any wakeup routing
  3295. * registers beyond this point - if the module is to wake up any other
  3296. * module or subsystem, that must be set separately. Called by
  3297. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3298. */
  3299. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3300. {
  3301. unsigned long flags;
  3302. u32 v;
  3303. spin_lock_irqsave(&oh->_lock, flags);
  3304. if (oh->class->sysc &&
  3305. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3306. v = oh->_sysc_cache;
  3307. _enable_wakeup(oh, &v);
  3308. _write_sysconfig(v, oh);
  3309. }
  3310. spin_unlock_irqrestore(&oh->_lock, flags);
  3311. return 0;
  3312. }
  3313. /**
  3314. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3315. * @oh: struct omap_hwmod *
  3316. *
  3317. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3318. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3319. * events for this IP block if it has dynamic mux entries. Eventually
  3320. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3321. * wakeup events from the module. Does not set any wakeup routing
  3322. * registers beyond this point - if the module is to wake up any other
  3323. * module or subsystem, that must be set separately. Called by
  3324. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3325. */
  3326. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3327. {
  3328. unsigned long flags;
  3329. u32 v;
  3330. spin_lock_irqsave(&oh->_lock, flags);
  3331. if (oh->class->sysc &&
  3332. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3333. v = oh->_sysc_cache;
  3334. _disable_wakeup(oh, &v);
  3335. _write_sysconfig(v, oh);
  3336. }
  3337. spin_unlock_irqrestore(&oh->_lock, flags);
  3338. return 0;
  3339. }
  3340. /**
  3341. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3342. * contained in the hwmod module.
  3343. * @oh: struct omap_hwmod *
  3344. * @name: name of the reset line to lookup and assert
  3345. *
  3346. * Some IP like dsp, ipu or iva contain processor that require
  3347. * an HW reset line to be assert / deassert in order to enable fully
  3348. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3349. * yet supported on this OMAP; otherwise, passes along the return value
  3350. * from _assert_hardreset().
  3351. */
  3352. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3353. {
  3354. int ret;
  3355. unsigned long flags;
  3356. if (!oh)
  3357. return -EINVAL;
  3358. spin_lock_irqsave(&oh->_lock, flags);
  3359. ret = _assert_hardreset(oh, name);
  3360. spin_unlock_irqrestore(&oh->_lock, flags);
  3361. return ret;
  3362. }
  3363. /**
  3364. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3365. * contained in the hwmod module.
  3366. * @oh: struct omap_hwmod *
  3367. * @name: name of the reset line to look up and deassert
  3368. *
  3369. * Some IP like dsp, ipu or iva contain processor that require
  3370. * an HW reset line to be assert / deassert in order to enable fully
  3371. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3372. * yet supported on this OMAP; otherwise, passes along the return value
  3373. * from _deassert_hardreset().
  3374. */
  3375. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3376. {
  3377. int ret;
  3378. unsigned long flags;
  3379. if (!oh)
  3380. return -EINVAL;
  3381. spin_lock_irqsave(&oh->_lock, flags);
  3382. ret = _deassert_hardreset(oh, name);
  3383. spin_unlock_irqrestore(&oh->_lock, flags);
  3384. return ret;
  3385. }
  3386. /**
  3387. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3388. * @classname: struct omap_hwmod_class name to search for
  3389. * @fn: callback function pointer to call for each hwmod in class @classname
  3390. * @user: arbitrary context data to pass to the callback function
  3391. *
  3392. * For each omap_hwmod of class @classname, call @fn.
  3393. * If the callback function returns something other than
  3394. * zero, the iterator is terminated, and the callback function's return
  3395. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3396. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3397. */
  3398. int omap_hwmod_for_each_by_class(const char *classname,
  3399. int (*fn)(struct omap_hwmod *oh,
  3400. void *user),
  3401. void *user)
  3402. {
  3403. struct omap_hwmod *temp_oh;
  3404. int ret = 0;
  3405. if (!classname || !fn)
  3406. return -EINVAL;
  3407. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3408. __func__, classname);
  3409. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3410. if (!strcmp(temp_oh->class->name, classname)) {
  3411. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3412. __func__, temp_oh->name);
  3413. ret = (*fn)(temp_oh, user);
  3414. if (ret)
  3415. break;
  3416. }
  3417. }
  3418. if (ret)
  3419. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3420. __func__, ret);
  3421. return ret;
  3422. }
  3423. /**
  3424. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3425. * @oh: struct omap_hwmod *
  3426. * @state: state that _setup() should leave the hwmod in
  3427. *
  3428. * Sets the hwmod state that @oh will enter at the end of _setup()
  3429. * (called by omap_hwmod_setup_*()). See also the documentation
  3430. * for _setup_postsetup(), above. Returns 0 upon success or
  3431. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3432. * in the wrong state.
  3433. */
  3434. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3435. {
  3436. int ret;
  3437. unsigned long flags;
  3438. if (!oh)
  3439. return -EINVAL;
  3440. if (state != _HWMOD_STATE_DISABLED &&
  3441. state != _HWMOD_STATE_ENABLED &&
  3442. state != _HWMOD_STATE_IDLE)
  3443. return -EINVAL;
  3444. spin_lock_irqsave(&oh->_lock, flags);
  3445. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3446. ret = -EINVAL;
  3447. goto ohsps_unlock;
  3448. }
  3449. oh->_postsetup_state = state;
  3450. ret = 0;
  3451. ohsps_unlock:
  3452. spin_unlock_irqrestore(&oh->_lock, flags);
  3453. return ret;
  3454. }
  3455. /**
  3456. * omap_hwmod_get_context_loss_count - get lost context count
  3457. * @oh: struct omap_hwmod *
  3458. *
  3459. * Returns the context loss count of associated @oh
  3460. * upon success, or zero if no context loss data is available.
  3461. *
  3462. * On OMAP4, this queries the per-hwmod context loss register,
  3463. * assuming one exists. If not, or on OMAP2/3, this queries the
  3464. * enclosing powerdomain context loss count.
  3465. */
  3466. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3467. {
  3468. struct powerdomain *pwrdm;
  3469. int ret = 0;
  3470. if (soc_ops.get_context_lost)
  3471. return soc_ops.get_context_lost(oh);
  3472. pwrdm = omap_hwmod_get_pwrdm(oh);
  3473. if (pwrdm)
  3474. ret = pwrdm_get_context_loss_count(pwrdm);
  3475. return ret;
  3476. }
  3477. static int cpu_notifier(struct notifier_block *nb, unsigned long cmd, void *v)
  3478. {
  3479. switch (cmd) {
  3480. case CPU_CLUSTER_PM_ENTER:
  3481. if (enable_off_mode)
  3482. omap_hwmods_rst_save_context();
  3483. break;
  3484. case CPU_CLUSTER_PM_EXIT:
  3485. if (enable_off_mode)
  3486. omap_hwmods_rst_restore_context();
  3487. break;
  3488. }
  3489. return NOTIFY_OK;
  3490. }
  3491. /**
  3492. * omap_hwmod_init - initialize the hwmod code
  3493. *
  3494. * Sets up some function pointers needed by the hwmod code to operate on the
  3495. * currently-booted SoC. Intended to be called once during kernel init
  3496. * before any hwmods are registered. No return value.
  3497. */
  3498. void __init omap_hwmod_init(void)
  3499. {
  3500. static struct notifier_block nb;
  3501. if (cpu_is_omap24xx()) {
  3502. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3503. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3504. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3505. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3506. } else if (cpu_is_omap34xx()) {
  3507. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3508. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3509. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3510. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3511. soc_ops.init_clkdm = _init_clkdm;
  3512. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3513. soc_ops.enable_module = _omap4_enable_module;
  3514. soc_ops.disable_module = _omap4_disable_module;
  3515. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3516. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3517. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3518. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3519. soc_ops.init_clkdm = _init_clkdm;
  3520. soc_ops.update_context_lost = _omap4_update_context_lost;
  3521. soc_ops.get_context_lost = _omap4_get_context_lost;
  3522. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3523. soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
  3524. } else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() ||
  3525. soc_is_am43xx()) {
  3526. soc_ops.enable_module = _omap4_enable_module;
  3527. soc_ops.disable_module = _omap4_disable_module;
  3528. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3529. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3530. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3531. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3532. soc_ops.init_clkdm = _init_clkdm;
  3533. soc_ops.disable_direct_prcm = _omap4_disable_direct_prcm;
  3534. soc_ops.xlate_clkctrl = _omap4_xlate_clkctrl;
  3535. } else {
  3536. WARN(1, "omap_hwmod: unknown SoC type\n");
  3537. }
  3538. _init_clkctrl_providers();
  3539. /* Only AM43XX can lose prm context during rtc-ddr suspend */
  3540. if (soc_is_am43xx()) {
  3541. nb.notifier_call = cpu_notifier;
  3542. cpu_pm_register_notifier(&nb);
  3543. }
  3544. inited = true;
  3545. }
  3546. /**
  3547. * omap_hwmod_setup_reidle - add hwmods to reidle list and register notifier
  3548. *
  3549. * Returns 0 on success.
  3550. */
  3551. int omap_hwmod_setup_reidle(void)
  3552. {
  3553. omap_hwmod_for_each(_setup_reidle, NULL);
  3554. if (!list_empty(&oh_reidle_list))
  3555. register_pm_notifier(&pm_nb);
  3556. return 0;
  3557. }
  3558. /**
  3559. * omap_hwmod_get_main_clk - get pointer to main clock name
  3560. * @oh: struct omap_hwmod *
  3561. *
  3562. * Returns the main clock name assocated with @oh upon success,
  3563. * or NULL if @oh is NULL.
  3564. */
  3565. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3566. {
  3567. if (!oh)
  3568. return NULL;
  3569. return oh->main_clk;
  3570. }
  3571. /**
  3572. * omap_hwmod_rst_save_context - Saves the HW reset line state of submodules
  3573. * @oh: struct omap_hwmod *
  3574. * @unused: (unused, caller should pass NULL)
  3575. *
  3576. * Saves the HW reset line state of all the submodules in the hwmod
  3577. */
  3578. static int omap_hwmod_rst_save_context(struct omap_hwmod *oh, void *unused)
  3579. {
  3580. int i;
  3581. for (i = 0; i < oh->rst_lines_cnt; i++)
  3582. oh->rst_lines[i].context =
  3583. _read_hardreset(oh, oh->rst_lines[i].name);
  3584. return 0;
  3585. }
  3586. /**
  3587. * omap_hwmod_rst_restore_context - Restores the HW reset line state of
  3588. * submodules
  3589. * @oh: struct omap_hwmod *
  3590. * @unused: (unused, caller should pass NULL)
  3591. *
  3592. * Restores the HW reset line state of all the submodules in the hwmod
  3593. */
  3594. static int omap_hwmod_rst_restore_context(struct omap_hwmod *oh, void *unused)
  3595. {
  3596. int i;
  3597. for (i = 0; i < oh->rst_lines_cnt; i++)
  3598. if (oh->rst_lines[i].context)
  3599. _assert_hardreset(oh, oh->rst_lines[i].name);
  3600. else
  3601. _deassert_hardreset(oh, oh->rst_lines[i].name);
  3602. return 0;
  3603. }
  3604. /**
  3605. * omap_hwmods_rst_save_context - Saves the HW reset line state for all hwmods
  3606. *
  3607. * Saves the HW reset line state of all the registered hwmods
  3608. */
  3609. void omap_hwmods_rst_save_context(void)
  3610. {
  3611. omap_hwmod_for_each(omap_hwmod_rst_save_context, NULL);
  3612. }
  3613. /**
  3614. * omap_hwmods_rst_restore_context - Restores the HW reset line state for all hwmods
  3615. *
  3616. * Restores the HW reset line state of all the registered hwmods
  3617. */
  3618. void omap_hwmods_rst_restore_context(void)
  3619. {
  3620. omap_hwmod_for_each(omap_hwmod_rst_restore_context, NULL);
  3621. }