time.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /*
  2. * linux/arch/unicore32/kernel/time.c
  3. *
  4. * Code specific to PKUnity SoC and UniCore ISA
  5. *
  6. * Maintained by GUAN Xue-tao <gxt@mprc.pku.edu.cn>
  7. * Copyright (C) 2001-2010 Guan Xuetao
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/errno.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/irq.h>
  17. #include <linux/timex.h>
  18. #include <linux/clockchips.h>
  19. #include <mach/hardware.h>
  20. #define MIN_OSCR_DELTA 2
  21. static irqreturn_t puv3_ost0_interrupt(int irq, void *dev_id)
  22. {
  23. struct clock_event_device *c = dev_id;
  24. /* Disarm the compare/match, signal the event. */
  25. OST_OIER &= ~OST_OIER_E0;
  26. OST_OSSR &= ~OST_OSSR_M0;
  27. c->event_handler(c);
  28. return IRQ_HANDLED;
  29. }
  30. static int
  31. puv3_osmr0_set_next_event(unsigned long delta, struct clock_event_device *c)
  32. {
  33. unsigned long next, oscr;
  34. OST_OIER |= OST_OIER_E0;
  35. next = OST_OSCR + delta;
  36. OST_OSMR0 = next;
  37. oscr = OST_OSCR;
  38. return (signed)(next - oscr) <= MIN_OSCR_DELTA ? -ETIME : 0;
  39. }
  40. static void
  41. puv3_osmr0_set_mode(enum clock_event_mode mode, struct clock_event_device *c)
  42. {
  43. switch (mode) {
  44. case CLOCK_EVT_MODE_ONESHOT:
  45. case CLOCK_EVT_MODE_UNUSED:
  46. case CLOCK_EVT_MODE_SHUTDOWN:
  47. OST_OIER &= ~OST_OIER_E0;
  48. OST_OSSR &= ~OST_OSSR_M0;
  49. break;
  50. case CLOCK_EVT_MODE_RESUME:
  51. case CLOCK_EVT_MODE_PERIODIC:
  52. break;
  53. }
  54. }
  55. static struct clock_event_device ckevt_puv3_osmr0 = {
  56. .name = "osmr0",
  57. .features = CLOCK_EVT_FEAT_ONESHOT,
  58. #ifdef CONFIG_ARCH_FPGA
  59. .shift = 18, /* correct shift val: 16, but warn_on_slowpath */
  60. #else
  61. .shift = 30,
  62. #endif
  63. .rating = 200,
  64. .set_next_event = puv3_osmr0_set_next_event,
  65. .set_mode = puv3_osmr0_set_mode,
  66. };
  67. static cycle_t puv3_read_oscr(struct clocksource *cs)
  68. {
  69. return OST_OSCR;
  70. }
  71. static struct clocksource cksrc_puv3_oscr = {
  72. .name = "oscr",
  73. .rating = 200,
  74. .read = puv3_read_oscr,
  75. .mask = CLOCKSOURCE_MASK(32),
  76. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  77. };
  78. static struct irqaction puv3_timer_irq = {
  79. .name = "ost0",
  80. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  81. .handler = puv3_ost0_interrupt,
  82. .dev_id = &ckevt_puv3_osmr0,
  83. };
  84. void __init time_init(void)
  85. {
  86. OST_OIER = 0; /* disable any timer interrupts */
  87. OST_OSSR = 0; /* clear status on all timers */
  88. ckevt_puv3_osmr0.mult =
  89. div_sc(CLOCK_TICK_RATE, NSEC_PER_SEC, ckevt_puv3_osmr0.shift);
  90. ckevt_puv3_osmr0.max_delta_ns =
  91. clockevent_delta2ns(0x7fffffff, &ckevt_puv3_osmr0);
  92. ckevt_puv3_osmr0.min_delta_ns =
  93. clockevent_delta2ns(MIN_OSCR_DELTA * 2, &ckevt_puv3_osmr0) + 1;
  94. ckevt_puv3_osmr0.cpumask = cpumask_of(0);
  95. setup_irq(IRQ_TIMER0, &puv3_timer_irq);
  96. clocksource_register_hz(&cksrc_puv3_oscr, CLOCK_TICK_RATE);
  97. clockevents_register_device(&ckevt_puv3_osmr0);
  98. }
  99. #ifdef CONFIG_PM
  100. unsigned long osmr[4], oier;
  101. void puv3_timer_suspend(void)
  102. {
  103. osmr[0] = OST_OSMR0;
  104. osmr[1] = OST_OSMR1;
  105. osmr[2] = OST_OSMR2;
  106. osmr[3] = OST_OSMR3;
  107. oier = OST_OIER;
  108. }
  109. void puv3_timer_resume(void)
  110. {
  111. OST_OSSR = 0;
  112. OST_OSMR0 = osmr[0];
  113. OST_OSMR1 = osmr[1];
  114. OST_OSMR2 = osmr[2];
  115. OST_OSMR3 = osmr[3];
  116. OST_OIER = oier;
  117. /*
  118. * OSMR0 is the system timer: make sure OSCR is sufficiently behind
  119. */
  120. OST_OSCR = OST_OSMR0 - LATCH;
  121. }
  122. #else
  123. void puv3_timer_suspend(void) { };
  124. void puv3_timer_resume(void) { };
  125. #endif