imx6qdl-sabreauto.dtsi 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <dt-bindings/gpio/gpio.h>
  13. / {
  14. memory {
  15. reg = <0x10000000 0x80000000>;
  16. };
  17. leds {
  18. compatible = "gpio-leds";
  19. pinctrl-names = "default";
  20. pinctrl-0 = <&pinctrl_gpio_leds>;
  21. user {
  22. label = "debug";
  23. gpios = <&gpio5 15 GPIO_ACTIVE_HIGH>;
  24. };
  25. };
  26. sound-spdif {
  27. compatible = "fsl,imx-audio-spdif",
  28. "fsl,imx-sabreauto-spdif";
  29. model = "imx-spdif";
  30. spdif-controller = <&spdif>;
  31. spdif-in;
  32. };
  33. backlight {
  34. compatible = "pwm-backlight";
  35. pwms = <&pwm3 0 5000000>;
  36. brightness-levels = <0 4 8 16 32 64 128 255>;
  37. default-brightness-level = <7>;
  38. status = "okay";
  39. };
  40. };
  41. &ecspi1 {
  42. fsl,spi-num-chipselects = <1>;
  43. cs-gpios = <&gpio3 19 0>;
  44. pinctrl-names = "default";
  45. pinctrl-0 = <&pinctrl_ecspi1 &pinctrl_ecspi1_cs>;
  46. status = "disabled"; /* pin conflict with WEIM NOR */
  47. flash: m25p80@0 {
  48. #address-cells = <1>;
  49. #size-cells = <1>;
  50. compatible = "st,m25p32";
  51. spi-max-frequency = <20000000>;
  52. reg = <0>;
  53. };
  54. };
  55. &fec {
  56. pinctrl-names = "default";
  57. pinctrl-0 = <&pinctrl_enet>;
  58. phy-mode = "rgmii";
  59. interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>,
  60. <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
  61. status = "okay";
  62. };
  63. &gpmi {
  64. pinctrl-names = "default";
  65. pinctrl-0 = <&pinctrl_gpmi_nand>;
  66. status = "okay";
  67. };
  68. &i2c2 {
  69. clock-frequency = <100000>;
  70. pinctrl-names = "default";
  71. pinctrl-0 = <&pinctrl_i2c2>;
  72. status = "okay";
  73. pmic: pfuze100@08 {
  74. compatible = "fsl,pfuze100";
  75. reg = <0x08>;
  76. regulators {
  77. sw1a_reg: sw1ab {
  78. regulator-min-microvolt = <300000>;
  79. regulator-max-microvolt = <1875000>;
  80. regulator-boot-on;
  81. regulator-always-on;
  82. regulator-ramp-delay = <6250>;
  83. };
  84. sw1c_reg: sw1c {
  85. regulator-min-microvolt = <300000>;
  86. regulator-max-microvolt = <1875000>;
  87. regulator-boot-on;
  88. regulator-always-on;
  89. regulator-ramp-delay = <6250>;
  90. };
  91. sw2_reg: sw2 {
  92. regulator-min-microvolt = <800000>;
  93. regulator-max-microvolt = <3300000>;
  94. regulator-boot-on;
  95. regulator-always-on;
  96. };
  97. sw3a_reg: sw3a {
  98. regulator-min-microvolt = <400000>;
  99. regulator-max-microvolt = <1975000>;
  100. regulator-boot-on;
  101. regulator-always-on;
  102. };
  103. sw3b_reg: sw3b {
  104. regulator-min-microvolt = <400000>;
  105. regulator-max-microvolt = <1975000>;
  106. regulator-boot-on;
  107. regulator-always-on;
  108. };
  109. sw4_reg: sw4 {
  110. regulator-min-microvolt = <800000>;
  111. regulator-max-microvolt = <3300000>;
  112. };
  113. swbst_reg: swbst {
  114. regulator-min-microvolt = <5000000>;
  115. regulator-max-microvolt = <5150000>;
  116. };
  117. snvs_reg: vsnvs {
  118. regulator-min-microvolt = <1000000>;
  119. regulator-max-microvolt = <3000000>;
  120. regulator-boot-on;
  121. regulator-always-on;
  122. };
  123. vref_reg: vrefddr {
  124. regulator-boot-on;
  125. regulator-always-on;
  126. };
  127. vgen1_reg: vgen1 {
  128. regulator-min-microvolt = <800000>;
  129. regulator-max-microvolt = <1550000>;
  130. };
  131. vgen2_reg: vgen2 {
  132. regulator-min-microvolt = <800000>;
  133. regulator-max-microvolt = <1550000>;
  134. };
  135. vgen3_reg: vgen3 {
  136. regulator-min-microvolt = <1800000>;
  137. regulator-max-microvolt = <3300000>;
  138. };
  139. vgen4_reg: vgen4 {
  140. regulator-min-microvolt = <1800000>;
  141. regulator-max-microvolt = <3300000>;
  142. regulator-always-on;
  143. };
  144. vgen5_reg: vgen5 {
  145. regulator-min-microvolt = <1800000>;
  146. regulator-max-microvolt = <3300000>;
  147. regulator-always-on;
  148. };
  149. vgen6_reg: vgen6 {
  150. regulator-min-microvolt = <1800000>;
  151. regulator-max-microvolt = <3300000>;
  152. regulator-always-on;
  153. };
  154. };
  155. };
  156. };
  157. &i2c3 {
  158. pinctrl-names = "default";
  159. pinctrl-0 = <&pinctrl_i2c3>;
  160. status = "okay";
  161. max7310_a: gpio@30 {
  162. compatible = "maxim,max7310";
  163. reg = <0x30>;
  164. gpio-controller;
  165. #gpio-cells = <2>;
  166. };
  167. max7310_b: gpio@32 {
  168. compatible = "maxim,max7310";
  169. reg = <0x32>;
  170. gpio-controller;
  171. #gpio-cells = <2>;
  172. };
  173. max7310_c: gpio@34 {
  174. compatible = "maxim,max7310";
  175. reg = <0x34>;
  176. gpio-controller;
  177. #gpio-cells = <2>;
  178. };
  179. };
  180. &iomuxc {
  181. pinctrl-names = "default";
  182. pinctrl-0 = <&pinctrl_hog>;
  183. imx6qdl-sabreauto {
  184. pinctrl_hog: hoggrp {
  185. fsl,pins = <
  186. MX6QDL_PAD_NANDF_CS2__GPIO6_IO15 0x80000000
  187. MX6QDL_PAD_SD2_DAT2__GPIO1_IO13 0x80000000
  188. MX6QDL_PAD_GPIO_18__SD3_VSELECT 0x17059
  189. >;
  190. };
  191. pinctrl_ecspi1: ecspi1grp {
  192. fsl,pins = <
  193. MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  194. MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  195. MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  196. >;
  197. };
  198. pinctrl_ecspi1_cs: ecspi1cs {
  199. fsl,pins = <
  200. MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x80000000
  201. >;
  202. };
  203. pinctrl_enet: enetgrp {
  204. fsl,pins = <
  205. MX6QDL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0
  206. MX6QDL_PAD_KEY_COL2__ENET_MDC 0x1b0b0
  207. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  208. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  209. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  210. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  211. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  212. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  213. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  214. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  215. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  216. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  217. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  218. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  219. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  220. MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1
  221. >;
  222. };
  223. pinctrl_gpio_leds: gpioledsgrp {
  224. fsl,pins = <
  225. MX6QDL_PAD_DISP0_DAT21__GPIO5_IO15 0x80000000
  226. >;
  227. };
  228. pinctrl_gpmi_nand: gpminandgrp {
  229. fsl,pins = <
  230. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  231. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  232. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  233. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  234. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  235. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  236. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  237. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  238. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  239. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  240. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  241. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  242. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  243. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  244. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  245. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  246. MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1
  247. >;
  248. };
  249. pinctrl_i2c2: i2c2grp {
  250. fsl,pins = <
  251. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  252. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  253. >;
  254. };
  255. pinctrl_i2c3: i2c3grp {
  256. fsl,pins = <
  257. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  258. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  259. >;
  260. };
  261. pinctrl_pwm3: pwm1grp {
  262. fsl,pins = <
  263. MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1
  264. >;
  265. };
  266. pinctrl_spdif: spdifgrp {
  267. fsl,pins = <
  268. MX6QDL_PAD_KEY_COL3__SPDIF_IN 0x1b0b0
  269. >;
  270. };
  271. pinctrl_uart4: uart4grp {
  272. fsl,pins = <
  273. MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  274. MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  275. >;
  276. };
  277. pinctrl_usdhc3: usdhc3grp {
  278. fsl,pins = <
  279. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  280. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  281. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  282. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  283. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  284. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  285. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059
  286. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059
  287. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059
  288. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059
  289. >;
  290. };
  291. pinctrl_usdhc3_100mhz: usdhc3grp100mhz {
  292. fsl,pins = <
  293. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9
  294. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9
  295. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9
  296. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9
  297. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9
  298. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9
  299. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170b9
  300. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170b9
  301. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170b9
  302. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170b9
  303. >;
  304. };
  305. pinctrl_usdhc3_200mhz: usdhc3grp200mhz {
  306. fsl,pins = <
  307. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9
  308. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9
  309. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9
  310. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9
  311. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9
  312. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9
  313. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170f9
  314. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170f9
  315. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170f9
  316. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170f9
  317. >;
  318. };
  319. pinctrl_weim_cs0: weimcs0grp {
  320. fsl,pins = <
  321. MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
  322. >;
  323. };
  324. pinctrl_weim_nor: weimnorgrp {
  325. fsl,pins = <
  326. MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1
  327. MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1
  328. MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
  329. MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0
  330. MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0
  331. MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0
  332. MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0
  333. MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0
  334. MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0
  335. MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0
  336. MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0
  337. MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0
  338. MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0
  339. MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0
  340. MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0
  341. MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0
  342. MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0
  343. MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0
  344. MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0
  345. MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1
  346. MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1
  347. MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1
  348. MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1
  349. MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1
  350. MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1
  351. MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1
  352. MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1
  353. MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1
  354. MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1
  355. MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1
  356. MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1
  357. MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1
  358. MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1
  359. MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1
  360. MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1
  361. MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1
  362. MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1
  363. MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1
  364. MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1
  365. MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1
  366. MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1
  367. MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1
  368. MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1
  369. >;
  370. };
  371. };
  372. };
  373. &ldb {
  374. status = "okay";
  375. lvds-channel@0 {
  376. fsl,data-mapping = "spwg";
  377. fsl,data-width = <18>;
  378. status = "okay";
  379. display-timings {
  380. native-mode = <&timing0>;
  381. timing0: hsd100pxn1 {
  382. clock-frequency = <65000000>;
  383. hactive = <1024>;
  384. vactive = <768>;
  385. hback-porch = <220>;
  386. hfront-porch = <40>;
  387. vback-porch = <21>;
  388. vfront-porch = <7>;
  389. hsync-len = <60>;
  390. vsync-len = <10>;
  391. };
  392. };
  393. };
  394. };
  395. &pwm3 {
  396. pinctrl-names = "default";
  397. pinctrl-0 = <&pinctrl_pwm3>;
  398. status = "okay";
  399. };
  400. &spdif {
  401. pinctrl-names = "default";
  402. pinctrl-0 = <&pinctrl_spdif>;
  403. status = "okay";
  404. };
  405. &uart4 {
  406. pinctrl-names = "default";
  407. pinctrl-0 = <&pinctrl_uart4>;
  408. status = "okay";
  409. };
  410. &usdhc3 {
  411. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  412. pinctrl-0 = <&pinctrl_usdhc3>;
  413. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  414. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  415. cd-gpios = <&gpio6 15 0>;
  416. wp-gpios = <&gpio1 13 0>;
  417. status = "okay";
  418. };
  419. &weim {
  420. pinctrl-names = "default";
  421. pinctrl-0 = <&pinctrl_weim_nor &pinctrl_weim_cs0>;
  422. #address-cells = <2>;
  423. #size-cells = <1>;
  424. ranges = <0 0 0x08000000 0x08000000>;
  425. status = "disabled"; /* pin conflict with SPI NOR */
  426. nor@0,0 {
  427. compatible = "cfi-flash";
  428. reg = <0 0 0x02000000>;
  429. #address-cells = <1>;
  430. #size-cells = <1>;
  431. bank-width = <2>;
  432. fsl,weim-cs-timing = <0x00620081 0x00000001 0x1c022000
  433. 0x0000c000 0x1404a38e 0x00000000>;
  434. };
  435. };