amdgpu_vm.c 74 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/dma-fence-array.h>
  29. #include <linux/interval_tree_generic.h>
  30. #include <linux/idr.h>
  31. #include <drm/drmP.h>
  32. #include <drm/amdgpu_drm.h>
  33. #include "amdgpu.h"
  34. #include "amdgpu_trace.h"
  35. /*
  36. * PASID manager
  37. *
  38. * PASIDs are global address space identifiers that can be shared
  39. * between the GPU, an IOMMU and the driver. VMs on different devices
  40. * may use the same PASID if they share the same address
  41. * space. Therefore PASIDs are allocated using a global IDA. VMs are
  42. * looked up from the PASID per amdgpu_device.
  43. */
  44. static DEFINE_IDA(amdgpu_vm_pasid_ida);
  45. /**
  46. * amdgpu_vm_alloc_pasid - Allocate a PASID
  47. * @bits: Maximum width of the PASID in bits, must be at least 1
  48. *
  49. * Allocates a PASID of the given width while keeping smaller PASIDs
  50. * available if possible.
  51. *
  52. * Returns a positive integer on success. Returns %-EINVAL if bits==0.
  53. * Returns %-ENOSPC if no PASID was available. Returns %-ENOMEM on
  54. * memory allocation failure.
  55. */
  56. int amdgpu_vm_alloc_pasid(unsigned int bits)
  57. {
  58. int pasid = -EINVAL;
  59. for (bits = min(bits, 31U); bits > 0; bits--) {
  60. pasid = ida_simple_get(&amdgpu_vm_pasid_ida,
  61. 1U << (bits - 1), 1U << bits,
  62. GFP_KERNEL);
  63. if (pasid != -ENOSPC)
  64. break;
  65. }
  66. return pasid;
  67. }
  68. /**
  69. * amdgpu_vm_free_pasid - Free a PASID
  70. * @pasid: PASID to free
  71. */
  72. void amdgpu_vm_free_pasid(unsigned int pasid)
  73. {
  74. ida_simple_remove(&amdgpu_vm_pasid_ida, pasid);
  75. }
  76. /*
  77. * GPUVM
  78. * GPUVM is similar to the legacy gart on older asics, however
  79. * rather than there being a single global gart table
  80. * for the entire GPU, there are multiple VM page tables active
  81. * at any given time. The VM page tables can contain a mix
  82. * vram pages and system memory pages and system memory pages
  83. * can be mapped as snooped (cached system pages) or unsnooped
  84. * (uncached system pages).
  85. * Each VM has an ID associated with it and there is a page table
  86. * associated with each VMID. When execting a command buffer,
  87. * the kernel tells the the ring what VMID to use for that command
  88. * buffer. VMIDs are allocated dynamically as commands are submitted.
  89. * The userspace drivers maintain their own address space and the kernel
  90. * sets up their pages tables accordingly when they submit their
  91. * command buffers and a VMID is assigned.
  92. * Cayman/Trinity support up to 8 active VMs at any given time;
  93. * SI supports 16.
  94. */
  95. #define START(node) ((node)->start)
  96. #define LAST(node) ((node)->last)
  97. INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
  98. START, LAST, static, amdgpu_vm_it)
  99. #undef START
  100. #undef LAST
  101. /* Local structure. Encapsulate some VM table update parameters to reduce
  102. * the number of function parameters
  103. */
  104. struct amdgpu_pte_update_params {
  105. /* amdgpu device we do this update for */
  106. struct amdgpu_device *adev;
  107. /* optional amdgpu_vm we do this update for */
  108. struct amdgpu_vm *vm;
  109. /* address where to copy page table entries from */
  110. uint64_t src;
  111. /* indirect buffer to fill with commands */
  112. struct amdgpu_ib *ib;
  113. /* Function which actually does the update */
  114. void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
  115. uint64_t addr, unsigned count, uint32_t incr,
  116. uint64_t flags);
  117. /* The next two are used during VM update by CPU
  118. * DMA addresses to use for mapping
  119. * Kernel pointer of PD/PT BO that needs to be updated
  120. */
  121. dma_addr_t *pages_addr;
  122. void *kptr;
  123. };
  124. /* Helper to disable partial resident texture feature from a fence callback */
  125. struct amdgpu_prt_cb {
  126. struct amdgpu_device *adev;
  127. struct dma_fence_cb cb;
  128. };
  129. /**
  130. * amdgpu_vm_num_entries - return the number of entries in a PD/PT
  131. *
  132. * @adev: amdgpu_device pointer
  133. *
  134. * Calculate the number of entries in a page directory or page table.
  135. */
  136. static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
  137. unsigned level)
  138. {
  139. if (level == 0)
  140. /* For the root directory */
  141. return adev->vm_manager.max_pfn >>
  142. (adev->vm_manager.block_size *
  143. adev->vm_manager.num_level);
  144. else if (level == adev->vm_manager.num_level)
  145. /* For the page tables on the leaves */
  146. return AMDGPU_VM_PTE_COUNT(adev);
  147. else
  148. /* Everything in between */
  149. return 1 << adev->vm_manager.block_size;
  150. }
  151. /**
  152. * amdgpu_vm_bo_size - returns the size of the BOs in bytes
  153. *
  154. * @adev: amdgpu_device pointer
  155. *
  156. * Calculate the size of the BO for a page directory or page table in bytes.
  157. */
  158. static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
  159. {
  160. return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
  161. }
  162. /**
  163. * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
  164. *
  165. * @vm: vm providing the BOs
  166. * @validated: head of validation list
  167. * @entry: entry to add
  168. *
  169. * Add the page directory to the list of BOs to
  170. * validate for command submission.
  171. */
  172. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  173. struct list_head *validated,
  174. struct amdgpu_bo_list_entry *entry)
  175. {
  176. entry->robj = vm->root.base.bo;
  177. entry->priority = 0;
  178. entry->tv.bo = &entry->robj->tbo;
  179. entry->tv.shared = true;
  180. entry->user_pages = NULL;
  181. list_add(&entry->tv.head, validated);
  182. }
  183. /**
  184. * amdgpu_vm_validate_pt_bos - validate the page table BOs
  185. *
  186. * @adev: amdgpu device pointer
  187. * @vm: vm providing the BOs
  188. * @validate: callback to do the validation
  189. * @param: parameter for the validation callback
  190. *
  191. * Validate the page table BOs on command submission if neccessary.
  192. */
  193. int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  194. int (*validate)(void *p, struct amdgpu_bo *bo),
  195. void *param)
  196. {
  197. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  198. int r;
  199. spin_lock(&vm->status_lock);
  200. while (!list_empty(&vm->evicted)) {
  201. struct amdgpu_vm_bo_base *bo_base;
  202. struct amdgpu_bo *bo;
  203. bo_base = list_first_entry(&vm->evicted,
  204. struct amdgpu_vm_bo_base,
  205. vm_status);
  206. spin_unlock(&vm->status_lock);
  207. bo = bo_base->bo;
  208. BUG_ON(!bo);
  209. if (bo->parent) {
  210. r = validate(param, bo);
  211. if (r)
  212. return r;
  213. spin_lock(&glob->lru_lock);
  214. ttm_bo_move_to_lru_tail(&bo->tbo);
  215. if (bo->shadow)
  216. ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
  217. spin_unlock(&glob->lru_lock);
  218. }
  219. if (bo->tbo.type == ttm_bo_type_kernel &&
  220. vm->use_cpu_for_update) {
  221. r = amdgpu_bo_kmap(bo, NULL);
  222. if (r)
  223. return r;
  224. }
  225. spin_lock(&vm->status_lock);
  226. if (bo->tbo.type != ttm_bo_type_kernel)
  227. list_move(&bo_base->vm_status, &vm->moved);
  228. else
  229. list_move(&bo_base->vm_status, &vm->relocated);
  230. }
  231. spin_unlock(&vm->status_lock);
  232. return 0;
  233. }
  234. /**
  235. * amdgpu_vm_ready - check VM is ready for updates
  236. *
  237. * @vm: VM to check
  238. *
  239. * Check if all VM PDs/PTs are ready for updates
  240. */
  241. bool amdgpu_vm_ready(struct amdgpu_vm *vm)
  242. {
  243. bool ready;
  244. spin_lock(&vm->status_lock);
  245. ready = list_empty(&vm->evicted);
  246. spin_unlock(&vm->status_lock);
  247. return ready;
  248. }
  249. /**
  250. * amdgpu_vm_alloc_levels - allocate the PD/PT levels
  251. *
  252. * @adev: amdgpu_device pointer
  253. * @vm: requested vm
  254. * @saddr: start of the address range
  255. * @eaddr: end of the address range
  256. *
  257. * Make sure the page directories and page tables are allocated
  258. */
  259. static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
  260. struct amdgpu_vm *vm,
  261. struct amdgpu_vm_pt *parent,
  262. uint64_t saddr, uint64_t eaddr,
  263. unsigned level)
  264. {
  265. unsigned shift = (adev->vm_manager.num_level - level) *
  266. adev->vm_manager.block_size;
  267. unsigned pt_idx, from, to;
  268. int r;
  269. u64 flags;
  270. uint64_t init_value = 0;
  271. if (!parent->entries) {
  272. unsigned num_entries = amdgpu_vm_num_entries(adev, level);
  273. parent->entries = kvmalloc_array(num_entries,
  274. sizeof(struct amdgpu_vm_pt),
  275. GFP_KERNEL | __GFP_ZERO);
  276. if (!parent->entries)
  277. return -ENOMEM;
  278. memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
  279. }
  280. from = saddr >> shift;
  281. to = eaddr >> shift;
  282. if (from >= amdgpu_vm_num_entries(adev, level) ||
  283. to >= amdgpu_vm_num_entries(adev, level))
  284. return -EINVAL;
  285. if (to > parent->last_entry_used)
  286. parent->last_entry_used = to;
  287. ++level;
  288. saddr = saddr & ((1 << shift) - 1);
  289. eaddr = eaddr & ((1 << shift) - 1);
  290. flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
  291. AMDGPU_GEM_CREATE_VRAM_CLEARED;
  292. if (vm->use_cpu_for_update)
  293. flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  294. else
  295. flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  296. AMDGPU_GEM_CREATE_SHADOW);
  297. if (vm->pte_support_ats) {
  298. init_value = AMDGPU_PTE_SYSTEM;
  299. if (level != adev->vm_manager.num_level - 1)
  300. init_value |= AMDGPU_PDE_PTE;
  301. }
  302. /* walk over the address space and allocate the page tables */
  303. for (pt_idx = from; pt_idx <= to; ++pt_idx) {
  304. struct reservation_object *resv = vm->root.base.bo->tbo.resv;
  305. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  306. struct amdgpu_bo *pt;
  307. if (!entry->base.bo) {
  308. r = amdgpu_bo_create(adev,
  309. amdgpu_vm_bo_size(adev, level),
  310. AMDGPU_GPU_PAGE_SIZE, true,
  311. AMDGPU_GEM_DOMAIN_VRAM,
  312. flags,
  313. NULL, resv, init_value, &pt);
  314. if (r)
  315. return r;
  316. if (vm->use_cpu_for_update) {
  317. r = amdgpu_bo_kmap(pt, NULL);
  318. if (r) {
  319. amdgpu_bo_unref(&pt);
  320. return r;
  321. }
  322. }
  323. /* Keep a reference to the root directory to avoid
  324. * freeing them up in the wrong order.
  325. */
  326. pt->parent = amdgpu_bo_ref(parent->base.bo);
  327. entry->base.vm = vm;
  328. entry->base.bo = pt;
  329. list_add_tail(&entry->base.bo_list, &pt->va);
  330. spin_lock(&vm->status_lock);
  331. list_add(&entry->base.vm_status, &vm->relocated);
  332. spin_unlock(&vm->status_lock);
  333. entry->addr = 0;
  334. }
  335. if (level < adev->vm_manager.num_level) {
  336. uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
  337. uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
  338. ((1 << shift) - 1);
  339. r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
  340. sub_eaddr, level);
  341. if (r)
  342. return r;
  343. }
  344. }
  345. return 0;
  346. }
  347. /**
  348. * amdgpu_vm_alloc_pts - Allocate page tables.
  349. *
  350. * @adev: amdgpu_device pointer
  351. * @vm: VM to allocate page tables for
  352. * @saddr: Start address which needs to be allocated
  353. * @size: Size from start address we need.
  354. *
  355. * Make sure the page tables are allocated.
  356. */
  357. int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
  358. struct amdgpu_vm *vm,
  359. uint64_t saddr, uint64_t size)
  360. {
  361. uint64_t last_pfn;
  362. uint64_t eaddr;
  363. /* validate the parameters */
  364. if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
  365. return -EINVAL;
  366. eaddr = saddr + size - 1;
  367. last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
  368. if (last_pfn >= adev->vm_manager.max_pfn) {
  369. dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
  370. last_pfn, adev->vm_manager.max_pfn);
  371. return -EINVAL;
  372. }
  373. saddr /= AMDGPU_GPU_PAGE_SIZE;
  374. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  375. return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
  376. }
  377. /**
  378. * amdgpu_vm_had_gpu_reset - check if reset occured since last use
  379. *
  380. * @adev: amdgpu_device pointer
  381. * @id: VMID structure
  382. *
  383. * Check if GPU reset occured since last use of the VMID.
  384. */
  385. static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
  386. struct amdgpu_vm_id *id)
  387. {
  388. return id->current_gpu_reset_count !=
  389. atomic_read(&adev->gpu_reset_counter);
  390. }
  391. static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
  392. {
  393. return !!vm->reserved_vmid[vmhub];
  394. }
  395. /* idr_mgr->lock must be held */
  396. static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
  397. struct amdgpu_ring *ring,
  398. struct amdgpu_sync *sync,
  399. struct dma_fence *fence,
  400. struct amdgpu_job *job)
  401. {
  402. struct amdgpu_device *adev = ring->adev;
  403. unsigned vmhub = ring->funcs->vmhub;
  404. uint64_t fence_context = adev->fence_context + ring->idx;
  405. struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
  406. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  407. struct dma_fence *updates = sync->last_vm_update;
  408. int r = 0;
  409. struct dma_fence *flushed, *tmp;
  410. bool needs_flush = vm->use_cpu_for_update;
  411. flushed = id->flushed_updates;
  412. if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
  413. (atomic64_read(&id->owner) != vm->client_id) ||
  414. (job->vm_pd_addr != id->pd_gpu_addr) ||
  415. (updates && (!flushed || updates->context != flushed->context ||
  416. dma_fence_is_later(updates, flushed))) ||
  417. (!id->last_flush || (id->last_flush->context != fence_context &&
  418. !dma_fence_is_signaled(id->last_flush)))) {
  419. needs_flush = true;
  420. /* to prevent one context starved by another context */
  421. id->pd_gpu_addr = 0;
  422. tmp = amdgpu_sync_peek_fence(&id->active, ring);
  423. if (tmp) {
  424. r = amdgpu_sync_fence(adev, sync, tmp);
  425. return r;
  426. }
  427. }
  428. /* Good we can use this VMID. Remember this submission as
  429. * user of the VMID.
  430. */
  431. r = amdgpu_sync_fence(ring->adev, &id->active, fence);
  432. if (r)
  433. goto out;
  434. if (updates && (!flushed || updates->context != flushed->context ||
  435. dma_fence_is_later(updates, flushed))) {
  436. dma_fence_put(id->flushed_updates);
  437. id->flushed_updates = dma_fence_get(updates);
  438. }
  439. id->pd_gpu_addr = job->vm_pd_addr;
  440. atomic64_set(&id->owner, vm->client_id);
  441. job->vm_needs_flush = needs_flush;
  442. if (needs_flush) {
  443. dma_fence_put(id->last_flush);
  444. id->last_flush = NULL;
  445. }
  446. job->vm_id = id - id_mgr->ids;
  447. trace_amdgpu_vm_grab_id(vm, ring, job);
  448. out:
  449. return r;
  450. }
  451. /**
  452. * amdgpu_vm_grab_id - allocate the next free VMID
  453. *
  454. * @vm: vm to allocate id for
  455. * @ring: ring we want to submit job to
  456. * @sync: sync object where we add dependencies
  457. * @fence: fence protecting ID from reuse
  458. *
  459. * Allocate an id for the vm, adding fences to the sync obj as necessary.
  460. */
  461. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  462. struct amdgpu_sync *sync, struct dma_fence *fence,
  463. struct amdgpu_job *job)
  464. {
  465. struct amdgpu_device *adev = ring->adev;
  466. unsigned vmhub = ring->funcs->vmhub;
  467. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  468. uint64_t fence_context = adev->fence_context + ring->idx;
  469. struct dma_fence *updates = sync->last_vm_update;
  470. struct amdgpu_vm_id *id, *idle;
  471. struct dma_fence **fences;
  472. unsigned i;
  473. int r = 0;
  474. mutex_lock(&id_mgr->lock);
  475. if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
  476. r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
  477. mutex_unlock(&id_mgr->lock);
  478. return r;
  479. }
  480. fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
  481. if (!fences) {
  482. mutex_unlock(&id_mgr->lock);
  483. return -ENOMEM;
  484. }
  485. /* Check if we have an idle VMID */
  486. i = 0;
  487. list_for_each_entry(idle, &id_mgr->ids_lru, list) {
  488. fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
  489. if (!fences[i])
  490. break;
  491. ++i;
  492. }
  493. /* If we can't find a idle VMID to use, wait till one becomes available */
  494. if (&idle->list == &id_mgr->ids_lru) {
  495. u64 fence_context = adev->vm_manager.fence_context + ring->idx;
  496. unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
  497. struct dma_fence_array *array;
  498. unsigned j;
  499. for (j = 0; j < i; ++j)
  500. dma_fence_get(fences[j]);
  501. array = dma_fence_array_create(i, fences, fence_context,
  502. seqno, true);
  503. if (!array) {
  504. for (j = 0; j < i; ++j)
  505. dma_fence_put(fences[j]);
  506. kfree(fences);
  507. r = -ENOMEM;
  508. goto error;
  509. }
  510. r = amdgpu_sync_fence(ring->adev, sync, &array->base);
  511. dma_fence_put(&array->base);
  512. if (r)
  513. goto error;
  514. mutex_unlock(&id_mgr->lock);
  515. return 0;
  516. }
  517. kfree(fences);
  518. job->vm_needs_flush = vm->use_cpu_for_update;
  519. /* Check if we can use a VMID already assigned to this VM */
  520. list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
  521. struct dma_fence *flushed;
  522. bool needs_flush = vm->use_cpu_for_update;
  523. /* Check all the prerequisites to using this VMID */
  524. if (amdgpu_vm_had_gpu_reset(adev, id))
  525. continue;
  526. if (atomic64_read(&id->owner) != vm->client_id)
  527. continue;
  528. if (job->vm_pd_addr != id->pd_gpu_addr)
  529. continue;
  530. if (!id->last_flush ||
  531. (id->last_flush->context != fence_context &&
  532. !dma_fence_is_signaled(id->last_flush)))
  533. needs_flush = true;
  534. flushed = id->flushed_updates;
  535. if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
  536. needs_flush = true;
  537. /* Concurrent flushes are only possible starting with Vega10 */
  538. if (adev->asic_type < CHIP_VEGA10 && needs_flush)
  539. continue;
  540. /* Good we can use this VMID. Remember this submission as
  541. * user of the VMID.
  542. */
  543. r = amdgpu_sync_fence(ring->adev, &id->active, fence);
  544. if (r)
  545. goto error;
  546. if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
  547. dma_fence_put(id->flushed_updates);
  548. id->flushed_updates = dma_fence_get(updates);
  549. }
  550. if (needs_flush)
  551. goto needs_flush;
  552. else
  553. goto no_flush_needed;
  554. };
  555. /* Still no ID to use? Then use the idle one found earlier */
  556. id = idle;
  557. /* Remember this submission as user of the VMID */
  558. r = amdgpu_sync_fence(ring->adev, &id->active, fence);
  559. if (r)
  560. goto error;
  561. id->pd_gpu_addr = job->vm_pd_addr;
  562. dma_fence_put(id->flushed_updates);
  563. id->flushed_updates = dma_fence_get(updates);
  564. atomic64_set(&id->owner, vm->client_id);
  565. needs_flush:
  566. job->vm_needs_flush = true;
  567. dma_fence_put(id->last_flush);
  568. id->last_flush = NULL;
  569. no_flush_needed:
  570. list_move_tail(&id->list, &id_mgr->ids_lru);
  571. job->vm_id = id - id_mgr->ids;
  572. trace_amdgpu_vm_grab_id(vm, ring, job);
  573. error:
  574. mutex_unlock(&id_mgr->lock);
  575. return r;
  576. }
  577. static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
  578. struct amdgpu_vm *vm,
  579. unsigned vmhub)
  580. {
  581. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  582. mutex_lock(&id_mgr->lock);
  583. if (vm->reserved_vmid[vmhub]) {
  584. list_add(&vm->reserved_vmid[vmhub]->list,
  585. &id_mgr->ids_lru);
  586. vm->reserved_vmid[vmhub] = NULL;
  587. atomic_dec(&id_mgr->reserved_vmid_num);
  588. }
  589. mutex_unlock(&id_mgr->lock);
  590. }
  591. static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
  592. struct amdgpu_vm *vm,
  593. unsigned vmhub)
  594. {
  595. struct amdgpu_vm_id_manager *id_mgr;
  596. struct amdgpu_vm_id *idle;
  597. int r = 0;
  598. id_mgr = &adev->vm_manager.id_mgr[vmhub];
  599. mutex_lock(&id_mgr->lock);
  600. if (vm->reserved_vmid[vmhub])
  601. goto unlock;
  602. if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
  603. AMDGPU_VM_MAX_RESERVED_VMID) {
  604. DRM_ERROR("Over limitation of reserved vmid\n");
  605. atomic_dec(&id_mgr->reserved_vmid_num);
  606. r = -EINVAL;
  607. goto unlock;
  608. }
  609. /* Select the first entry VMID */
  610. idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
  611. list_del_init(&idle->list);
  612. vm->reserved_vmid[vmhub] = idle;
  613. mutex_unlock(&id_mgr->lock);
  614. return 0;
  615. unlock:
  616. mutex_unlock(&id_mgr->lock);
  617. return r;
  618. }
  619. /**
  620. * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
  621. *
  622. * @adev: amdgpu_device pointer
  623. */
  624. void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
  625. {
  626. const struct amdgpu_ip_block *ip_block;
  627. bool has_compute_vm_bug;
  628. struct amdgpu_ring *ring;
  629. int i;
  630. has_compute_vm_bug = false;
  631. ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
  632. if (ip_block) {
  633. /* Compute has a VM bug for GFX version < 7.
  634. Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
  635. if (ip_block->version->major <= 7)
  636. has_compute_vm_bug = true;
  637. else if (ip_block->version->major == 8)
  638. if (adev->gfx.mec_fw_version < 673)
  639. has_compute_vm_bug = true;
  640. }
  641. for (i = 0; i < adev->num_rings; i++) {
  642. ring = adev->rings[i];
  643. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
  644. /* only compute rings */
  645. ring->has_compute_vm_bug = has_compute_vm_bug;
  646. else
  647. ring->has_compute_vm_bug = false;
  648. }
  649. }
  650. bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
  651. struct amdgpu_job *job)
  652. {
  653. struct amdgpu_device *adev = ring->adev;
  654. unsigned vmhub = ring->funcs->vmhub;
  655. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  656. struct amdgpu_vm_id *id;
  657. bool gds_switch_needed;
  658. bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
  659. if (job->vm_id == 0)
  660. return false;
  661. id = &id_mgr->ids[job->vm_id];
  662. gds_switch_needed = ring->funcs->emit_gds_switch && (
  663. id->gds_base != job->gds_base ||
  664. id->gds_size != job->gds_size ||
  665. id->gws_base != job->gws_base ||
  666. id->gws_size != job->gws_size ||
  667. id->oa_base != job->oa_base ||
  668. id->oa_size != job->oa_size);
  669. if (amdgpu_vm_had_gpu_reset(adev, id))
  670. return true;
  671. return vm_flush_needed || gds_switch_needed;
  672. }
  673. static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
  674. {
  675. return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
  676. }
  677. /**
  678. * amdgpu_vm_flush - hardware flush the vm
  679. *
  680. * @ring: ring to use for flush
  681. * @vm_id: vmid number to use
  682. * @pd_addr: address of the page directory
  683. *
  684. * Emit a VM flush when it is necessary.
  685. */
  686. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
  687. {
  688. struct amdgpu_device *adev = ring->adev;
  689. unsigned vmhub = ring->funcs->vmhub;
  690. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  691. struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
  692. bool gds_switch_needed = ring->funcs->emit_gds_switch && (
  693. id->gds_base != job->gds_base ||
  694. id->gds_size != job->gds_size ||
  695. id->gws_base != job->gws_base ||
  696. id->gws_size != job->gws_size ||
  697. id->oa_base != job->oa_base ||
  698. id->oa_size != job->oa_size);
  699. bool vm_flush_needed = job->vm_needs_flush;
  700. unsigned patch_offset = 0;
  701. int r;
  702. if (amdgpu_vm_had_gpu_reset(adev, id)) {
  703. gds_switch_needed = true;
  704. vm_flush_needed = true;
  705. }
  706. if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
  707. return 0;
  708. if (ring->funcs->init_cond_exec)
  709. patch_offset = amdgpu_ring_init_cond_exec(ring);
  710. if (need_pipe_sync)
  711. amdgpu_ring_emit_pipeline_sync(ring);
  712. if (ring->funcs->emit_vm_flush && vm_flush_needed) {
  713. struct dma_fence *fence;
  714. trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
  715. amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
  716. r = amdgpu_fence_emit(ring, &fence);
  717. if (r)
  718. return r;
  719. mutex_lock(&id_mgr->lock);
  720. dma_fence_put(id->last_flush);
  721. id->last_flush = fence;
  722. id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
  723. mutex_unlock(&id_mgr->lock);
  724. }
  725. if (ring->funcs->emit_gds_switch && gds_switch_needed) {
  726. id->gds_base = job->gds_base;
  727. id->gds_size = job->gds_size;
  728. id->gws_base = job->gws_base;
  729. id->gws_size = job->gws_size;
  730. id->oa_base = job->oa_base;
  731. id->oa_size = job->oa_size;
  732. amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
  733. job->gds_size, job->gws_base,
  734. job->gws_size, job->oa_base,
  735. job->oa_size);
  736. }
  737. if (ring->funcs->patch_cond_exec)
  738. amdgpu_ring_patch_cond_exec(ring, patch_offset);
  739. /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
  740. if (ring->funcs->emit_switch_buffer) {
  741. amdgpu_ring_emit_switch_buffer(ring);
  742. amdgpu_ring_emit_switch_buffer(ring);
  743. }
  744. return 0;
  745. }
  746. /**
  747. * amdgpu_vm_reset_id - reset VMID to zero
  748. *
  749. * @adev: amdgpu device structure
  750. * @vm_id: vmid number to use
  751. *
  752. * Reset saved GDW, GWS and OA to force switch on next flush.
  753. */
  754. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
  755. unsigned vmid)
  756. {
  757. struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
  758. struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
  759. atomic64_set(&id->owner, 0);
  760. id->gds_base = 0;
  761. id->gds_size = 0;
  762. id->gws_base = 0;
  763. id->gws_size = 0;
  764. id->oa_base = 0;
  765. id->oa_size = 0;
  766. }
  767. /**
  768. * amdgpu_vm_reset_all_id - reset VMID to zero
  769. *
  770. * @adev: amdgpu device structure
  771. *
  772. * Reset VMID to force flush on next use
  773. */
  774. void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
  775. {
  776. unsigned i, j;
  777. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  778. struct amdgpu_vm_id_manager *id_mgr =
  779. &adev->vm_manager.id_mgr[i];
  780. for (j = 1; j < id_mgr->num_ids; ++j)
  781. amdgpu_vm_reset_id(adev, i, j);
  782. }
  783. }
  784. /**
  785. * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
  786. *
  787. * @vm: requested vm
  788. * @bo: requested buffer object
  789. *
  790. * Find @bo inside the requested vm.
  791. * Search inside the @bos vm list for the requested vm
  792. * Returns the found bo_va or NULL if none is found
  793. *
  794. * Object has to be reserved!
  795. */
  796. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  797. struct amdgpu_bo *bo)
  798. {
  799. struct amdgpu_bo_va *bo_va;
  800. list_for_each_entry(bo_va, &bo->va, base.bo_list) {
  801. if (bo_va->base.vm == vm) {
  802. return bo_va;
  803. }
  804. }
  805. return NULL;
  806. }
  807. /**
  808. * amdgpu_vm_do_set_ptes - helper to call the right asic function
  809. *
  810. * @params: see amdgpu_pte_update_params definition
  811. * @pe: addr of the page entry
  812. * @addr: dst addr to write into pe
  813. * @count: number of page entries to update
  814. * @incr: increase next addr by incr bytes
  815. * @flags: hw access flags
  816. *
  817. * Traces the parameters and calls the right asic functions
  818. * to setup the page table using the DMA.
  819. */
  820. static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
  821. uint64_t pe, uint64_t addr,
  822. unsigned count, uint32_t incr,
  823. uint64_t flags)
  824. {
  825. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  826. if (count < 3) {
  827. amdgpu_vm_write_pte(params->adev, params->ib, pe,
  828. addr | flags, count, incr);
  829. } else {
  830. amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
  831. count, incr, flags);
  832. }
  833. }
  834. /**
  835. * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
  836. *
  837. * @params: see amdgpu_pte_update_params definition
  838. * @pe: addr of the page entry
  839. * @addr: dst addr to write into pe
  840. * @count: number of page entries to update
  841. * @incr: increase next addr by incr bytes
  842. * @flags: hw access flags
  843. *
  844. * Traces the parameters and calls the DMA function to copy the PTEs.
  845. */
  846. static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
  847. uint64_t pe, uint64_t addr,
  848. unsigned count, uint32_t incr,
  849. uint64_t flags)
  850. {
  851. uint64_t src = (params->src + (addr >> 12) * 8);
  852. trace_amdgpu_vm_copy_ptes(pe, src, count);
  853. amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
  854. }
  855. /**
  856. * amdgpu_vm_map_gart - Resolve gart mapping of addr
  857. *
  858. * @pages_addr: optional DMA address to use for lookup
  859. * @addr: the unmapped addr
  860. *
  861. * Look up the physical address of the page that the pte resolves
  862. * to and return the pointer for the page table entry.
  863. */
  864. static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
  865. {
  866. uint64_t result;
  867. /* page table offset */
  868. result = pages_addr[addr >> PAGE_SHIFT];
  869. /* in case cpu page size != gpu page size*/
  870. result |= addr & (~PAGE_MASK);
  871. result &= 0xFFFFFFFFFFFFF000ULL;
  872. return result;
  873. }
  874. /**
  875. * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
  876. *
  877. * @params: see amdgpu_pte_update_params definition
  878. * @pe: kmap addr of the page entry
  879. * @addr: dst addr to write into pe
  880. * @count: number of page entries to update
  881. * @incr: increase next addr by incr bytes
  882. * @flags: hw access flags
  883. *
  884. * Write count number of PT/PD entries directly.
  885. */
  886. static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
  887. uint64_t pe, uint64_t addr,
  888. unsigned count, uint32_t incr,
  889. uint64_t flags)
  890. {
  891. unsigned int i;
  892. uint64_t value;
  893. trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
  894. for (i = 0; i < count; i++) {
  895. value = params->pages_addr ?
  896. amdgpu_vm_map_gart(params->pages_addr, addr) :
  897. addr;
  898. amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
  899. i, value, flags);
  900. addr += incr;
  901. }
  902. }
  903. static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  904. void *owner)
  905. {
  906. struct amdgpu_sync sync;
  907. int r;
  908. amdgpu_sync_create(&sync);
  909. amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner);
  910. r = amdgpu_sync_wait(&sync, true);
  911. amdgpu_sync_free(&sync);
  912. return r;
  913. }
  914. /*
  915. * amdgpu_vm_update_level - update a single level in the hierarchy
  916. *
  917. * @adev: amdgpu_device pointer
  918. * @vm: requested vm
  919. * @parent: parent directory
  920. *
  921. * Makes sure all entries in @parent are up to date.
  922. * Returns 0 for success, error for failure.
  923. */
  924. static int amdgpu_vm_update_level(struct amdgpu_device *adev,
  925. struct amdgpu_vm *vm,
  926. struct amdgpu_vm_pt *parent)
  927. {
  928. struct amdgpu_bo *shadow;
  929. struct amdgpu_ring *ring = NULL;
  930. uint64_t pd_addr, shadow_addr = 0;
  931. uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
  932. unsigned count = 0, pt_idx, ndw = 0;
  933. struct amdgpu_job *job;
  934. struct amdgpu_pte_update_params params;
  935. struct dma_fence *fence = NULL;
  936. uint32_t incr;
  937. int r;
  938. if (!parent->entries)
  939. return 0;
  940. memset(&params, 0, sizeof(params));
  941. params.adev = adev;
  942. shadow = parent->base.bo->shadow;
  943. if (vm->use_cpu_for_update) {
  944. pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
  945. r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
  946. if (unlikely(r))
  947. return r;
  948. params.func = amdgpu_vm_cpu_set_ptes;
  949. } else {
  950. ring = container_of(vm->entity.sched, struct amdgpu_ring,
  951. sched);
  952. /* padding, etc. */
  953. ndw = 64;
  954. /* assume the worst case */
  955. ndw += parent->last_entry_used * 6;
  956. pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
  957. if (shadow) {
  958. shadow_addr = amdgpu_bo_gpu_offset(shadow);
  959. ndw *= 2;
  960. } else {
  961. shadow_addr = 0;
  962. }
  963. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  964. if (r)
  965. return r;
  966. params.ib = &job->ibs[0];
  967. params.func = amdgpu_vm_do_set_ptes;
  968. }
  969. /* walk over the address space and update the directory */
  970. for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
  971. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  972. struct amdgpu_bo *bo = entry->base.bo;
  973. uint64_t pde, pt;
  974. if (bo == NULL)
  975. continue;
  976. spin_lock(&vm->status_lock);
  977. list_del_init(&entry->base.vm_status);
  978. spin_unlock(&vm->status_lock);
  979. pt = amdgpu_bo_gpu_offset(bo);
  980. pt = amdgpu_gart_get_vm_pde(adev, pt);
  981. /* Don't update huge pages here */
  982. if ((parent->entries[pt_idx].addr & AMDGPU_PDE_PTE) ||
  983. parent->entries[pt_idx].addr == (pt | AMDGPU_PTE_VALID))
  984. continue;
  985. parent->entries[pt_idx].addr = pt | AMDGPU_PTE_VALID;
  986. pde = pd_addr + pt_idx * 8;
  987. incr = amdgpu_bo_size(bo);
  988. if (((last_pde + 8 * count) != pde) ||
  989. ((last_pt + incr * count) != pt) ||
  990. (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
  991. if (count) {
  992. if (shadow)
  993. params.func(&params,
  994. last_shadow,
  995. last_pt, count,
  996. incr,
  997. AMDGPU_PTE_VALID);
  998. params.func(&params, last_pde,
  999. last_pt, count, incr,
  1000. AMDGPU_PTE_VALID);
  1001. }
  1002. count = 1;
  1003. last_pde = pde;
  1004. last_shadow = shadow_addr + pt_idx * 8;
  1005. last_pt = pt;
  1006. } else {
  1007. ++count;
  1008. }
  1009. }
  1010. if (count) {
  1011. if (vm->root.base.bo->shadow)
  1012. params.func(&params, last_shadow, last_pt,
  1013. count, incr, AMDGPU_PTE_VALID);
  1014. params.func(&params, last_pde, last_pt,
  1015. count, incr, AMDGPU_PTE_VALID);
  1016. }
  1017. if (!vm->use_cpu_for_update) {
  1018. if (params.ib->length_dw == 0) {
  1019. amdgpu_job_free(job);
  1020. } else {
  1021. amdgpu_ring_pad_ib(ring, params.ib);
  1022. amdgpu_sync_resv(adev, &job->sync,
  1023. parent->base.bo->tbo.resv,
  1024. AMDGPU_FENCE_OWNER_VM);
  1025. if (shadow)
  1026. amdgpu_sync_resv(adev, &job->sync,
  1027. shadow->tbo.resv,
  1028. AMDGPU_FENCE_OWNER_VM);
  1029. WARN_ON(params.ib->length_dw > ndw);
  1030. r = amdgpu_job_submit(job, ring, &vm->entity,
  1031. AMDGPU_FENCE_OWNER_VM, &fence);
  1032. if (r)
  1033. goto error_free;
  1034. amdgpu_bo_fence(parent->base.bo, fence, true);
  1035. dma_fence_put(vm->last_update);
  1036. vm->last_update = fence;
  1037. }
  1038. }
  1039. return 0;
  1040. error_free:
  1041. amdgpu_job_free(job);
  1042. return r;
  1043. }
  1044. /*
  1045. * amdgpu_vm_invalidate_level - mark all PD levels as invalid
  1046. *
  1047. * @parent: parent PD
  1048. *
  1049. * Mark all PD level as invalid after an error.
  1050. */
  1051. static void amdgpu_vm_invalidate_level(struct amdgpu_vm *vm,
  1052. struct amdgpu_vm_pt *parent)
  1053. {
  1054. unsigned pt_idx;
  1055. /*
  1056. * Recurse into the subdirectories. This recursion is harmless because
  1057. * we only have a maximum of 5 layers.
  1058. */
  1059. for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
  1060. struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
  1061. if (!entry->base.bo)
  1062. continue;
  1063. entry->addr = ~0ULL;
  1064. spin_lock(&vm->status_lock);
  1065. if (list_empty(&entry->base.vm_status))
  1066. list_add(&entry->base.vm_status, &vm->relocated);
  1067. spin_unlock(&vm->status_lock);
  1068. amdgpu_vm_invalidate_level(vm, entry);
  1069. }
  1070. }
  1071. /*
  1072. * amdgpu_vm_update_directories - make sure that all directories are valid
  1073. *
  1074. * @adev: amdgpu_device pointer
  1075. * @vm: requested vm
  1076. *
  1077. * Makes sure all directories are up to date.
  1078. * Returns 0 for success, error for failure.
  1079. */
  1080. int amdgpu_vm_update_directories(struct amdgpu_device *adev,
  1081. struct amdgpu_vm *vm)
  1082. {
  1083. int r;
  1084. spin_lock(&vm->status_lock);
  1085. while (!list_empty(&vm->relocated)) {
  1086. struct amdgpu_vm_bo_base *bo_base;
  1087. struct amdgpu_bo *bo;
  1088. bo_base = list_first_entry(&vm->relocated,
  1089. struct amdgpu_vm_bo_base,
  1090. vm_status);
  1091. spin_unlock(&vm->status_lock);
  1092. bo = bo_base->bo->parent;
  1093. if (bo) {
  1094. struct amdgpu_vm_bo_base *parent;
  1095. struct amdgpu_vm_pt *pt;
  1096. parent = list_first_entry(&bo->va,
  1097. struct amdgpu_vm_bo_base,
  1098. bo_list);
  1099. pt = container_of(parent, struct amdgpu_vm_pt, base);
  1100. r = amdgpu_vm_update_level(adev, vm, pt);
  1101. if (r) {
  1102. amdgpu_vm_invalidate_level(vm, &vm->root);
  1103. return r;
  1104. }
  1105. spin_lock(&vm->status_lock);
  1106. } else {
  1107. spin_lock(&vm->status_lock);
  1108. list_del_init(&bo_base->vm_status);
  1109. }
  1110. }
  1111. spin_unlock(&vm->status_lock);
  1112. if (vm->use_cpu_for_update) {
  1113. /* Flush HDP */
  1114. mb();
  1115. amdgpu_gart_flush_gpu_tlb(adev, 0);
  1116. }
  1117. return r;
  1118. }
  1119. /**
  1120. * amdgpu_vm_find_entry - find the entry for an address
  1121. *
  1122. * @p: see amdgpu_pte_update_params definition
  1123. * @addr: virtual address in question
  1124. * @entry: resulting entry or NULL
  1125. * @parent: parent entry
  1126. *
  1127. * Find the vm_pt entry and it's parent for the given address.
  1128. */
  1129. void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
  1130. struct amdgpu_vm_pt **entry,
  1131. struct amdgpu_vm_pt **parent)
  1132. {
  1133. unsigned idx, level = p->adev->vm_manager.num_level;
  1134. *parent = NULL;
  1135. *entry = &p->vm->root;
  1136. while ((*entry)->entries) {
  1137. idx = addr >> (p->adev->vm_manager.block_size * level--);
  1138. idx %= amdgpu_bo_size((*entry)->base.bo) / 8;
  1139. *parent = *entry;
  1140. *entry = &(*entry)->entries[idx];
  1141. }
  1142. if (level)
  1143. *entry = NULL;
  1144. }
  1145. /**
  1146. * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
  1147. *
  1148. * @p: see amdgpu_pte_update_params definition
  1149. * @entry: vm_pt entry to check
  1150. * @parent: parent entry
  1151. * @nptes: number of PTEs updated with this operation
  1152. * @dst: destination address where the PTEs should point to
  1153. * @flags: access flags fro the PTEs
  1154. *
  1155. * Check if we can update the PD with a huge page.
  1156. */
  1157. static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
  1158. struct amdgpu_vm_pt *entry,
  1159. struct amdgpu_vm_pt *parent,
  1160. unsigned nptes, uint64_t dst,
  1161. uint64_t flags)
  1162. {
  1163. bool use_cpu_update = (p->func == amdgpu_vm_cpu_set_ptes);
  1164. uint64_t pd_addr, pde;
  1165. /* In the case of a mixed PT the PDE must point to it*/
  1166. if (p->adev->asic_type < CHIP_VEGA10 ||
  1167. nptes != AMDGPU_VM_PTE_COUNT(p->adev) ||
  1168. p->src ||
  1169. !(flags & AMDGPU_PTE_VALID)) {
  1170. dst = amdgpu_bo_gpu_offset(entry->base.bo);
  1171. dst = amdgpu_gart_get_vm_pde(p->adev, dst);
  1172. flags = AMDGPU_PTE_VALID;
  1173. } else {
  1174. /* Set the huge page flag to stop scanning at this PDE */
  1175. flags |= AMDGPU_PDE_PTE;
  1176. }
  1177. if (entry->addr == (dst | flags))
  1178. return;
  1179. entry->addr = (dst | flags);
  1180. if (use_cpu_update) {
  1181. /* In case a huge page is replaced with a system
  1182. * memory mapping, p->pages_addr != NULL and
  1183. * amdgpu_vm_cpu_set_ptes would try to translate dst
  1184. * through amdgpu_vm_map_gart. But dst is already a
  1185. * GPU address (of the page table). Disable
  1186. * amdgpu_vm_map_gart temporarily.
  1187. */
  1188. dma_addr_t *tmp;
  1189. tmp = p->pages_addr;
  1190. p->pages_addr = NULL;
  1191. pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
  1192. pde = pd_addr + (entry - parent->entries) * 8;
  1193. amdgpu_vm_cpu_set_ptes(p, pde, dst, 1, 0, flags);
  1194. p->pages_addr = tmp;
  1195. } else {
  1196. if (parent->base.bo->shadow) {
  1197. pd_addr = amdgpu_bo_gpu_offset(parent->base.bo->shadow);
  1198. pde = pd_addr + (entry - parent->entries) * 8;
  1199. amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
  1200. }
  1201. pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
  1202. pde = pd_addr + (entry - parent->entries) * 8;
  1203. amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
  1204. }
  1205. }
  1206. /**
  1207. * amdgpu_vm_update_ptes - make sure that page tables are valid
  1208. *
  1209. * @params: see amdgpu_pte_update_params definition
  1210. * @vm: requested vm
  1211. * @start: start of GPU address range
  1212. * @end: end of GPU address range
  1213. * @dst: destination address to map to, the next dst inside the function
  1214. * @flags: mapping flags
  1215. *
  1216. * Update the page tables in the range @start - @end.
  1217. * Returns 0 for success, -EINVAL for failure.
  1218. */
  1219. static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
  1220. uint64_t start, uint64_t end,
  1221. uint64_t dst, uint64_t flags)
  1222. {
  1223. struct amdgpu_device *adev = params->adev;
  1224. const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
  1225. uint64_t addr, pe_start;
  1226. struct amdgpu_bo *pt;
  1227. unsigned nptes;
  1228. bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
  1229. /* walk over the address space and update the page tables */
  1230. for (addr = start; addr < end; addr += nptes,
  1231. dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
  1232. struct amdgpu_vm_pt *entry, *parent;
  1233. amdgpu_vm_get_entry(params, addr, &entry, &parent);
  1234. if (!entry)
  1235. return -ENOENT;
  1236. if ((addr & ~mask) == (end & ~mask))
  1237. nptes = end - addr;
  1238. else
  1239. nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
  1240. amdgpu_vm_handle_huge_pages(params, entry, parent,
  1241. nptes, dst, flags);
  1242. /* We don't need to update PTEs for huge pages */
  1243. if (entry->addr & AMDGPU_PDE_PTE)
  1244. continue;
  1245. pt = entry->base.bo;
  1246. if (use_cpu_update) {
  1247. pe_start = (unsigned long)amdgpu_bo_kptr(pt);
  1248. } else {
  1249. if (pt->shadow) {
  1250. pe_start = amdgpu_bo_gpu_offset(pt->shadow);
  1251. pe_start += (addr & mask) * 8;
  1252. params->func(params, pe_start, dst, nptes,
  1253. AMDGPU_GPU_PAGE_SIZE, flags);
  1254. }
  1255. pe_start = amdgpu_bo_gpu_offset(pt);
  1256. }
  1257. pe_start += (addr & mask) * 8;
  1258. params->func(params, pe_start, dst, nptes,
  1259. AMDGPU_GPU_PAGE_SIZE, flags);
  1260. }
  1261. return 0;
  1262. }
  1263. /*
  1264. * amdgpu_vm_frag_ptes - add fragment information to PTEs
  1265. *
  1266. * @params: see amdgpu_pte_update_params definition
  1267. * @vm: requested vm
  1268. * @start: first PTE to handle
  1269. * @end: last PTE to handle
  1270. * @dst: addr those PTEs should point to
  1271. * @flags: hw mapping flags
  1272. * Returns 0 for success, -EINVAL for failure.
  1273. */
  1274. static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params *params,
  1275. uint64_t start, uint64_t end,
  1276. uint64_t dst, uint64_t flags)
  1277. {
  1278. /**
  1279. * The MC L1 TLB supports variable sized pages, based on a fragment
  1280. * field in the PTE. When this field is set to a non-zero value, page
  1281. * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
  1282. * flags are considered valid for all PTEs within the fragment range
  1283. * and corresponding mappings are assumed to be physically contiguous.
  1284. *
  1285. * The L1 TLB can store a single PTE for the whole fragment,
  1286. * significantly increasing the space available for translation
  1287. * caching. This leads to large improvements in throughput when the
  1288. * TLB is under pressure.
  1289. *
  1290. * The L2 TLB distributes small and large fragments into two
  1291. * asymmetric partitions. The large fragment cache is significantly
  1292. * larger. Thus, we try to use large fragments wherever possible.
  1293. * Userspace can support this by aligning virtual base address and
  1294. * allocation size to the fragment size.
  1295. */
  1296. unsigned max_frag = params->adev->vm_manager.fragment_size;
  1297. int r;
  1298. /* system pages are non continuously */
  1299. if (params->src || !(flags & AMDGPU_PTE_VALID))
  1300. return amdgpu_vm_update_ptes(params, start, end, dst, flags);
  1301. while (start != end) {
  1302. uint64_t frag_flags, frag_end;
  1303. unsigned frag;
  1304. /* This intentionally wraps around if no bit is set */
  1305. frag = min((unsigned)ffs(start) - 1,
  1306. (unsigned)fls64(end - start) - 1);
  1307. if (frag >= max_frag) {
  1308. frag_flags = AMDGPU_PTE_FRAG(max_frag);
  1309. frag_end = end & ~((1ULL << max_frag) - 1);
  1310. } else {
  1311. frag_flags = AMDGPU_PTE_FRAG(frag);
  1312. frag_end = start + (1 << frag);
  1313. }
  1314. r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
  1315. flags | frag_flags);
  1316. if (r)
  1317. return r;
  1318. dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
  1319. start = frag_end;
  1320. }
  1321. return 0;
  1322. }
  1323. /**
  1324. * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
  1325. *
  1326. * @adev: amdgpu_device pointer
  1327. * @exclusive: fence we need to sync to
  1328. * @pages_addr: DMA addresses to use for mapping
  1329. * @vm: requested vm
  1330. * @start: start of mapped range
  1331. * @last: last mapped entry
  1332. * @flags: flags for the entries
  1333. * @addr: addr to set the area to
  1334. * @fence: optional resulting fence
  1335. *
  1336. * Fill in the page table entries between @start and @last.
  1337. * Returns 0 for success, -EINVAL for failure.
  1338. */
  1339. static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
  1340. struct dma_fence *exclusive,
  1341. dma_addr_t *pages_addr,
  1342. struct amdgpu_vm *vm,
  1343. uint64_t start, uint64_t last,
  1344. uint64_t flags, uint64_t addr,
  1345. struct dma_fence **fence)
  1346. {
  1347. struct amdgpu_ring *ring;
  1348. void *owner = AMDGPU_FENCE_OWNER_VM;
  1349. unsigned nptes, ncmds, ndw;
  1350. struct amdgpu_job *job;
  1351. struct amdgpu_pte_update_params params;
  1352. struct dma_fence *f = NULL;
  1353. int r;
  1354. memset(&params, 0, sizeof(params));
  1355. params.adev = adev;
  1356. params.vm = vm;
  1357. /* sync to everything on unmapping */
  1358. if (!(flags & AMDGPU_PTE_VALID))
  1359. owner = AMDGPU_FENCE_OWNER_UNDEFINED;
  1360. if (vm->use_cpu_for_update) {
  1361. /* params.src is used as flag to indicate system Memory */
  1362. if (pages_addr)
  1363. params.src = ~0;
  1364. /* Wait for PT BOs to be free. PTs share the same resv. object
  1365. * as the root PD BO
  1366. */
  1367. r = amdgpu_vm_wait_pd(adev, vm, owner);
  1368. if (unlikely(r))
  1369. return r;
  1370. params.func = amdgpu_vm_cpu_set_ptes;
  1371. params.pages_addr = pages_addr;
  1372. return amdgpu_vm_frag_ptes(&params, start, last + 1,
  1373. addr, flags);
  1374. }
  1375. ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
  1376. nptes = last - start + 1;
  1377. /*
  1378. * reserve space for two commands every (1 << BLOCK_SIZE)
  1379. * entries or 2k dwords (whatever is smaller)
  1380. *
  1381. * The second command is for the shadow pagetables.
  1382. */
  1383. ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
  1384. /* padding, etc. */
  1385. ndw = 64;
  1386. /* one PDE write for each huge page */
  1387. ndw += ((nptes >> adev->vm_manager.block_size) + 1) * 6;
  1388. if (pages_addr) {
  1389. /* copy commands needed */
  1390. ndw += ncmds * 7;
  1391. /* and also PTEs */
  1392. ndw += nptes * 2;
  1393. params.func = amdgpu_vm_do_copy_ptes;
  1394. } else {
  1395. /* set page commands needed */
  1396. ndw += ncmds * 10;
  1397. /* extra commands for begin/end fragments */
  1398. ndw += 2 * 10 * adev->vm_manager.fragment_size;
  1399. params.func = amdgpu_vm_do_set_ptes;
  1400. }
  1401. r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
  1402. if (r)
  1403. return r;
  1404. params.ib = &job->ibs[0];
  1405. if (pages_addr) {
  1406. uint64_t *pte;
  1407. unsigned i;
  1408. /* Put the PTEs at the end of the IB. */
  1409. i = ndw - nptes * 2;
  1410. pte= (uint64_t *)&(job->ibs->ptr[i]);
  1411. params.src = job->ibs->gpu_addr + i * 4;
  1412. for (i = 0; i < nptes; ++i) {
  1413. pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
  1414. AMDGPU_GPU_PAGE_SIZE);
  1415. pte[i] |= flags;
  1416. }
  1417. addr = 0;
  1418. }
  1419. r = amdgpu_sync_fence(adev, &job->sync, exclusive);
  1420. if (r)
  1421. goto error_free;
  1422. r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
  1423. owner);
  1424. if (r)
  1425. goto error_free;
  1426. r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
  1427. if (r)
  1428. goto error_free;
  1429. r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
  1430. if (r)
  1431. goto error_free;
  1432. amdgpu_ring_pad_ib(ring, params.ib);
  1433. WARN_ON(params.ib->length_dw > ndw);
  1434. r = amdgpu_job_submit(job, ring, &vm->entity,
  1435. AMDGPU_FENCE_OWNER_VM, &f);
  1436. if (r)
  1437. goto error_free;
  1438. amdgpu_bo_fence(vm->root.base.bo, f, true);
  1439. dma_fence_put(*fence);
  1440. *fence = f;
  1441. return 0;
  1442. error_free:
  1443. amdgpu_job_free(job);
  1444. amdgpu_vm_invalidate_level(vm, &vm->root);
  1445. return r;
  1446. }
  1447. /**
  1448. * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
  1449. *
  1450. * @adev: amdgpu_device pointer
  1451. * @exclusive: fence we need to sync to
  1452. * @pages_addr: DMA addresses to use for mapping
  1453. * @vm: requested vm
  1454. * @mapping: mapped range and flags to use for the update
  1455. * @flags: HW flags for the mapping
  1456. * @nodes: array of drm_mm_nodes with the MC addresses
  1457. * @fence: optional resulting fence
  1458. *
  1459. * Split the mapping into smaller chunks so that each update fits
  1460. * into a SDMA IB.
  1461. * Returns 0 for success, -EINVAL for failure.
  1462. */
  1463. static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
  1464. struct dma_fence *exclusive,
  1465. dma_addr_t *pages_addr,
  1466. struct amdgpu_vm *vm,
  1467. struct amdgpu_bo_va_mapping *mapping,
  1468. uint64_t flags,
  1469. struct drm_mm_node *nodes,
  1470. struct dma_fence **fence)
  1471. {
  1472. uint64_t pfn, start = mapping->start;
  1473. int r;
  1474. /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
  1475. * but in case of something, we filter the flags in first place
  1476. */
  1477. if (!(mapping->flags & AMDGPU_PTE_READABLE))
  1478. flags &= ~AMDGPU_PTE_READABLE;
  1479. if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
  1480. flags &= ~AMDGPU_PTE_WRITEABLE;
  1481. flags &= ~AMDGPU_PTE_EXECUTABLE;
  1482. flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
  1483. flags &= ~AMDGPU_PTE_MTYPE_MASK;
  1484. flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
  1485. if ((mapping->flags & AMDGPU_PTE_PRT) &&
  1486. (adev->asic_type >= CHIP_VEGA10)) {
  1487. flags |= AMDGPU_PTE_PRT;
  1488. flags &= ~AMDGPU_PTE_VALID;
  1489. }
  1490. trace_amdgpu_vm_bo_update(mapping);
  1491. pfn = mapping->offset >> PAGE_SHIFT;
  1492. if (nodes) {
  1493. while (pfn >= nodes->size) {
  1494. pfn -= nodes->size;
  1495. ++nodes;
  1496. }
  1497. }
  1498. do {
  1499. uint64_t max_entries;
  1500. uint64_t addr, last;
  1501. if (nodes) {
  1502. addr = nodes->start << PAGE_SHIFT;
  1503. max_entries = (nodes->size - pfn) *
  1504. (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
  1505. } else {
  1506. addr = 0;
  1507. max_entries = S64_MAX;
  1508. }
  1509. if (pages_addr) {
  1510. max_entries = min(max_entries, 16ull * 1024ull);
  1511. addr = 0;
  1512. } else if (flags & AMDGPU_PTE_VALID) {
  1513. addr += adev->vm_manager.vram_base_offset;
  1514. }
  1515. addr += pfn << PAGE_SHIFT;
  1516. last = min((uint64_t)mapping->last, start + max_entries - 1);
  1517. r = amdgpu_vm_bo_update_mapping(adev, exclusive, pages_addr, vm,
  1518. start, last, flags, addr,
  1519. fence);
  1520. if (r)
  1521. return r;
  1522. pfn += last - start + 1;
  1523. if (nodes && nodes->size == pfn) {
  1524. pfn = 0;
  1525. ++nodes;
  1526. }
  1527. start = last + 1;
  1528. } while (unlikely(start != mapping->last + 1));
  1529. return 0;
  1530. }
  1531. /**
  1532. * amdgpu_vm_bo_update - update all BO mappings in the vm page table
  1533. *
  1534. * @adev: amdgpu_device pointer
  1535. * @bo_va: requested BO and VM object
  1536. * @clear: if true clear the entries
  1537. *
  1538. * Fill in the page table entries for @bo_va.
  1539. * Returns 0 for success, -EINVAL for failure.
  1540. */
  1541. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  1542. struct amdgpu_bo_va *bo_va,
  1543. bool clear)
  1544. {
  1545. struct amdgpu_bo *bo = bo_va->base.bo;
  1546. struct amdgpu_vm *vm = bo_va->base.vm;
  1547. struct amdgpu_bo_va_mapping *mapping;
  1548. dma_addr_t *pages_addr = NULL;
  1549. struct ttm_mem_reg *mem;
  1550. struct drm_mm_node *nodes;
  1551. struct dma_fence *exclusive, **last_update;
  1552. uint64_t flags;
  1553. int r;
  1554. if (clear || !bo_va->base.bo) {
  1555. mem = NULL;
  1556. nodes = NULL;
  1557. exclusive = NULL;
  1558. } else {
  1559. struct ttm_dma_tt *ttm;
  1560. mem = &bo_va->base.bo->tbo.mem;
  1561. nodes = mem->mm_node;
  1562. if (mem->mem_type == TTM_PL_TT) {
  1563. ttm = container_of(bo_va->base.bo->tbo.ttm,
  1564. struct ttm_dma_tt, ttm);
  1565. pages_addr = ttm->dma_address;
  1566. }
  1567. exclusive = reservation_object_get_excl(bo->tbo.resv);
  1568. }
  1569. if (bo)
  1570. flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
  1571. else
  1572. flags = 0x0;
  1573. if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
  1574. last_update = &vm->last_update;
  1575. else
  1576. last_update = &bo_va->last_pt_update;
  1577. if (!clear && bo_va->base.moved) {
  1578. bo_va->base.moved = false;
  1579. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1580. } else if (bo_va->cleared != clear) {
  1581. list_splice_init(&bo_va->valids, &bo_va->invalids);
  1582. }
  1583. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1584. r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
  1585. mapping, flags, nodes,
  1586. last_update);
  1587. if (r)
  1588. return r;
  1589. }
  1590. if (vm->use_cpu_for_update) {
  1591. /* Flush HDP */
  1592. mb();
  1593. amdgpu_gart_flush_gpu_tlb(adev, 0);
  1594. }
  1595. spin_lock(&vm->status_lock);
  1596. list_del_init(&bo_va->base.vm_status);
  1597. spin_unlock(&vm->status_lock);
  1598. list_splice_init(&bo_va->invalids, &bo_va->valids);
  1599. bo_va->cleared = clear;
  1600. if (trace_amdgpu_vm_bo_mapping_enabled()) {
  1601. list_for_each_entry(mapping, &bo_va->valids, list)
  1602. trace_amdgpu_vm_bo_mapping(mapping);
  1603. }
  1604. return 0;
  1605. }
  1606. /**
  1607. * amdgpu_vm_update_prt_state - update the global PRT state
  1608. */
  1609. static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
  1610. {
  1611. unsigned long flags;
  1612. bool enable;
  1613. spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
  1614. enable = !!atomic_read(&adev->vm_manager.num_prt_users);
  1615. adev->gart.gart_funcs->set_prt(adev, enable);
  1616. spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
  1617. }
  1618. /**
  1619. * amdgpu_vm_prt_get - add a PRT user
  1620. */
  1621. static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
  1622. {
  1623. if (!adev->gart.gart_funcs->set_prt)
  1624. return;
  1625. if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
  1626. amdgpu_vm_update_prt_state(adev);
  1627. }
  1628. /**
  1629. * amdgpu_vm_prt_put - drop a PRT user
  1630. */
  1631. static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
  1632. {
  1633. if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
  1634. amdgpu_vm_update_prt_state(adev);
  1635. }
  1636. /**
  1637. * amdgpu_vm_prt_cb - callback for updating the PRT status
  1638. */
  1639. static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
  1640. {
  1641. struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
  1642. amdgpu_vm_prt_put(cb->adev);
  1643. kfree(cb);
  1644. }
  1645. /**
  1646. * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
  1647. */
  1648. static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
  1649. struct dma_fence *fence)
  1650. {
  1651. struct amdgpu_prt_cb *cb;
  1652. if (!adev->gart.gart_funcs->set_prt)
  1653. return;
  1654. cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
  1655. if (!cb) {
  1656. /* Last resort when we are OOM */
  1657. if (fence)
  1658. dma_fence_wait(fence, false);
  1659. amdgpu_vm_prt_put(adev);
  1660. } else {
  1661. cb->adev = adev;
  1662. if (!fence || dma_fence_add_callback(fence, &cb->cb,
  1663. amdgpu_vm_prt_cb))
  1664. amdgpu_vm_prt_cb(fence, &cb->cb);
  1665. }
  1666. }
  1667. /**
  1668. * amdgpu_vm_free_mapping - free a mapping
  1669. *
  1670. * @adev: amdgpu_device pointer
  1671. * @vm: requested vm
  1672. * @mapping: mapping to be freed
  1673. * @fence: fence of the unmap operation
  1674. *
  1675. * Free a mapping and make sure we decrease the PRT usage count if applicable.
  1676. */
  1677. static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
  1678. struct amdgpu_vm *vm,
  1679. struct amdgpu_bo_va_mapping *mapping,
  1680. struct dma_fence *fence)
  1681. {
  1682. if (mapping->flags & AMDGPU_PTE_PRT)
  1683. amdgpu_vm_add_prt_cb(adev, fence);
  1684. kfree(mapping);
  1685. }
  1686. /**
  1687. * amdgpu_vm_prt_fini - finish all prt mappings
  1688. *
  1689. * @adev: amdgpu_device pointer
  1690. * @vm: requested vm
  1691. *
  1692. * Register a cleanup callback to disable PRT support after VM dies.
  1693. */
  1694. static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  1695. {
  1696. struct reservation_object *resv = vm->root.base.bo->tbo.resv;
  1697. struct dma_fence *excl, **shared;
  1698. unsigned i, shared_count;
  1699. int r;
  1700. r = reservation_object_get_fences_rcu(resv, &excl,
  1701. &shared_count, &shared);
  1702. if (r) {
  1703. /* Not enough memory to grab the fence list, as last resort
  1704. * block for all the fences to complete.
  1705. */
  1706. reservation_object_wait_timeout_rcu(resv, true, false,
  1707. MAX_SCHEDULE_TIMEOUT);
  1708. return;
  1709. }
  1710. /* Add a callback for each fence in the reservation object */
  1711. amdgpu_vm_prt_get(adev);
  1712. amdgpu_vm_add_prt_cb(adev, excl);
  1713. for (i = 0; i < shared_count; ++i) {
  1714. amdgpu_vm_prt_get(adev);
  1715. amdgpu_vm_add_prt_cb(adev, shared[i]);
  1716. }
  1717. kfree(shared);
  1718. }
  1719. /**
  1720. * amdgpu_vm_clear_freed - clear freed BOs in the PT
  1721. *
  1722. * @adev: amdgpu_device pointer
  1723. * @vm: requested vm
  1724. * @fence: optional resulting fence (unchanged if no work needed to be done
  1725. * or if an error occurred)
  1726. *
  1727. * Make sure all freed BOs are cleared in the PT.
  1728. * Returns 0 for success.
  1729. *
  1730. * PTs have to be reserved and mutex must be locked!
  1731. */
  1732. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  1733. struct amdgpu_vm *vm,
  1734. struct dma_fence **fence)
  1735. {
  1736. struct amdgpu_bo_va_mapping *mapping;
  1737. struct dma_fence *f = NULL;
  1738. int r;
  1739. uint64_t init_pte_value = 0;
  1740. while (!list_empty(&vm->freed)) {
  1741. mapping = list_first_entry(&vm->freed,
  1742. struct amdgpu_bo_va_mapping, list);
  1743. list_del(&mapping->list);
  1744. if (vm->pte_support_ats)
  1745. init_pte_value = AMDGPU_PTE_SYSTEM;
  1746. r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
  1747. mapping->start, mapping->last,
  1748. init_pte_value, 0, &f);
  1749. amdgpu_vm_free_mapping(adev, vm, mapping, f);
  1750. if (r) {
  1751. dma_fence_put(f);
  1752. return r;
  1753. }
  1754. }
  1755. if (fence && f) {
  1756. dma_fence_put(*fence);
  1757. *fence = f;
  1758. } else {
  1759. dma_fence_put(f);
  1760. }
  1761. return 0;
  1762. }
  1763. /**
  1764. * amdgpu_vm_handle_moved - handle moved BOs in the PT
  1765. *
  1766. * @adev: amdgpu_device pointer
  1767. * @vm: requested vm
  1768. * @sync: sync object to add fences to
  1769. *
  1770. * Make sure all BOs which are moved are updated in the PTs.
  1771. * Returns 0 for success.
  1772. *
  1773. * PTs have to be reserved!
  1774. */
  1775. int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
  1776. struct amdgpu_vm *vm)
  1777. {
  1778. bool clear;
  1779. int r = 0;
  1780. spin_lock(&vm->status_lock);
  1781. while (!list_empty(&vm->moved)) {
  1782. struct amdgpu_bo_va *bo_va;
  1783. bo_va = list_first_entry(&vm->moved,
  1784. struct amdgpu_bo_va, base.vm_status);
  1785. spin_unlock(&vm->status_lock);
  1786. /* Per VM BOs never need to bo cleared in the page tables */
  1787. clear = bo_va->base.bo->tbo.resv != vm->root.base.bo->tbo.resv;
  1788. r = amdgpu_vm_bo_update(adev, bo_va, clear);
  1789. if (r)
  1790. return r;
  1791. spin_lock(&vm->status_lock);
  1792. }
  1793. spin_unlock(&vm->status_lock);
  1794. return r;
  1795. }
  1796. /**
  1797. * amdgpu_vm_bo_add - add a bo to a specific vm
  1798. *
  1799. * @adev: amdgpu_device pointer
  1800. * @vm: requested vm
  1801. * @bo: amdgpu buffer object
  1802. *
  1803. * Add @bo into the requested vm.
  1804. * Add @bo to the list of bos associated with the vm
  1805. * Returns newly added bo_va or NULL for failure
  1806. *
  1807. * Object has to be reserved!
  1808. */
  1809. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  1810. struct amdgpu_vm *vm,
  1811. struct amdgpu_bo *bo)
  1812. {
  1813. struct amdgpu_bo_va *bo_va;
  1814. bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
  1815. if (bo_va == NULL) {
  1816. return NULL;
  1817. }
  1818. bo_va->base.vm = vm;
  1819. bo_va->base.bo = bo;
  1820. INIT_LIST_HEAD(&bo_va->base.bo_list);
  1821. INIT_LIST_HEAD(&bo_va->base.vm_status);
  1822. bo_va->ref_count = 1;
  1823. INIT_LIST_HEAD(&bo_va->valids);
  1824. INIT_LIST_HEAD(&bo_va->invalids);
  1825. if (bo)
  1826. list_add_tail(&bo_va->base.bo_list, &bo->va);
  1827. return bo_va;
  1828. }
  1829. /**
  1830. * amdgpu_vm_bo_insert_mapping - insert a new mapping
  1831. *
  1832. * @adev: amdgpu_device pointer
  1833. * @bo_va: bo_va to store the address
  1834. * @mapping: the mapping to insert
  1835. *
  1836. * Insert a new mapping into all structures.
  1837. */
  1838. static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
  1839. struct amdgpu_bo_va *bo_va,
  1840. struct amdgpu_bo_va_mapping *mapping)
  1841. {
  1842. struct amdgpu_vm *vm = bo_va->base.vm;
  1843. struct amdgpu_bo *bo = bo_va->base.bo;
  1844. mapping->bo_va = bo_va;
  1845. list_add(&mapping->list, &bo_va->invalids);
  1846. amdgpu_vm_it_insert(mapping, &vm->va);
  1847. if (mapping->flags & AMDGPU_PTE_PRT)
  1848. amdgpu_vm_prt_get(adev);
  1849. if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
  1850. spin_lock(&vm->status_lock);
  1851. if (list_empty(&bo_va->base.vm_status))
  1852. list_add(&bo_va->base.vm_status, &vm->moved);
  1853. spin_unlock(&vm->status_lock);
  1854. }
  1855. trace_amdgpu_vm_bo_map(bo_va, mapping);
  1856. }
  1857. /**
  1858. * amdgpu_vm_bo_map - map bo inside a vm
  1859. *
  1860. * @adev: amdgpu_device pointer
  1861. * @bo_va: bo_va to store the address
  1862. * @saddr: where to map the BO
  1863. * @offset: requested offset in the BO
  1864. * @flags: attributes of pages (read/write/valid/etc.)
  1865. *
  1866. * Add a mapping of the BO at the specefied addr into the VM.
  1867. * Returns 0 for success, error for failure.
  1868. *
  1869. * Object has to be reserved and unreserved outside!
  1870. */
  1871. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  1872. struct amdgpu_bo_va *bo_va,
  1873. uint64_t saddr, uint64_t offset,
  1874. uint64_t size, uint64_t flags)
  1875. {
  1876. struct amdgpu_bo_va_mapping *mapping, *tmp;
  1877. struct amdgpu_bo *bo = bo_va->base.bo;
  1878. struct amdgpu_vm *vm = bo_va->base.vm;
  1879. uint64_t eaddr;
  1880. /* validate the parameters */
  1881. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1882. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1883. return -EINVAL;
  1884. /* make sure object fit at this offset */
  1885. eaddr = saddr + size - 1;
  1886. if (saddr >= eaddr ||
  1887. (bo && offset + size > amdgpu_bo_size(bo)))
  1888. return -EINVAL;
  1889. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1890. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1891. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  1892. if (tmp) {
  1893. /* bo and tmp overlap, invalid addr */
  1894. dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
  1895. "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
  1896. tmp->start, tmp->last + 1);
  1897. return -EINVAL;
  1898. }
  1899. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1900. if (!mapping)
  1901. return -ENOMEM;
  1902. mapping->start = saddr;
  1903. mapping->last = eaddr;
  1904. mapping->offset = offset;
  1905. mapping->flags = flags;
  1906. amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
  1907. return 0;
  1908. }
  1909. /**
  1910. * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
  1911. *
  1912. * @adev: amdgpu_device pointer
  1913. * @bo_va: bo_va to store the address
  1914. * @saddr: where to map the BO
  1915. * @offset: requested offset in the BO
  1916. * @flags: attributes of pages (read/write/valid/etc.)
  1917. *
  1918. * Add a mapping of the BO at the specefied addr into the VM. Replace existing
  1919. * mappings as we do so.
  1920. * Returns 0 for success, error for failure.
  1921. *
  1922. * Object has to be reserved and unreserved outside!
  1923. */
  1924. int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
  1925. struct amdgpu_bo_va *bo_va,
  1926. uint64_t saddr, uint64_t offset,
  1927. uint64_t size, uint64_t flags)
  1928. {
  1929. struct amdgpu_bo_va_mapping *mapping;
  1930. struct amdgpu_bo *bo = bo_va->base.bo;
  1931. uint64_t eaddr;
  1932. int r;
  1933. /* validate the parameters */
  1934. if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
  1935. size == 0 || size & AMDGPU_GPU_PAGE_MASK)
  1936. return -EINVAL;
  1937. /* make sure object fit at this offset */
  1938. eaddr = saddr + size - 1;
  1939. if (saddr >= eaddr ||
  1940. (bo && offset + size > amdgpu_bo_size(bo)))
  1941. return -EINVAL;
  1942. /* Allocate all the needed memory */
  1943. mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
  1944. if (!mapping)
  1945. return -ENOMEM;
  1946. r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
  1947. if (r) {
  1948. kfree(mapping);
  1949. return r;
  1950. }
  1951. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1952. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  1953. mapping->start = saddr;
  1954. mapping->last = eaddr;
  1955. mapping->offset = offset;
  1956. mapping->flags = flags;
  1957. amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
  1958. return 0;
  1959. }
  1960. /**
  1961. * amdgpu_vm_bo_unmap - remove bo mapping from vm
  1962. *
  1963. * @adev: amdgpu_device pointer
  1964. * @bo_va: bo_va to remove the address from
  1965. * @saddr: where to the BO is mapped
  1966. *
  1967. * Remove a mapping of the BO at the specefied addr from the VM.
  1968. * Returns 0 for success, error for failure.
  1969. *
  1970. * Object has to be reserved and unreserved outside!
  1971. */
  1972. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  1973. struct amdgpu_bo_va *bo_va,
  1974. uint64_t saddr)
  1975. {
  1976. struct amdgpu_bo_va_mapping *mapping;
  1977. struct amdgpu_vm *vm = bo_va->base.vm;
  1978. bool valid = true;
  1979. saddr /= AMDGPU_GPU_PAGE_SIZE;
  1980. list_for_each_entry(mapping, &bo_va->valids, list) {
  1981. if (mapping->start == saddr)
  1982. break;
  1983. }
  1984. if (&mapping->list == &bo_va->valids) {
  1985. valid = false;
  1986. list_for_each_entry(mapping, &bo_va->invalids, list) {
  1987. if (mapping->start == saddr)
  1988. break;
  1989. }
  1990. if (&mapping->list == &bo_va->invalids)
  1991. return -ENOENT;
  1992. }
  1993. list_del(&mapping->list);
  1994. amdgpu_vm_it_remove(mapping, &vm->va);
  1995. mapping->bo_va = NULL;
  1996. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  1997. if (valid)
  1998. list_add(&mapping->list, &vm->freed);
  1999. else
  2000. amdgpu_vm_free_mapping(adev, vm, mapping,
  2001. bo_va->last_pt_update);
  2002. return 0;
  2003. }
  2004. /**
  2005. * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
  2006. *
  2007. * @adev: amdgpu_device pointer
  2008. * @vm: VM structure to use
  2009. * @saddr: start of the range
  2010. * @size: size of the range
  2011. *
  2012. * Remove all mappings in a range, split them as appropriate.
  2013. * Returns 0 for success, error for failure.
  2014. */
  2015. int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
  2016. struct amdgpu_vm *vm,
  2017. uint64_t saddr, uint64_t size)
  2018. {
  2019. struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
  2020. LIST_HEAD(removed);
  2021. uint64_t eaddr;
  2022. eaddr = saddr + size - 1;
  2023. saddr /= AMDGPU_GPU_PAGE_SIZE;
  2024. eaddr /= AMDGPU_GPU_PAGE_SIZE;
  2025. /* Allocate all the needed memory */
  2026. before = kzalloc(sizeof(*before), GFP_KERNEL);
  2027. if (!before)
  2028. return -ENOMEM;
  2029. INIT_LIST_HEAD(&before->list);
  2030. after = kzalloc(sizeof(*after), GFP_KERNEL);
  2031. if (!after) {
  2032. kfree(before);
  2033. return -ENOMEM;
  2034. }
  2035. INIT_LIST_HEAD(&after->list);
  2036. /* Now gather all removed mappings */
  2037. tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
  2038. while (tmp) {
  2039. /* Remember mapping split at the start */
  2040. if (tmp->start < saddr) {
  2041. before->start = tmp->start;
  2042. before->last = saddr - 1;
  2043. before->offset = tmp->offset;
  2044. before->flags = tmp->flags;
  2045. list_add(&before->list, &tmp->list);
  2046. }
  2047. /* Remember mapping split at the end */
  2048. if (tmp->last > eaddr) {
  2049. after->start = eaddr + 1;
  2050. after->last = tmp->last;
  2051. after->offset = tmp->offset;
  2052. after->offset += after->start - tmp->start;
  2053. after->flags = tmp->flags;
  2054. list_add(&after->list, &tmp->list);
  2055. }
  2056. list_del(&tmp->list);
  2057. list_add(&tmp->list, &removed);
  2058. tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
  2059. }
  2060. /* And free them up */
  2061. list_for_each_entry_safe(tmp, next, &removed, list) {
  2062. amdgpu_vm_it_remove(tmp, &vm->va);
  2063. list_del(&tmp->list);
  2064. if (tmp->start < saddr)
  2065. tmp->start = saddr;
  2066. if (tmp->last > eaddr)
  2067. tmp->last = eaddr;
  2068. tmp->bo_va = NULL;
  2069. list_add(&tmp->list, &vm->freed);
  2070. trace_amdgpu_vm_bo_unmap(NULL, tmp);
  2071. }
  2072. /* Insert partial mapping before the range */
  2073. if (!list_empty(&before->list)) {
  2074. amdgpu_vm_it_insert(before, &vm->va);
  2075. if (before->flags & AMDGPU_PTE_PRT)
  2076. amdgpu_vm_prt_get(adev);
  2077. } else {
  2078. kfree(before);
  2079. }
  2080. /* Insert partial mapping after the range */
  2081. if (!list_empty(&after->list)) {
  2082. amdgpu_vm_it_insert(after, &vm->va);
  2083. if (after->flags & AMDGPU_PTE_PRT)
  2084. amdgpu_vm_prt_get(adev);
  2085. } else {
  2086. kfree(after);
  2087. }
  2088. return 0;
  2089. }
  2090. /**
  2091. * amdgpu_vm_bo_lookup_mapping - find mapping by address
  2092. *
  2093. * @vm: the requested VM
  2094. *
  2095. * Find a mapping by it's address.
  2096. */
  2097. struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
  2098. uint64_t addr)
  2099. {
  2100. return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
  2101. }
  2102. /**
  2103. * amdgpu_vm_bo_rmv - remove a bo to a specific vm
  2104. *
  2105. * @adev: amdgpu_device pointer
  2106. * @bo_va: requested bo_va
  2107. *
  2108. * Remove @bo_va->bo from the requested vm.
  2109. *
  2110. * Object have to be reserved!
  2111. */
  2112. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  2113. struct amdgpu_bo_va *bo_va)
  2114. {
  2115. struct amdgpu_bo_va_mapping *mapping, *next;
  2116. struct amdgpu_vm *vm = bo_va->base.vm;
  2117. list_del(&bo_va->base.bo_list);
  2118. spin_lock(&vm->status_lock);
  2119. list_del(&bo_va->base.vm_status);
  2120. spin_unlock(&vm->status_lock);
  2121. list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
  2122. list_del(&mapping->list);
  2123. amdgpu_vm_it_remove(mapping, &vm->va);
  2124. mapping->bo_va = NULL;
  2125. trace_amdgpu_vm_bo_unmap(bo_va, mapping);
  2126. list_add(&mapping->list, &vm->freed);
  2127. }
  2128. list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
  2129. list_del(&mapping->list);
  2130. amdgpu_vm_it_remove(mapping, &vm->va);
  2131. amdgpu_vm_free_mapping(adev, vm, mapping,
  2132. bo_va->last_pt_update);
  2133. }
  2134. dma_fence_put(bo_va->last_pt_update);
  2135. kfree(bo_va);
  2136. }
  2137. /**
  2138. * amdgpu_vm_bo_invalidate - mark the bo as invalid
  2139. *
  2140. * @adev: amdgpu_device pointer
  2141. * @vm: requested vm
  2142. * @bo: amdgpu buffer object
  2143. *
  2144. * Mark @bo as invalid.
  2145. */
  2146. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  2147. struct amdgpu_bo *bo, bool evicted)
  2148. {
  2149. struct amdgpu_vm_bo_base *bo_base;
  2150. list_for_each_entry(bo_base, &bo->va, bo_list) {
  2151. struct amdgpu_vm *vm = bo_base->vm;
  2152. bo_base->moved = true;
  2153. if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
  2154. spin_lock(&bo_base->vm->status_lock);
  2155. if (bo->tbo.type == ttm_bo_type_kernel)
  2156. list_move(&bo_base->vm_status, &vm->evicted);
  2157. else
  2158. list_move_tail(&bo_base->vm_status,
  2159. &vm->evicted);
  2160. spin_unlock(&bo_base->vm->status_lock);
  2161. continue;
  2162. }
  2163. if (bo->tbo.type == ttm_bo_type_kernel) {
  2164. spin_lock(&bo_base->vm->status_lock);
  2165. if (list_empty(&bo_base->vm_status))
  2166. list_add(&bo_base->vm_status, &vm->relocated);
  2167. spin_unlock(&bo_base->vm->status_lock);
  2168. continue;
  2169. }
  2170. spin_lock(&bo_base->vm->status_lock);
  2171. if (list_empty(&bo_base->vm_status))
  2172. list_add(&bo_base->vm_status, &vm->moved);
  2173. spin_unlock(&bo_base->vm->status_lock);
  2174. }
  2175. }
  2176. static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
  2177. {
  2178. /* Total bits covered by PD + PTs */
  2179. unsigned bits = ilog2(vm_size) + 18;
  2180. /* Make sure the PD is 4K in size up to 8GB address space.
  2181. Above that split equal between PD and PTs */
  2182. if (vm_size <= 8)
  2183. return (bits - 9);
  2184. else
  2185. return ((bits + 3) / 2);
  2186. }
  2187. /**
  2188. * amdgpu_vm_set_fragment_size - adjust fragment size in PTE
  2189. *
  2190. * @adev: amdgpu_device pointer
  2191. * @fragment_size_default: the default fragment size if it's set auto
  2192. */
  2193. void amdgpu_vm_set_fragment_size(struct amdgpu_device *adev, uint32_t fragment_size_default)
  2194. {
  2195. if (amdgpu_vm_fragment_size == -1)
  2196. adev->vm_manager.fragment_size = fragment_size_default;
  2197. else
  2198. adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
  2199. }
  2200. /**
  2201. * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
  2202. *
  2203. * @adev: amdgpu_device pointer
  2204. * @vm_size: the default vm size if it's set auto
  2205. */
  2206. void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size, uint32_t fragment_size_default)
  2207. {
  2208. /* adjust vm size firstly */
  2209. if (amdgpu_vm_size == -1)
  2210. adev->vm_manager.vm_size = vm_size;
  2211. else
  2212. adev->vm_manager.vm_size = amdgpu_vm_size;
  2213. /* block size depends on vm size */
  2214. if (amdgpu_vm_block_size == -1)
  2215. adev->vm_manager.block_size =
  2216. amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
  2217. else
  2218. adev->vm_manager.block_size = amdgpu_vm_block_size;
  2219. amdgpu_vm_set_fragment_size(adev, fragment_size_default);
  2220. DRM_INFO("vm size is %llu GB, block size is %u-bit, fragment size is %u-bit\n",
  2221. adev->vm_manager.vm_size, adev->vm_manager.block_size,
  2222. adev->vm_manager.fragment_size);
  2223. }
  2224. /**
  2225. * amdgpu_vm_init - initialize a vm instance
  2226. *
  2227. * @adev: amdgpu_device pointer
  2228. * @vm: requested vm
  2229. * @vm_context: Indicates if it GFX or Compute context
  2230. *
  2231. * Init @vm fields.
  2232. */
  2233. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  2234. int vm_context, unsigned int pasid)
  2235. {
  2236. const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
  2237. AMDGPU_VM_PTE_COUNT(adev) * 8);
  2238. unsigned ring_instance;
  2239. struct amdgpu_ring *ring;
  2240. struct amd_sched_rq *rq;
  2241. int r, i;
  2242. u64 flags;
  2243. uint64_t init_pde_value = 0;
  2244. vm->va = RB_ROOT;
  2245. vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
  2246. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  2247. vm->reserved_vmid[i] = NULL;
  2248. spin_lock_init(&vm->status_lock);
  2249. INIT_LIST_HEAD(&vm->evicted);
  2250. INIT_LIST_HEAD(&vm->relocated);
  2251. INIT_LIST_HEAD(&vm->moved);
  2252. INIT_LIST_HEAD(&vm->freed);
  2253. /* create scheduler entity for page table updates */
  2254. ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
  2255. ring_instance %= adev->vm_manager.vm_pte_num_rings;
  2256. ring = adev->vm_manager.vm_pte_rings[ring_instance];
  2257. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  2258. r = amd_sched_entity_init(&ring->sched, &vm->entity,
  2259. rq, amdgpu_sched_jobs);
  2260. if (r)
  2261. return r;
  2262. vm->pte_support_ats = false;
  2263. if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
  2264. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  2265. AMDGPU_VM_USE_CPU_FOR_COMPUTE);
  2266. if (adev->asic_type == CHIP_RAVEN) {
  2267. vm->pte_support_ats = true;
  2268. init_pde_value = AMDGPU_PTE_SYSTEM | AMDGPU_PDE_PTE;
  2269. }
  2270. } else
  2271. vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
  2272. AMDGPU_VM_USE_CPU_FOR_GFX);
  2273. DRM_DEBUG_DRIVER("VM update mode is %s\n",
  2274. vm->use_cpu_for_update ? "CPU" : "SDMA");
  2275. WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
  2276. "CPU update of VM recommended only for large BAR system\n");
  2277. vm->last_update = NULL;
  2278. flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
  2279. AMDGPU_GEM_CREATE_VRAM_CLEARED;
  2280. if (vm->use_cpu_for_update)
  2281. flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  2282. else
  2283. flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  2284. AMDGPU_GEM_CREATE_SHADOW);
  2285. r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
  2286. AMDGPU_GEM_DOMAIN_VRAM,
  2287. flags,
  2288. NULL, NULL, init_pde_value, &vm->root.base.bo);
  2289. if (r)
  2290. goto error_free_sched_entity;
  2291. vm->root.base.vm = vm;
  2292. list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
  2293. INIT_LIST_HEAD(&vm->root.base.vm_status);
  2294. if (vm->use_cpu_for_update) {
  2295. r = amdgpu_bo_reserve(vm->root.base.bo, false);
  2296. if (r)
  2297. goto error_free_root;
  2298. r = amdgpu_bo_kmap(vm->root.base.bo, NULL);
  2299. amdgpu_bo_unreserve(vm->root.base.bo);
  2300. if (r)
  2301. goto error_free_root;
  2302. }
  2303. if (pasid) {
  2304. unsigned long flags;
  2305. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2306. r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
  2307. GFP_ATOMIC);
  2308. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2309. if (r < 0)
  2310. goto error_free_root;
  2311. vm->pasid = pasid;
  2312. }
  2313. return 0;
  2314. error_free_root:
  2315. amdgpu_bo_unref(&vm->root.base.bo->shadow);
  2316. amdgpu_bo_unref(&vm->root.base.bo);
  2317. vm->root.base.bo = NULL;
  2318. error_free_sched_entity:
  2319. amd_sched_entity_fini(&ring->sched, &vm->entity);
  2320. return r;
  2321. }
  2322. /**
  2323. * amdgpu_vm_free_levels - free PD/PT levels
  2324. *
  2325. * @level: PD/PT starting level to free
  2326. *
  2327. * Free the page directory or page table level and all sub levels.
  2328. */
  2329. static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
  2330. {
  2331. unsigned i;
  2332. if (level->base.bo) {
  2333. list_del(&level->base.bo_list);
  2334. list_del(&level->base.vm_status);
  2335. amdgpu_bo_unref(&level->base.bo->shadow);
  2336. amdgpu_bo_unref(&level->base.bo);
  2337. }
  2338. if (level->entries)
  2339. for (i = 0; i <= level->last_entry_used; i++)
  2340. amdgpu_vm_free_levels(&level->entries[i]);
  2341. kvfree(level->entries);
  2342. }
  2343. /**
  2344. * amdgpu_vm_fini - tear down a vm instance
  2345. *
  2346. * @adev: amdgpu_device pointer
  2347. * @vm: requested vm
  2348. *
  2349. * Tear down @vm.
  2350. * Unbind the VM and remove all bos from the vm bo list
  2351. */
  2352. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
  2353. {
  2354. struct amdgpu_bo_va_mapping *mapping, *tmp;
  2355. bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
  2356. int i;
  2357. if (vm->pasid) {
  2358. unsigned long flags;
  2359. spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
  2360. idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
  2361. spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
  2362. }
  2363. amd_sched_entity_fini(vm->entity.sched, &vm->entity);
  2364. if (!RB_EMPTY_ROOT(&vm->va)) {
  2365. dev_err(adev->dev, "still active bo inside vm\n");
  2366. }
  2367. rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
  2368. list_del(&mapping->list);
  2369. amdgpu_vm_it_remove(mapping, &vm->va);
  2370. kfree(mapping);
  2371. }
  2372. list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
  2373. if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
  2374. amdgpu_vm_prt_fini(adev, vm);
  2375. prt_fini_needed = false;
  2376. }
  2377. list_del(&mapping->list);
  2378. amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
  2379. }
  2380. amdgpu_vm_free_levels(&vm->root);
  2381. dma_fence_put(vm->last_update);
  2382. for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
  2383. amdgpu_vm_free_reserved_vmid(adev, vm, i);
  2384. }
  2385. /**
  2386. * amdgpu_vm_manager_init - init the VM manager
  2387. *
  2388. * @adev: amdgpu_device pointer
  2389. *
  2390. * Initialize the VM manager structures
  2391. */
  2392. void amdgpu_vm_manager_init(struct amdgpu_device *adev)
  2393. {
  2394. unsigned i, j;
  2395. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  2396. struct amdgpu_vm_id_manager *id_mgr =
  2397. &adev->vm_manager.id_mgr[i];
  2398. mutex_init(&id_mgr->lock);
  2399. INIT_LIST_HEAD(&id_mgr->ids_lru);
  2400. atomic_set(&id_mgr->reserved_vmid_num, 0);
  2401. /* skip over VMID 0, since it is the system VM */
  2402. for (j = 1; j < id_mgr->num_ids; ++j) {
  2403. amdgpu_vm_reset_id(adev, i, j);
  2404. amdgpu_sync_create(&id_mgr->ids[i].active);
  2405. list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
  2406. }
  2407. }
  2408. adev->vm_manager.fence_context =
  2409. dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  2410. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  2411. adev->vm_manager.seqno[i] = 0;
  2412. atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
  2413. atomic64_set(&adev->vm_manager.client_counter, 0);
  2414. spin_lock_init(&adev->vm_manager.prt_lock);
  2415. atomic_set(&adev->vm_manager.num_prt_users, 0);
  2416. /* If not overridden by the user, by default, only in large BAR systems
  2417. * Compute VM tables will be updated by CPU
  2418. */
  2419. #ifdef CONFIG_X86_64
  2420. if (amdgpu_vm_update_mode == -1) {
  2421. if (amdgpu_vm_is_large_bar(adev))
  2422. adev->vm_manager.vm_update_mode =
  2423. AMDGPU_VM_USE_CPU_FOR_COMPUTE;
  2424. else
  2425. adev->vm_manager.vm_update_mode = 0;
  2426. } else
  2427. adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
  2428. #else
  2429. adev->vm_manager.vm_update_mode = 0;
  2430. #endif
  2431. idr_init(&adev->vm_manager.pasid_idr);
  2432. spin_lock_init(&adev->vm_manager.pasid_lock);
  2433. }
  2434. /**
  2435. * amdgpu_vm_manager_fini - cleanup VM manager
  2436. *
  2437. * @adev: amdgpu_device pointer
  2438. *
  2439. * Cleanup the VM manager and free resources.
  2440. */
  2441. void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
  2442. {
  2443. unsigned i, j;
  2444. WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
  2445. idr_destroy(&adev->vm_manager.pasid_idr);
  2446. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  2447. struct amdgpu_vm_id_manager *id_mgr =
  2448. &adev->vm_manager.id_mgr[i];
  2449. mutex_destroy(&id_mgr->lock);
  2450. for (j = 0; j < AMDGPU_NUM_VM; ++j) {
  2451. struct amdgpu_vm_id *id = &id_mgr->ids[j];
  2452. amdgpu_sync_free(&id->active);
  2453. dma_fence_put(id->flushed_updates);
  2454. dma_fence_put(id->last_flush);
  2455. }
  2456. }
  2457. }
  2458. int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  2459. {
  2460. union drm_amdgpu_vm *args = data;
  2461. struct amdgpu_device *adev = dev->dev_private;
  2462. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  2463. int r;
  2464. switch (args->in.op) {
  2465. case AMDGPU_VM_OP_RESERVE_VMID:
  2466. /* current, we only have requirement to reserve vmid from gfxhub */
  2467. r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
  2468. AMDGPU_GFXHUB);
  2469. if (r)
  2470. return r;
  2471. break;
  2472. case AMDGPU_VM_OP_UNRESERVE_VMID:
  2473. amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
  2474. break;
  2475. default:
  2476. return -EINVAL;
  2477. }
  2478. return 0;
  2479. }