exynos7_drm_decon.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863
  1. /* drivers/gpu/drm/exynos/exynos7_drm_decon.c
  2. *
  3. * Copyright (C) 2014 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Akshu Agarwal <akshua@gmail.com>
  6. * Ajay Kumar <ajaykumar.rs@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <drm/exynos_drm.h>
  16. #include <linux/clk.h>
  17. #include <linux/component.h>
  18. #include <linux/kernel.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_device.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/exynos7_decon.h>
  27. #include "exynos_drm_crtc.h"
  28. #include "exynos_drm_plane.h"
  29. #include "exynos_drm_drv.h"
  30. #include "exynos_drm_fb.h"
  31. #include "exynos_drm_fbdev.h"
  32. #include "exynos_drm_iommu.h"
  33. /*
  34. * DECON stands for Display and Enhancement controller.
  35. */
  36. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  37. #define WINDOWS_NR 2
  38. #define CURSOR_WIN 1
  39. struct decon_context {
  40. struct device *dev;
  41. struct drm_device *drm_dev;
  42. struct exynos_drm_crtc *crtc;
  43. struct exynos_drm_plane planes[WINDOWS_NR];
  44. struct clk *pclk;
  45. struct clk *aclk;
  46. struct clk *eclk;
  47. struct clk *vclk;
  48. void __iomem *regs;
  49. unsigned long irq_flags;
  50. bool i80_if;
  51. bool suspended;
  52. int pipe;
  53. wait_queue_head_t wait_vsync_queue;
  54. atomic_t wait_vsync_event;
  55. struct exynos_drm_panel_info panel;
  56. struct drm_encoder *encoder;
  57. };
  58. static const struct of_device_id decon_driver_dt_match[] = {
  59. {.compatible = "samsung,exynos7-decon"},
  60. {},
  61. };
  62. MODULE_DEVICE_TABLE(of, decon_driver_dt_match);
  63. static const uint32_t decon_formats[] = {
  64. DRM_FORMAT_RGB565,
  65. DRM_FORMAT_XRGB8888,
  66. DRM_FORMAT_XBGR8888,
  67. DRM_FORMAT_RGBX8888,
  68. DRM_FORMAT_BGRX8888,
  69. DRM_FORMAT_ARGB8888,
  70. DRM_FORMAT_ABGR8888,
  71. DRM_FORMAT_RGBA8888,
  72. DRM_FORMAT_BGRA8888,
  73. };
  74. static void decon_wait_for_vblank(struct exynos_drm_crtc *crtc)
  75. {
  76. struct decon_context *ctx = crtc->ctx;
  77. if (ctx->suspended)
  78. return;
  79. atomic_set(&ctx->wait_vsync_event, 1);
  80. /*
  81. * wait for DECON to signal VSYNC interrupt or return after
  82. * timeout which is set to 50ms (refresh rate of 20).
  83. */
  84. if (!wait_event_timeout(ctx->wait_vsync_queue,
  85. !atomic_read(&ctx->wait_vsync_event),
  86. HZ/20))
  87. DRM_DEBUG_KMS("vblank wait timed out.\n");
  88. }
  89. static void decon_clear_channels(struct exynos_drm_crtc *crtc)
  90. {
  91. struct decon_context *ctx = crtc->ctx;
  92. unsigned int win, ch_enabled = 0;
  93. DRM_DEBUG_KMS("%s\n", __FILE__);
  94. /* Check if any channel is enabled. */
  95. for (win = 0; win < WINDOWS_NR; win++) {
  96. u32 val = readl(ctx->regs + WINCON(win));
  97. if (val & WINCONx_ENWIN) {
  98. val &= ~WINCONx_ENWIN;
  99. writel(val, ctx->regs + WINCON(win));
  100. ch_enabled = 1;
  101. }
  102. }
  103. /* Wait for vsync, as disable channel takes effect at next vsync */
  104. if (ch_enabled)
  105. decon_wait_for_vblank(ctx->crtc);
  106. }
  107. static int decon_ctx_initialize(struct decon_context *ctx,
  108. struct drm_device *drm_dev)
  109. {
  110. struct exynos_drm_private *priv = drm_dev->dev_private;
  111. int ret;
  112. ctx->drm_dev = drm_dev;
  113. ctx->pipe = priv->pipe++;
  114. decon_clear_channels(ctx->crtc);
  115. ret = drm_iommu_attach_device(drm_dev, ctx->dev);
  116. if (ret)
  117. priv->pipe--;
  118. return ret;
  119. }
  120. static void decon_ctx_remove(struct decon_context *ctx)
  121. {
  122. /* detach this sub driver from iommu mapping if supported. */
  123. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  124. }
  125. static u32 decon_calc_clkdiv(struct decon_context *ctx,
  126. const struct drm_display_mode *mode)
  127. {
  128. unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
  129. u32 clkdiv;
  130. /* Find the clock divider value that gets us closest to ideal_clk */
  131. clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->vclk), ideal_clk);
  132. return (clkdiv < 0x100) ? clkdiv : 0xff;
  133. }
  134. static void decon_commit(struct exynos_drm_crtc *crtc)
  135. {
  136. struct decon_context *ctx = crtc->ctx;
  137. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  138. u32 val, clkdiv;
  139. if (ctx->suspended)
  140. return;
  141. /* nothing to do if we haven't set the mode yet */
  142. if (mode->htotal == 0 || mode->vtotal == 0)
  143. return;
  144. if (!ctx->i80_if) {
  145. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  146. /* setup vertical timing values. */
  147. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  148. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  149. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  150. val = VIDTCON0_VBPD(vbpd - 1) | VIDTCON0_VFPD(vfpd - 1);
  151. writel(val, ctx->regs + VIDTCON0);
  152. val = VIDTCON1_VSPW(vsync_len - 1);
  153. writel(val, ctx->regs + VIDTCON1);
  154. /* setup horizontal timing values. */
  155. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  156. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  157. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  158. /* setup horizontal timing values. */
  159. val = VIDTCON2_HBPD(hbpd - 1) | VIDTCON2_HFPD(hfpd - 1);
  160. writel(val, ctx->regs + VIDTCON2);
  161. val = VIDTCON3_HSPW(hsync_len - 1);
  162. writel(val, ctx->regs + VIDTCON3);
  163. }
  164. /* setup horizontal and vertical display size. */
  165. val = VIDTCON4_LINEVAL(mode->vdisplay - 1) |
  166. VIDTCON4_HOZVAL(mode->hdisplay - 1);
  167. writel(val, ctx->regs + VIDTCON4);
  168. writel(mode->vdisplay - 1, ctx->regs + LINECNT_OP_THRESHOLD);
  169. /*
  170. * fields of register with prefix '_F' would be updated
  171. * at vsync(same as dma start)
  172. */
  173. val = VIDCON0_ENVID | VIDCON0_ENVID_F;
  174. writel(val, ctx->regs + VIDCON0);
  175. clkdiv = decon_calc_clkdiv(ctx, mode);
  176. if (clkdiv > 1) {
  177. val = VCLKCON1_CLKVAL_NUM_VCLK(clkdiv - 1);
  178. writel(val, ctx->regs + VCLKCON1);
  179. writel(val, ctx->regs + VCLKCON2);
  180. }
  181. val = readl(ctx->regs + DECON_UPDATE);
  182. val |= DECON_UPDATE_STANDALONE_F;
  183. writel(val, ctx->regs + DECON_UPDATE);
  184. }
  185. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  186. {
  187. struct decon_context *ctx = crtc->ctx;
  188. u32 val;
  189. if (ctx->suspended)
  190. return -EPERM;
  191. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  192. val = readl(ctx->regs + VIDINTCON0);
  193. val |= VIDINTCON0_INT_ENABLE;
  194. if (!ctx->i80_if) {
  195. val |= VIDINTCON0_INT_FRAME;
  196. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  197. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  198. }
  199. writel(val, ctx->regs + VIDINTCON0);
  200. }
  201. return 0;
  202. }
  203. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  204. {
  205. struct decon_context *ctx = crtc->ctx;
  206. u32 val;
  207. if (ctx->suspended)
  208. return;
  209. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  210. val = readl(ctx->regs + VIDINTCON0);
  211. val &= ~VIDINTCON0_INT_ENABLE;
  212. if (!ctx->i80_if)
  213. val &= ~VIDINTCON0_INT_FRAME;
  214. writel(val, ctx->regs + VIDINTCON0);
  215. }
  216. }
  217. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
  218. struct drm_framebuffer *fb)
  219. {
  220. unsigned long val;
  221. int padding;
  222. val = readl(ctx->regs + WINCON(win));
  223. val &= ~WINCONx_BPPMODE_MASK;
  224. switch (fb->pixel_format) {
  225. case DRM_FORMAT_RGB565:
  226. val |= WINCONx_BPPMODE_16BPP_565;
  227. val |= WINCONx_BURSTLEN_16WORD;
  228. break;
  229. case DRM_FORMAT_XRGB8888:
  230. val |= WINCONx_BPPMODE_24BPP_xRGB;
  231. val |= WINCONx_BURSTLEN_16WORD;
  232. break;
  233. case DRM_FORMAT_XBGR8888:
  234. val |= WINCONx_BPPMODE_24BPP_xBGR;
  235. val |= WINCONx_BURSTLEN_16WORD;
  236. break;
  237. case DRM_FORMAT_RGBX8888:
  238. val |= WINCONx_BPPMODE_24BPP_RGBx;
  239. val |= WINCONx_BURSTLEN_16WORD;
  240. break;
  241. case DRM_FORMAT_BGRX8888:
  242. val |= WINCONx_BPPMODE_24BPP_BGRx;
  243. val |= WINCONx_BURSTLEN_16WORD;
  244. break;
  245. case DRM_FORMAT_ARGB8888:
  246. val |= WINCONx_BPPMODE_32BPP_ARGB | WINCONx_BLD_PIX |
  247. WINCONx_ALPHA_SEL;
  248. val |= WINCONx_BURSTLEN_16WORD;
  249. break;
  250. case DRM_FORMAT_ABGR8888:
  251. val |= WINCONx_BPPMODE_32BPP_ABGR | WINCONx_BLD_PIX |
  252. WINCONx_ALPHA_SEL;
  253. val |= WINCONx_BURSTLEN_16WORD;
  254. break;
  255. case DRM_FORMAT_RGBA8888:
  256. val |= WINCONx_BPPMODE_32BPP_RGBA | WINCONx_BLD_PIX |
  257. WINCONx_ALPHA_SEL;
  258. val |= WINCONx_BURSTLEN_16WORD;
  259. break;
  260. case DRM_FORMAT_BGRA8888:
  261. val |= WINCONx_BPPMODE_32BPP_BGRA | WINCONx_BLD_PIX |
  262. WINCONx_ALPHA_SEL;
  263. val |= WINCONx_BURSTLEN_16WORD;
  264. break;
  265. default:
  266. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  267. val |= WINCONx_BPPMODE_24BPP_xRGB;
  268. val |= WINCONx_BURSTLEN_16WORD;
  269. break;
  270. }
  271. DRM_DEBUG_KMS("bpp = %d\n", fb->bits_per_pixel);
  272. /*
  273. * In case of exynos, setting dma-burst to 16Word causes permanent
  274. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  275. * switching which is based on plane size is not recommended as
  276. * plane size varies a lot towards the end of the screen and rapid
  277. * movement causes unstable DMA which results into iommu crash/tear.
  278. */
  279. padding = (fb->pitches[0] / (fb->bits_per_pixel >> 3)) - fb->width;
  280. if (fb->width + padding < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  281. val &= ~WINCONx_BURSTLEN_MASK;
  282. val |= WINCONx_BURSTLEN_8WORD;
  283. }
  284. writel(val, ctx->regs + WINCON(win));
  285. }
  286. static void decon_win_set_colkey(struct decon_context *ctx, unsigned int win)
  287. {
  288. unsigned int keycon0 = 0, keycon1 = 0;
  289. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  290. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  291. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  292. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  293. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  294. }
  295. /**
  296. * shadow_protect_win() - disable updating values from shadow registers at vsync
  297. *
  298. * @win: window to protect registers for
  299. * @protect: 1 to protect (disable updates)
  300. */
  301. static void decon_shadow_protect_win(struct decon_context *ctx,
  302. unsigned int win, bool protect)
  303. {
  304. u32 bits, val;
  305. bits = SHADOWCON_WINx_PROTECT(win);
  306. val = readl(ctx->regs + SHADOWCON);
  307. if (protect)
  308. val |= bits;
  309. else
  310. val &= ~bits;
  311. writel(val, ctx->regs + SHADOWCON);
  312. }
  313. static void decon_atomic_begin(struct exynos_drm_crtc *crtc,
  314. struct exynos_drm_plane *plane)
  315. {
  316. struct decon_context *ctx = crtc->ctx;
  317. if (ctx->suspended)
  318. return;
  319. decon_shadow_protect_win(ctx, plane->zpos, true);
  320. }
  321. static void decon_update_plane(struct exynos_drm_crtc *crtc,
  322. struct exynos_drm_plane *plane)
  323. {
  324. struct exynos_drm_plane_state *state =
  325. to_exynos_plane_state(plane->base.state);
  326. struct decon_context *ctx = crtc->ctx;
  327. struct drm_framebuffer *fb = state->base.fb;
  328. int padding;
  329. unsigned long val, alpha;
  330. unsigned int last_x;
  331. unsigned int last_y;
  332. unsigned int win = plane->zpos;
  333. unsigned int bpp = fb->bits_per_pixel >> 3;
  334. unsigned int pitch = fb->pitches[0];
  335. if (ctx->suspended)
  336. return;
  337. /*
  338. * SHADOWCON/PRTCON register is used for enabling timing.
  339. *
  340. * for example, once only width value of a register is set,
  341. * if the dma is started then decon hardware could malfunction so
  342. * with protect window setting, the register fields with prefix '_F'
  343. * wouldn't be updated at vsync also but updated once unprotect window
  344. * is set.
  345. */
  346. /* buffer start address */
  347. val = (unsigned long)exynos_drm_fb_dma_addr(fb, 0);
  348. writel(val, ctx->regs + VIDW_BUF_START(win));
  349. padding = (pitch / bpp) - fb->width;
  350. /* buffer size */
  351. writel(fb->width + padding, ctx->regs + VIDW_WHOLE_X(win));
  352. writel(fb->height, ctx->regs + VIDW_WHOLE_Y(win));
  353. /* offset from the start of the buffer to read */
  354. writel(state->src.x, ctx->regs + VIDW_OFFSET_X(win));
  355. writel(state->src.y, ctx->regs + VIDW_OFFSET_Y(win));
  356. DRM_DEBUG_KMS("start addr = 0x%lx\n",
  357. (unsigned long)val);
  358. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  359. state->crtc.w, state->crtc.h);
  360. val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
  361. VIDOSDxA_TOPLEFT_Y(state->crtc.y);
  362. writel(val, ctx->regs + VIDOSD_A(win));
  363. last_x = state->crtc.x + state->crtc.w;
  364. if (last_x)
  365. last_x--;
  366. last_y = state->crtc.y + state->crtc.h;
  367. if (last_y)
  368. last_y--;
  369. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y);
  370. writel(val, ctx->regs + VIDOSD_B(win));
  371. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  372. state->crtc.x, state->crtc.y, last_x, last_y);
  373. /* OSD alpha */
  374. alpha = VIDOSDxC_ALPHA0_R_F(0x0) |
  375. VIDOSDxC_ALPHA0_G_F(0x0) |
  376. VIDOSDxC_ALPHA0_B_F(0x0);
  377. writel(alpha, ctx->regs + VIDOSD_C(win));
  378. alpha = VIDOSDxD_ALPHA1_R_F(0xff) |
  379. VIDOSDxD_ALPHA1_G_F(0xff) |
  380. VIDOSDxD_ALPHA1_B_F(0xff);
  381. writel(alpha, ctx->regs + VIDOSD_D(win));
  382. decon_win_set_pixfmt(ctx, win, fb);
  383. /* hardware window 0 doesn't support color key. */
  384. if (win != 0)
  385. decon_win_set_colkey(ctx, win);
  386. /* wincon */
  387. val = readl(ctx->regs + WINCON(win));
  388. val |= WINCONx_TRIPLE_BUF_MODE;
  389. val |= WINCONx_ENWIN;
  390. writel(val, ctx->regs + WINCON(win));
  391. /* Enable DMA channel and unprotect windows */
  392. decon_shadow_protect_win(ctx, win, false);
  393. val = readl(ctx->regs + DECON_UPDATE);
  394. val |= DECON_UPDATE_STANDALONE_F;
  395. writel(val, ctx->regs + DECON_UPDATE);
  396. }
  397. static void decon_disable_plane(struct exynos_drm_crtc *crtc,
  398. struct exynos_drm_plane *plane)
  399. {
  400. struct decon_context *ctx = crtc->ctx;
  401. unsigned int win = plane->zpos;
  402. u32 val;
  403. if (ctx->suspended)
  404. return;
  405. /* protect windows */
  406. decon_shadow_protect_win(ctx, win, true);
  407. /* wincon */
  408. val = readl(ctx->regs + WINCON(win));
  409. val &= ~WINCONx_ENWIN;
  410. writel(val, ctx->regs + WINCON(win));
  411. val = readl(ctx->regs + DECON_UPDATE);
  412. val |= DECON_UPDATE_STANDALONE_F;
  413. writel(val, ctx->regs + DECON_UPDATE);
  414. }
  415. static void decon_atomic_flush(struct exynos_drm_crtc *crtc,
  416. struct exynos_drm_plane *plane)
  417. {
  418. struct decon_context *ctx = crtc->ctx;
  419. if (ctx->suspended)
  420. return;
  421. decon_shadow_protect_win(ctx, plane->zpos, false);
  422. }
  423. static void decon_init(struct decon_context *ctx)
  424. {
  425. u32 val;
  426. writel(VIDCON0_SWRESET, ctx->regs + VIDCON0);
  427. val = VIDOUTCON0_DISP_IF_0_ON;
  428. if (!ctx->i80_if)
  429. val |= VIDOUTCON0_RGBIF;
  430. writel(val, ctx->regs + VIDOUTCON0);
  431. writel(VCLKCON0_CLKVALUP | VCLKCON0_VCLKFREE, ctx->regs + VCLKCON0);
  432. if (!ctx->i80_if)
  433. writel(VIDCON1_VCLK_HOLD, ctx->regs + VIDCON1(0));
  434. }
  435. static void decon_enable(struct exynos_drm_crtc *crtc)
  436. {
  437. struct decon_context *ctx = crtc->ctx;
  438. if (!ctx->suspended)
  439. return;
  440. pm_runtime_get_sync(ctx->dev);
  441. decon_init(ctx);
  442. /* if vblank was enabled status, enable it again. */
  443. if (test_and_clear_bit(0, &ctx->irq_flags))
  444. decon_enable_vblank(ctx->crtc);
  445. decon_commit(ctx->crtc);
  446. ctx->suspended = false;
  447. }
  448. static void decon_disable(struct exynos_drm_crtc *crtc)
  449. {
  450. struct decon_context *ctx = crtc->ctx;
  451. int i;
  452. if (ctx->suspended)
  453. return;
  454. /*
  455. * We need to make sure that all windows are disabled before we
  456. * suspend that connector. Otherwise we might try to scan from
  457. * a destroyed buffer later.
  458. */
  459. for (i = 0; i < WINDOWS_NR; i++)
  460. decon_disable_plane(crtc, &ctx->planes[i]);
  461. pm_runtime_put_sync(ctx->dev);
  462. ctx->suspended = true;
  463. }
  464. static const struct exynos_drm_crtc_ops decon_crtc_ops = {
  465. .enable = decon_enable,
  466. .disable = decon_disable,
  467. .commit = decon_commit,
  468. .enable_vblank = decon_enable_vblank,
  469. .disable_vblank = decon_disable_vblank,
  470. .wait_for_vblank = decon_wait_for_vblank,
  471. .atomic_begin = decon_atomic_begin,
  472. .update_plane = decon_update_plane,
  473. .disable_plane = decon_disable_plane,
  474. .atomic_flush = decon_atomic_flush,
  475. };
  476. static irqreturn_t decon_irq_handler(int irq, void *dev_id)
  477. {
  478. struct decon_context *ctx = (struct decon_context *)dev_id;
  479. u32 val, clear_bit;
  480. int win;
  481. val = readl(ctx->regs + VIDINTCON1);
  482. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  483. if (val & clear_bit)
  484. writel(clear_bit, ctx->regs + VIDINTCON1);
  485. /* check the crtc is detached already from encoder */
  486. if (ctx->pipe < 0 || !ctx->drm_dev)
  487. goto out;
  488. if (!ctx->i80_if) {
  489. drm_crtc_handle_vblank(&ctx->crtc->base);
  490. for (win = 0 ; win < WINDOWS_NR ; win++) {
  491. struct exynos_drm_plane *plane = &ctx->planes[win];
  492. if (!plane->pending_fb)
  493. continue;
  494. exynos_drm_crtc_finish_update(ctx->crtc, plane);
  495. }
  496. /* set wait vsync event to zero and wake up queue. */
  497. if (atomic_read(&ctx->wait_vsync_event)) {
  498. atomic_set(&ctx->wait_vsync_event, 0);
  499. wake_up(&ctx->wait_vsync_queue);
  500. }
  501. }
  502. out:
  503. return IRQ_HANDLED;
  504. }
  505. static int decon_bind(struct device *dev, struct device *master, void *data)
  506. {
  507. struct decon_context *ctx = dev_get_drvdata(dev);
  508. struct drm_device *drm_dev = data;
  509. struct exynos_drm_plane *exynos_plane;
  510. enum drm_plane_type type;
  511. unsigned int zpos;
  512. int ret;
  513. ret = decon_ctx_initialize(ctx, drm_dev);
  514. if (ret) {
  515. DRM_ERROR("decon_ctx_initialize failed.\n");
  516. return ret;
  517. }
  518. for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
  519. type = exynos_plane_get_type(zpos, CURSOR_WIN);
  520. ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
  521. 1 << ctx->pipe, type, decon_formats,
  522. ARRAY_SIZE(decon_formats), zpos);
  523. if (ret)
  524. return ret;
  525. }
  526. exynos_plane = &ctx->planes[DEFAULT_WIN];
  527. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  528. ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
  529. &decon_crtc_ops, ctx);
  530. if (IS_ERR(ctx->crtc)) {
  531. decon_ctx_remove(ctx);
  532. return PTR_ERR(ctx->crtc);
  533. }
  534. if (ctx->encoder)
  535. exynos_dpi_bind(drm_dev, ctx->encoder);
  536. return 0;
  537. }
  538. static void decon_unbind(struct device *dev, struct device *master,
  539. void *data)
  540. {
  541. struct decon_context *ctx = dev_get_drvdata(dev);
  542. decon_disable(ctx->crtc);
  543. if (ctx->encoder)
  544. exynos_dpi_remove(ctx->encoder);
  545. decon_ctx_remove(ctx);
  546. }
  547. static const struct component_ops decon_component_ops = {
  548. .bind = decon_bind,
  549. .unbind = decon_unbind,
  550. };
  551. static int decon_probe(struct platform_device *pdev)
  552. {
  553. struct device *dev = &pdev->dev;
  554. struct decon_context *ctx;
  555. struct device_node *i80_if_timings;
  556. struct resource *res;
  557. int ret;
  558. if (!dev->of_node)
  559. return -ENODEV;
  560. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  561. if (!ctx)
  562. return -ENOMEM;
  563. ctx->dev = dev;
  564. ctx->suspended = true;
  565. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  566. if (i80_if_timings)
  567. ctx->i80_if = true;
  568. of_node_put(i80_if_timings);
  569. ctx->regs = of_iomap(dev->of_node, 0);
  570. if (!ctx->regs)
  571. return -ENOMEM;
  572. ctx->pclk = devm_clk_get(dev, "pclk_decon0");
  573. if (IS_ERR(ctx->pclk)) {
  574. dev_err(dev, "failed to get bus clock pclk\n");
  575. ret = PTR_ERR(ctx->pclk);
  576. goto err_iounmap;
  577. }
  578. ctx->aclk = devm_clk_get(dev, "aclk_decon0");
  579. if (IS_ERR(ctx->aclk)) {
  580. dev_err(dev, "failed to get bus clock aclk\n");
  581. ret = PTR_ERR(ctx->aclk);
  582. goto err_iounmap;
  583. }
  584. ctx->eclk = devm_clk_get(dev, "decon0_eclk");
  585. if (IS_ERR(ctx->eclk)) {
  586. dev_err(dev, "failed to get eclock\n");
  587. ret = PTR_ERR(ctx->eclk);
  588. goto err_iounmap;
  589. }
  590. ctx->vclk = devm_clk_get(dev, "decon0_vclk");
  591. if (IS_ERR(ctx->vclk)) {
  592. dev_err(dev, "failed to get vclock\n");
  593. ret = PTR_ERR(ctx->vclk);
  594. goto err_iounmap;
  595. }
  596. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  597. ctx->i80_if ? "lcd_sys" : "vsync");
  598. if (!res) {
  599. dev_err(dev, "irq request failed.\n");
  600. ret = -ENXIO;
  601. goto err_iounmap;
  602. }
  603. ret = devm_request_irq(dev, res->start, decon_irq_handler,
  604. 0, "drm_decon", ctx);
  605. if (ret) {
  606. dev_err(dev, "irq request failed.\n");
  607. goto err_iounmap;
  608. }
  609. init_waitqueue_head(&ctx->wait_vsync_queue);
  610. atomic_set(&ctx->wait_vsync_event, 0);
  611. platform_set_drvdata(pdev, ctx);
  612. ctx->encoder = exynos_dpi_probe(dev);
  613. if (IS_ERR(ctx->encoder)) {
  614. ret = PTR_ERR(ctx->encoder);
  615. goto err_iounmap;
  616. }
  617. pm_runtime_enable(dev);
  618. ret = component_add(dev, &decon_component_ops);
  619. if (ret)
  620. goto err_disable_pm_runtime;
  621. return ret;
  622. err_disable_pm_runtime:
  623. pm_runtime_disable(dev);
  624. err_iounmap:
  625. iounmap(ctx->regs);
  626. return ret;
  627. }
  628. static int decon_remove(struct platform_device *pdev)
  629. {
  630. struct decon_context *ctx = dev_get_drvdata(&pdev->dev);
  631. pm_runtime_disable(&pdev->dev);
  632. iounmap(ctx->regs);
  633. component_del(&pdev->dev, &decon_component_ops);
  634. return 0;
  635. }
  636. #ifdef CONFIG_PM
  637. static int exynos7_decon_suspend(struct device *dev)
  638. {
  639. struct decon_context *ctx = dev_get_drvdata(dev);
  640. clk_disable_unprepare(ctx->vclk);
  641. clk_disable_unprepare(ctx->eclk);
  642. clk_disable_unprepare(ctx->aclk);
  643. clk_disable_unprepare(ctx->pclk);
  644. return 0;
  645. }
  646. static int exynos7_decon_resume(struct device *dev)
  647. {
  648. struct decon_context *ctx = dev_get_drvdata(dev);
  649. int ret;
  650. ret = clk_prepare_enable(ctx->pclk);
  651. if (ret < 0) {
  652. DRM_ERROR("Failed to prepare_enable the pclk [%d]\n", ret);
  653. return ret;
  654. }
  655. ret = clk_prepare_enable(ctx->aclk);
  656. if (ret < 0) {
  657. DRM_ERROR("Failed to prepare_enable the aclk [%d]\n", ret);
  658. return ret;
  659. }
  660. ret = clk_prepare_enable(ctx->eclk);
  661. if (ret < 0) {
  662. DRM_ERROR("Failed to prepare_enable the eclk [%d]\n", ret);
  663. return ret;
  664. }
  665. ret = clk_prepare_enable(ctx->vclk);
  666. if (ret < 0) {
  667. DRM_ERROR("Failed to prepare_enable the vclk [%d]\n", ret);
  668. return ret;
  669. }
  670. return 0;
  671. }
  672. #endif
  673. static const struct dev_pm_ops exynos7_decon_pm_ops = {
  674. SET_RUNTIME_PM_OPS(exynos7_decon_suspend, exynos7_decon_resume,
  675. NULL)
  676. };
  677. struct platform_driver decon_driver = {
  678. .probe = decon_probe,
  679. .remove = decon_remove,
  680. .driver = {
  681. .name = "exynos-decon",
  682. .pm = &exynos7_decon_pm_ops,
  683. .of_match_table = decon_driver_dt_match,
  684. },
  685. };