davinci-mcasp.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/clk.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/of.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/of_device.h>
  28. #include <sound/core.h>
  29. #include <sound/pcm.h>
  30. #include <sound/pcm_params.h>
  31. #include <sound/initval.h>
  32. #include <sound/soc.h>
  33. #include <sound/dmaengine_pcm.h>
  34. #include <sound/omap-pcm.h>
  35. #include "davinci-pcm.h"
  36. #include "davinci-mcasp.h"
  37. #define MCASP_MAX_AFIFO_DEPTH 64
  38. struct davinci_mcasp_context {
  39. u32 txfmtctl;
  40. u32 rxfmtctl;
  41. u32 txfmt;
  42. u32 rxfmt;
  43. u32 aclkxctl;
  44. u32 aclkrctl;
  45. u32 pdir;
  46. };
  47. struct davinci_mcasp {
  48. struct davinci_pcm_dma_params dma_params[2];
  49. struct snd_dmaengine_dai_dma_data dma_data[2];
  50. void __iomem *base;
  51. u32 fifo_base;
  52. struct device *dev;
  53. /* McASP specific data */
  54. int tdm_slots;
  55. u8 op_mode;
  56. u8 num_serializer;
  57. u8 *serial_dir;
  58. u8 version;
  59. u16 bclk_lrclk_ratio;
  60. int streams;
  61. int sysclk_freq;
  62. bool bclk_master;
  63. /* McASP FIFO related */
  64. u8 txnumevt;
  65. u8 rxnumevt;
  66. bool dat_port;
  67. #ifdef CONFIG_PM_SLEEP
  68. struct davinci_mcasp_context context;
  69. #endif
  70. };
  71. static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
  72. u32 val)
  73. {
  74. void __iomem *reg = mcasp->base + offset;
  75. __raw_writel(__raw_readl(reg) | val, reg);
  76. }
  77. static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
  78. u32 val)
  79. {
  80. void __iomem *reg = mcasp->base + offset;
  81. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  82. }
  83. static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
  84. u32 val, u32 mask)
  85. {
  86. void __iomem *reg = mcasp->base + offset;
  87. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  88. }
  89. static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
  90. u32 val)
  91. {
  92. __raw_writel(val, mcasp->base + offset);
  93. }
  94. static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
  95. {
  96. return (u32)__raw_readl(mcasp->base + offset);
  97. }
  98. static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
  99. {
  100. int i = 0;
  101. mcasp_set_bits(mcasp, ctl_reg, val);
  102. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  103. /* loop count is to avoid the lock-up */
  104. for (i = 0; i < 1000; i++) {
  105. if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
  106. break;
  107. }
  108. if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
  109. printk(KERN_ERR "GBLCTL write error\n");
  110. }
  111. static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
  112. {
  113. u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
  114. u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
  115. return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
  116. }
  117. static void mcasp_start_rx(struct davinci_mcasp *mcasp)
  118. {
  119. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  120. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  121. /*
  122. * When ASYNC == 0 the transmit and receive sections operate
  123. * synchronously from the transmit clock and frame sync. We need to make
  124. * sure that the TX signlas are enabled when starting reception.
  125. */
  126. if (mcasp_is_synchronous(mcasp)) {
  127. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  128. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  129. }
  130. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  131. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
  132. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  133. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  134. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
  135. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  136. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  137. if (mcasp_is_synchronous(mcasp))
  138. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  139. }
  140. static void mcasp_start_tx(struct davinci_mcasp *mcasp)
  141. {
  142. u8 offset = 0, i;
  143. u32 cnt;
  144. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  145. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  146. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  147. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
  148. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  149. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  150. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
  151. for (i = 0; i < mcasp->num_serializer; i++) {
  152. if (mcasp->serial_dir[i] == TX_MODE) {
  153. offset = i;
  154. break;
  155. }
  156. }
  157. /* wait for TX ready */
  158. cnt = 0;
  159. while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
  160. TXSTATE) && (cnt < 100000))
  161. cnt++;
  162. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
  163. }
  164. static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
  165. {
  166. u32 reg;
  167. mcasp->streams++;
  168. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  169. if (mcasp->txnumevt) { /* enable FIFO */
  170. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  171. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  172. mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
  173. }
  174. mcasp_start_tx(mcasp);
  175. } else {
  176. if (mcasp->rxnumevt) { /* enable FIFO */
  177. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  178. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  179. mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
  180. }
  181. mcasp_start_rx(mcasp);
  182. }
  183. }
  184. static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
  185. {
  186. /*
  187. * In synchronous mode stop the TX clocks if no other stream is
  188. * running
  189. */
  190. if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
  191. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
  192. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
  193. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  194. }
  195. static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
  196. {
  197. u32 val = 0;
  198. /*
  199. * In synchronous mode keep TX clocks running if the capture stream is
  200. * still running.
  201. */
  202. if (mcasp_is_synchronous(mcasp) && mcasp->streams)
  203. val = TXHCLKRST | TXCLKRST | TXFSRST;
  204. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
  205. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  206. }
  207. static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
  208. {
  209. u32 reg;
  210. mcasp->streams--;
  211. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  212. if (mcasp->txnumevt) { /* disable FIFO */
  213. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  214. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  215. }
  216. mcasp_stop_tx(mcasp);
  217. } else {
  218. if (mcasp->rxnumevt) { /* disable FIFO */
  219. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  220. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  221. }
  222. mcasp_stop_rx(mcasp);
  223. }
  224. }
  225. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  226. unsigned int fmt)
  227. {
  228. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  229. int ret = 0;
  230. u32 data_delay;
  231. bool fs_pol_rising;
  232. bool inv_fs = false;
  233. pm_runtime_get_sync(mcasp->dev);
  234. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  235. case SND_SOC_DAIFMT_DSP_A:
  236. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  237. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  238. /* 1st data bit occur one ACLK cycle after the frame sync */
  239. data_delay = 1;
  240. break;
  241. case SND_SOC_DAIFMT_DSP_B:
  242. case SND_SOC_DAIFMT_AC97:
  243. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  244. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  245. /* No delay after FS */
  246. data_delay = 0;
  247. break;
  248. case SND_SOC_DAIFMT_I2S:
  249. /* configure a full-word SYNC pulse (LRCLK) */
  250. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  251. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  252. /* 1st data bit occur one ACLK cycle after the frame sync */
  253. data_delay = 1;
  254. /* FS need to be inverted */
  255. inv_fs = true;
  256. break;
  257. case SND_SOC_DAIFMT_LEFT_J:
  258. /* configure a full-word SYNC pulse (LRCLK) */
  259. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  260. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  261. /* No delay after FS */
  262. data_delay = 0;
  263. break;
  264. default:
  265. ret = -EINVAL;
  266. goto out;
  267. }
  268. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
  269. FSXDLY(3));
  270. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
  271. FSRDLY(3));
  272. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  273. case SND_SOC_DAIFMT_CBS_CFS:
  274. /* codec is clock and frame slave */
  275. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  276. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  277. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  278. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  279. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
  280. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
  281. mcasp->bclk_master = 1;
  282. break;
  283. case SND_SOC_DAIFMT_CBM_CFS:
  284. /* codec is clock master and frame slave */
  285. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  286. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  287. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  288. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  289. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
  290. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
  291. mcasp->bclk_master = 0;
  292. break;
  293. case SND_SOC_DAIFMT_CBM_CFM:
  294. /* codec is clock and frame master */
  295. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  296. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  297. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  298. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  299. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
  300. ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
  301. mcasp->bclk_master = 0;
  302. break;
  303. default:
  304. ret = -EINVAL;
  305. goto out;
  306. }
  307. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  308. case SND_SOC_DAIFMT_IB_NF:
  309. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  310. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  311. fs_pol_rising = true;
  312. break;
  313. case SND_SOC_DAIFMT_NB_IF:
  314. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  315. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  316. fs_pol_rising = false;
  317. break;
  318. case SND_SOC_DAIFMT_IB_IF:
  319. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  320. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  321. fs_pol_rising = false;
  322. break;
  323. case SND_SOC_DAIFMT_NB_NF:
  324. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  325. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  326. fs_pol_rising = true;
  327. break;
  328. default:
  329. ret = -EINVAL;
  330. goto out;
  331. }
  332. if (inv_fs)
  333. fs_pol_rising = !fs_pol_rising;
  334. if (fs_pol_rising) {
  335. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  336. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  337. } else {
  338. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  339. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  340. }
  341. out:
  342. pm_runtime_put_sync(mcasp->dev);
  343. return ret;
  344. }
  345. static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
  346. {
  347. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  348. switch (div_id) {
  349. case 0: /* MCLK divider */
  350. mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
  351. AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
  352. mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
  353. AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
  354. break;
  355. case 1: /* BCLK divider */
  356. mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
  357. ACLKXDIV(div - 1), ACLKXDIV_MASK);
  358. mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
  359. ACLKRDIV(div - 1), ACLKRDIV_MASK);
  360. break;
  361. case 2: /* BCLK/LRCLK ratio */
  362. mcasp->bclk_lrclk_ratio = div;
  363. break;
  364. default:
  365. return -EINVAL;
  366. }
  367. return 0;
  368. }
  369. static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  370. unsigned int freq, int dir)
  371. {
  372. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  373. if (dir == SND_SOC_CLOCK_OUT) {
  374. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  375. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  376. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
  377. } else {
  378. mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  379. mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  380. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
  381. }
  382. mcasp->sysclk_freq = freq;
  383. return 0;
  384. }
  385. static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
  386. int word_length)
  387. {
  388. u32 fmt;
  389. u32 tx_rotate = (word_length / 4) & 0x7;
  390. u32 rx_rotate = (32 - word_length) / 4;
  391. u32 mask = (1ULL << word_length) - 1;
  392. /*
  393. * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
  394. * callback, take it into account here. That allows us to for example
  395. * send 32 bits per channel to the codec, while only 16 of them carry
  396. * audio payload.
  397. * The clock ratio is given for a full period of data (for I2S format
  398. * both left and right channels), so it has to be divided by number of
  399. * tdm-slots (for I2S - divided by 2).
  400. */
  401. if (mcasp->bclk_lrclk_ratio)
  402. word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
  403. /* mapping of the XSSZ bit-field as described in the datasheet */
  404. fmt = (word_length >> 1) - 1;
  405. if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
  406. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
  407. RXSSZ(0x0F));
  408. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
  409. TXSSZ(0x0F));
  410. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
  411. TXROT(7));
  412. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
  413. RXROT(7));
  414. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
  415. }
  416. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
  417. return 0;
  418. }
  419. static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
  420. int period_words, int channels)
  421. {
  422. struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
  423. struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
  424. int i;
  425. u8 tx_ser = 0;
  426. u8 rx_ser = 0;
  427. u8 slots = mcasp->tdm_slots;
  428. u8 max_active_serializers = (channels + slots - 1) / slots;
  429. int active_serializers, numevt, n;
  430. u32 reg;
  431. /* Default configuration */
  432. if (mcasp->version < MCASP_VERSION_3)
  433. mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  434. /* All PINS as McASP */
  435. mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  436. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  437. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  438. mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  439. } else {
  440. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  441. mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
  442. }
  443. for (i = 0; i < mcasp->num_serializer; i++) {
  444. mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  445. mcasp->serial_dir[i]);
  446. if (mcasp->serial_dir[i] == TX_MODE &&
  447. tx_ser < max_active_serializers) {
  448. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
  449. tx_ser++;
  450. } else if (mcasp->serial_dir[i] == RX_MODE &&
  451. rx_ser < max_active_serializers) {
  452. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
  453. rx_ser++;
  454. } else {
  455. mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  456. SRMOD_INACTIVE, SRMOD_MASK);
  457. }
  458. }
  459. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  460. active_serializers = tx_ser;
  461. numevt = mcasp->txnumevt;
  462. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  463. } else {
  464. active_serializers = rx_ser;
  465. numevt = mcasp->rxnumevt;
  466. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  467. }
  468. if (active_serializers < max_active_serializers) {
  469. dev_warn(mcasp->dev, "stream has more channels (%d) than are "
  470. "enabled in mcasp (%d)\n", channels,
  471. active_serializers * slots);
  472. return -EINVAL;
  473. }
  474. /* AFIFO is not in use */
  475. if (!numevt) {
  476. /* Configure the burst size for platform drivers */
  477. if (active_serializers > 1) {
  478. /*
  479. * If more than one serializers are in use we have one
  480. * DMA request to provide data for all serializers.
  481. * For example if three serializers are enabled the DMA
  482. * need to transfer three words per DMA request.
  483. */
  484. dma_params->fifo_level = active_serializers;
  485. dma_data->maxburst = active_serializers;
  486. } else {
  487. dma_params->fifo_level = 0;
  488. dma_data->maxburst = 0;
  489. }
  490. return 0;
  491. }
  492. if (period_words % active_serializers) {
  493. dev_err(mcasp->dev, "Invalid combination of period words and "
  494. "active serializers: %d, %d\n", period_words,
  495. active_serializers);
  496. return -EINVAL;
  497. }
  498. /*
  499. * Calculate the optimal AFIFO depth for platform side:
  500. * The number of words for numevt need to be in steps of active
  501. * serializers.
  502. */
  503. n = numevt % active_serializers;
  504. if (n)
  505. numevt += (active_serializers - n);
  506. while (period_words % numevt && numevt > 0)
  507. numevt -= active_serializers;
  508. if (numevt <= 0)
  509. numevt = active_serializers;
  510. mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
  511. mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
  512. /* Configure the burst size for platform drivers */
  513. if (numevt == 1)
  514. numevt = 0;
  515. dma_params->fifo_level = numevt;
  516. dma_data->maxburst = numevt;
  517. return 0;
  518. }
  519. static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
  520. {
  521. int i, active_slots;
  522. u32 mask = 0;
  523. u32 busel = 0;
  524. if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
  525. dev_err(mcasp->dev, "tdm slot %d not supported\n",
  526. mcasp->tdm_slots);
  527. return -EINVAL;
  528. }
  529. active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
  530. for (i = 0; i < active_slots; i++)
  531. mask |= (1 << i);
  532. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  533. if (!mcasp->dat_port)
  534. busel = TXSEL;
  535. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
  536. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
  537. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
  538. FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
  539. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
  540. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
  541. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
  542. FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
  543. return 0;
  544. }
  545. /* S/PDIF */
  546. static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp)
  547. {
  548. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  549. and LSB first */
  550. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
  551. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  552. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
  553. /* Set the TX tdm : for all the slots */
  554. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  555. /* Set the TX clock controls : div = 1 and internal */
  556. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
  557. mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  558. /* Only 44100 and 48000 are valid, both have the same setting */
  559. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  560. /* Enable the DIT */
  561. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  562. return 0;
  563. }
  564. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  565. struct snd_pcm_hw_params *params,
  566. struct snd_soc_dai *cpu_dai)
  567. {
  568. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  569. struct davinci_pcm_dma_params *dma_params =
  570. &mcasp->dma_params[substream->stream];
  571. int word_length;
  572. int channels = params_channels(params);
  573. int period_size = params_period_size(params);
  574. int ret;
  575. /* If mcasp is BCLK master we need to set BCLK divider */
  576. if (mcasp->bclk_master) {
  577. unsigned int bclk_freq = snd_soc_params_to_bclk(params);
  578. if (mcasp->sysclk_freq % bclk_freq != 0) {
  579. dev_err(mcasp->dev, "Can't produce required BCLK\n");
  580. return -EINVAL;
  581. }
  582. davinci_mcasp_set_clkdiv(
  583. cpu_dai, 1, mcasp->sysclk_freq / bclk_freq);
  584. }
  585. ret = mcasp_common_hw_param(mcasp, substream->stream,
  586. period_size * channels, channels);
  587. if (ret)
  588. return ret;
  589. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  590. ret = mcasp_dit_hw_param(mcasp);
  591. else
  592. ret = mcasp_i2s_hw_param(mcasp, substream->stream);
  593. if (ret)
  594. return ret;
  595. switch (params_format(params)) {
  596. case SNDRV_PCM_FORMAT_U8:
  597. case SNDRV_PCM_FORMAT_S8:
  598. dma_params->data_type = 1;
  599. word_length = 8;
  600. break;
  601. case SNDRV_PCM_FORMAT_U16_LE:
  602. case SNDRV_PCM_FORMAT_S16_LE:
  603. dma_params->data_type = 2;
  604. word_length = 16;
  605. break;
  606. case SNDRV_PCM_FORMAT_U24_3LE:
  607. case SNDRV_PCM_FORMAT_S24_3LE:
  608. dma_params->data_type = 3;
  609. word_length = 24;
  610. break;
  611. case SNDRV_PCM_FORMAT_U24_LE:
  612. case SNDRV_PCM_FORMAT_S24_LE:
  613. case SNDRV_PCM_FORMAT_U32_LE:
  614. case SNDRV_PCM_FORMAT_S32_LE:
  615. dma_params->data_type = 4;
  616. word_length = 32;
  617. break;
  618. default:
  619. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  620. return -EINVAL;
  621. }
  622. if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
  623. dma_params->acnt = 4;
  624. else
  625. dma_params->acnt = dma_params->data_type;
  626. davinci_config_channel_size(mcasp, word_length);
  627. return 0;
  628. }
  629. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  630. int cmd, struct snd_soc_dai *cpu_dai)
  631. {
  632. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  633. int ret = 0;
  634. switch (cmd) {
  635. case SNDRV_PCM_TRIGGER_RESUME:
  636. case SNDRV_PCM_TRIGGER_START:
  637. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  638. davinci_mcasp_start(mcasp, substream->stream);
  639. break;
  640. case SNDRV_PCM_TRIGGER_SUSPEND:
  641. case SNDRV_PCM_TRIGGER_STOP:
  642. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  643. davinci_mcasp_stop(mcasp, substream->stream);
  644. break;
  645. default:
  646. ret = -EINVAL;
  647. }
  648. return ret;
  649. }
  650. static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  651. .trigger = davinci_mcasp_trigger,
  652. .hw_params = davinci_mcasp_hw_params,
  653. .set_fmt = davinci_mcasp_set_dai_fmt,
  654. .set_clkdiv = davinci_mcasp_set_clkdiv,
  655. .set_sysclk = davinci_mcasp_set_sysclk,
  656. };
  657. static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
  658. {
  659. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  660. if (mcasp->version == MCASP_VERSION_4) {
  661. /* Using dmaengine PCM */
  662. dai->playback_dma_data =
  663. &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  664. dai->capture_dma_data =
  665. &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  666. } else {
  667. /* Using davinci-pcm */
  668. dai->playback_dma_data = mcasp->dma_params;
  669. dai->capture_dma_data = mcasp->dma_params;
  670. }
  671. return 0;
  672. }
  673. #ifdef CONFIG_PM_SLEEP
  674. static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
  675. {
  676. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  677. struct davinci_mcasp_context *context = &mcasp->context;
  678. context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
  679. context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
  680. context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
  681. context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
  682. context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
  683. context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
  684. context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
  685. return 0;
  686. }
  687. static int davinci_mcasp_resume(struct snd_soc_dai *dai)
  688. {
  689. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  690. struct davinci_mcasp_context *context = &mcasp->context;
  691. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
  692. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
  693. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
  694. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
  695. mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
  696. mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
  697. mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
  698. return 0;
  699. }
  700. #else
  701. #define davinci_mcasp_suspend NULL
  702. #define davinci_mcasp_resume NULL
  703. #endif
  704. #define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
  705. #define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  706. SNDRV_PCM_FMTBIT_U8 | \
  707. SNDRV_PCM_FMTBIT_S16_LE | \
  708. SNDRV_PCM_FMTBIT_U16_LE | \
  709. SNDRV_PCM_FMTBIT_S24_LE | \
  710. SNDRV_PCM_FMTBIT_U24_LE | \
  711. SNDRV_PCM_FMTBIT_S24_3LE | \
  712. SNDRV_PCM_FMTBIT_U24_3LE | \
  713. SNDRV_PCM_FMTBIT_S32_LE | \
  714. SNDRV_PCM_FMTBIT_U32_LE)
  715. static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
  716. {
  717. .name = "davinci-mcasp.0",
  718. .probe = davinci_mcasp_dai_probe,
  719. .suspend = davinci_mcasp_suspend,
  720. .resume = davinci_mcasp_resume,
  721. .playback = {
  722. .channels_min = 2,
  723. .channels_max = 32 * 16,
  724. .rates = DAVINCI_MCASP_RATES,
  725. .formats = DAVINCI_MCASP_PCM_FMTS,
  726. },
  727. .capture = {
  728. .channels_min = 2,
  729. .channels_max = 32 * 16,
  730. .rates = DAVINCI_MCASP_RATES,
  731. .formats = DAVINCI_MCASP_PCM_FMTS,
  732. },
  733. .ops = &davinci_mcasp_dai_ops,
  734. },
  735. {
  736. .name = "davinci-mcasp.1",
  737. .probe = davinci_mcasp_dai_probe,
  738. .playback = {
  739. .channels_min = 1,
  740. .channels_max = 384,
  741. .rates = DAVINCI_MCASP_RATES,
  742. .formats = DAVINCI_MCASP_PCM_FMTS,
  743. },
  744. .ops = &davinci_mcasp_dai_ops,
  745. },
  746. };
  747. static const struct snd_soc_component_driver davinci_mcasp_component = {
  748. .name = "davinci-mcasp",
  749. };
  750. /* Some HW specific values and defaults. The rest is filled in from DT. */
  751. static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
  752. .tx_dma_offset = 0x400,
  753. .rx_dma_offset = 0x400,
  754. .asp_chan_q = EVENTQ_0,
  755. .version = MCASP_VERSION_1,
  756. };
  757. static struct davinci_mcasp_pdata da830_mcasp_pdata = {
  758. .tx_dma_offset = 0x2000,
  759. .rx_dma_offset = 0x2000,
  760. .asp_chan_q = EVENTQ_0,
  761. .version = MCASP_VERSION_2,
  762. };
  763. static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
  764. .tx_dma_offset = 0,
  765. .rx_dma_offset = 0,
  766. .asp_chan_q = EVENTQ_0,
  767. .version = MCASP_VERSION_3,
  768. };
  769. static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
  770. .tx_dma_offset = 0x200,
  771. .rx_dma_offset = 0x284,
  772. .asp_chan_q = EVENTQ_0,
  773. .version = MCASP_VERSION_4,
  774. };
  775. static const struct of_device_id mcasp_dt_ids[] = {
  776. {
  777. .compatible = "ti,dm646x-mcasp-audio",
  778. .data = &dm646x_mcasp_pdata,
  779. },
  780. {
  781. .compatible = "ti,da830-mcasp-audio",
  782. .data = &da830_mcasp_pdata,
  783. },
  784. {
  785. .compatible = "ti,am33xx-mcasp-audio",
  786. .data = &am33xx_mcasp_pdata,
  787. },
  788. {
  789. .compatible = "ti,dra7-mcasp-audio",
  790. .data = &dra7_mcasp_pdata,
  791. },
  792. { /* sentinel */ }
  793. };
  794. MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
  795. static int mcasp_reparent_fck(struct platform_device *pdev)
  796. {
  797. struct device_node *node = pdev->dev.of_node;
  798. struct clk *gfclk, *parent_clk;
  799. const char *parent_name;
  800. int ret;
  801. if (!node)
  802. return 0;
  803. parent_name = of_get_property(node, "fck_parent", NULL);
  804. if (!parent_name)
  805. return 0;
  806. gfclk = clk_get(&pdev->dev, "fck");
  807. if (IS_ERR(gfclk)) {
  808. dev_err(&pdev->dev, "failed to get fck\n");
  809. return PTR_ERR(gfclk);
  810. }
  811. parent_clk = clk_get(NULL, parent_name);
  812. if (IS_ERR(parent_clk)) {
  813. dev_err(&pdev->dev, "failed to get parent clock\n");
  814. ret = PTR_ERR(parent_clk);
  815. goto err1;
  816. }
  817. ret = clk_set_parent(gfclk, parent_clk);
  818. if (ret) {
  819. dev_err(&pdev->dev, "failed to reparent fck\n");
  820. goto err2;
  821. }
  822. err2:
  823. clk_put(parent_clk);
  824. err1:
  825. clk_put(gfclk);
  826. return ret;
  827. }
  828. static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
  829. struct platform_device *pdev)
  830. {
  831. struct device_node *np = pdev->dev.of_node;
  832. struct davinci_mcasp_pdata *pdata = NULL;
  833. const struct of_device_id *match =
  834. of_match_device(mcasp_dt_ids, &pdev->dev);
  835. struct of_phandle_args dma_spec;
  836. const u32 *of_serial_dir32;
  837. u32 val;
  838. int i, ret = 0;
  839. if (pdev->dev.platform_data) {
  840. pdata = pdev->dev.platform_data;
  841. return pdata;
  842. } else if (match) {
  843. pdata = (struct davinci_mcasp_pdata*) match->data;
  844. } else {
  845. /* control shouldn't reach here. something is wrong */
  846. ret = -EINVAL;
  847. goto nodata;
  848. }
  849. ret = of_property_read_u32(np, "op-mode", &val);
  850. if (ret >= 0)
  851. pdata->op_mode = val;
  852. ret = of_property_read_u32(np, "tdm-slots", &val);
  853. if (ret >= 0) {
  854. if (val < 2 || val > 32) {
  855. dev_err(&pdev->dev,
  856. "tdm-slots must be in rage [2-32]\n");
  857. ret = -EINVAL;
  858. goto nodata;
  859. }
  860. pdata->tdm_slots = val;
  861. }
  862. of_serial_dir32 = of_get_property(np, "serial-dir", &val);
  863. val /= sizeof(u32);
  864. if (of_serial_dir32) {
  865. u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
  866. (sizeof(*of_serial_dir) * val),
  867. GFP_KERNEL);
  868. if (!of_serial_dir) {
  869. ret = -ENOMEM;
  870. goto nodata;
  871. }
  872. for (i = 0; i < val; i++)
  873. of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
  874. pdata->num_serializer = val;
  875. pdata->serial_dir = of_serial_dir;
  876. }
  877. ret = of_property_match_string(np, "dma-names", "tx");
  878. if (ret < 0)
  879. goto nodata;
  880. ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
  881. &dma_spec);
  882. if (ret < 0)
  883. goto nodata;
  884. pdata->tx_dma_channel = dma_spec.args[0];
  885. ret = of_property_match_string(np, "dma-names", "rx");
  886. if (ret < 0)
  887. goto nodata;
  888. ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
  889. &dma_spec);
  890. if (ret < 0)
  891. goto nodata;
  892. pdata->rx_dma_channel = dma_spec.args[0];
  893. ret = of_property_read_u32(np, "tx-num-evt", &val);
  894. if (ret >= 0)
  895. pdata->txnumevt = val;
  896. ret = of_property_read_u32(np, "rx-num-evt", &val);
  897. if (ret >= 0)
  898. pdata->rxnumevt = val;
  899. ret = of_property_read_u32(np, "sram-size-playback", &val);
  900. if (ret >= 0)
  901. pdata->sram_size_playback = val;
  902. ret = of_property_read_u32(np, "sram-size-capture", &val);
  903. if (ret >= 0)
  904. pdata->sram_size_capture = val;
  905. return pdata;
  906. nodata:
  907. if (ret < 0) {
  908. dev_err(&pdev->dev, "Error populating platform data, err %d\n",
  909. ret);
  910. pdata = NULL;
  911. }
  912. return pdata;
  913. }
  914. static int davinci_mcasp_probe(struct platform_device *pdev)
  915. {
  916. struct davinci_pcm_dma_params *dma_params;
  917. struct snd_dmaengine_dai_dma_data *dma_data;
  918. struct resource *mem, *ioarea, *res, *dat;
  919. struct davinci_mcasp_pdata *pdata;
  920. struct davinci_mcasp *mcasp;
  921. int ret;
  922. if (!pdev->dev.platform_data && !pdev->dev.of_node) {
  923. dev_err(&pdev->dev, "No platform data supplied\n");
  924. return -EINVAL;
  925. }
  926. mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
  927. GFP_KERNEL);
  928. if (!mcasp)
  929. return -ENOMEM;
  930. pdata = davinci_mcasp_set_pdata_from_of(pdev);
  931. if (!pdata) {
  932. dev_err(&pdev->dev, "no platform data\n");
  933. return -EINVAL;
  934. }
  935. mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  936. if (!mem) {
  937. dev_warn(mcasp->dev,
  938. "\"mpu\" mem resource not found, using index 0\n");
  939. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  940. if (!mem) {
  941. dev_err(&pdev->dev, "no mem resource?\n");
  942. return -ENODEV;
  943. }
  944. }
  945. ioarea = devm_request_mem_region(&pdev->dev, mem->start,
  946. resource_size(mem), pdev->name);
  947. if (!ioarea) {
  948. dev_err(&pdev->dev, "Audio region already claimed\n");
  949. return -EBUSY;
  950. }
  951. pm_runtime_enable(&pdev->dev);
  952. ret = pm_runtime_get_sync(&pdev->dev);
  953. if (IS_ERR_VALUE(ret)) {
  954. dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
  955. return ret;
  956. }
  957. mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
  958. if (!mcasp->base) {
  959. dev_err(&pdev->dev, "ioremap failed\n");
  960. ret = -ENOMEM;
  961. goto err;
  962. }
  963. mcasp->op_mode = pdata->op_mode;
  964. mcasp->tdm_slots = pdata->tdm_slots;
  965. mcasp->num_serializer = pdata->num_serializer;
  966. mcasp->serial_dir = pdata->serial_dir;
  967. mcasp->version = pdata->version;
  968. mcasp->txnumevt = pdata->txnumevt;
  969. mcasp->rxnumevt = pdata->rxnumevt;
  970. mcasp->dev = &pdev->dev;
  971. dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
  972. if (dat)
  973. mcasp->dat_port = true;
  974. dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
  975. dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  976. dma_params->asp_chan_q = pdata->asp_chan_q;
  977. dma_params->ram_chan_q = pdata->ram_chan_q;
  978. dma_params->sram_pool = pdata->sram_pool;
  979. dma_params->sram_size = pdata->sram_size_playback;
  980. if (dat)
  981. dma_params->dma_addr = dat->start;
  982. else
  983. dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
  984. /* Unconditional dmaengine stuff */
  985. dma_data->addr = dma_params->dma_addr;
  986. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  987. if (res)
  988. dma_params->channel = res->start;
  989. else
  990. dma_params->channel = pdata->tx_dma_channel;
  991. /* dmaengine filter data for DT and non-DT boot */
  992. if (pdev->dev.of_node)
  993. dma_data->filter_data = "tx";
  994. else
  995. dma_data->filter_data = &dma_params->channel;
  996. dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
  997. dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  998. dma_params->asp_chan_q = pdata->asp_chan_q;
  999. dma_params->ram_chan_q = pdata->ram_chan_q;
  1000. dma_params->sram_pool = pdata->sram_pool;
  1001. dma_params->sram_size = pdata->sram_size_capture;
  1002. if (dat)
  1003. dma_params->dma_addr = dat->start;
  1004. else
  1005. dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
  1006. /* Unconditional dmaengine stuff */
  1007. dma_data->addr = dma_params->dma_addr;
  1008. if (mcasp->version < MCASP_VERSION_3) {
  1009. mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
  1010. /* dma_params->dma_addr is pointing to the data port address */
  1011. mcasp->dat_port = true;
  1012. } else {
  1013. mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
  1014. }
  1015. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  1016. if (res)
  1017. dma_params->channel = res->start;
  1018. else
  1019. dma_params->channel = pdata->rx_dma_channel;
  1020. /* dmaengine filter data for DT and non-DT boot */
  1021. if (pdev->dev.of_node)
  1022. dma_data->filter_data = "rx";
  1023. else
  1024. dma_data->filter_data = &dma_params->channel;
  1025. dev_set_drvdata(&pdev->dev, mcasp);
  1026. mcasp_reparent_fck(pdev);
  1027. ret = devm_snd_soc_register_component(&pdev->dev,
  1028. &davinci_mcasp_component,
  1029. &davinci_mcasp_dai[pdata->op_mode], 1);
  1030. if (ret != 0)
  1031. goto err;
  1032. switch (mcasp->version) {
  1033. case MCASP_VERSION_1:
  1034. case MCASP_VERSION_2:
  1035. case MCASP_VERSION_3:
  1036. ret = davinci_soc_platform_register(&pdev->dev);
  1037. break;
  1038. case MCASP_VERSION_4:
  1039. ret = omap_pcm_platform_register(&pdev->dev);
  1040. break;
  1041. default:
  1042. dev_err(&pdev->dev, "Invalid McASP version: %d\n",
  1043. mcasp->version);
  1044. ret = -EINVAL;
  1045. break;
  1046. }
  1047. if (ret) {
  1048. dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
  1049. goto err;
  1050. }
  1051. return 0;
  1052. err:
  1053. pm_runtime_put_sync(&pdev->dev);
  1054. pm_runtime_disable(&pdev->dev);
  1055. return ret;
  1056. }
  1057. static int davinci_mcasp_remove(struct platform_device *pdev)
  1058. {
  1059. pm_runtime_put_sync(&pdev->dev);
  1060. pm_runtime_disable(&pdev->dev);
  1061. return 0;
  1062. }
  1063. static struct platform_driver davinci_mcasp_driver = {
  1064. .probe = davinci_mcasp_probe,
  1065. .remove = davinci_mcasp_remove,
  1066. .driver = {
  1067. .name = "davinci-mcasp",
  1068. .owner = THIS_MODULE,
  1069. .of_match_table = mcasp_dt_ids,
  1070. },
  1071. };
  1072. module_platform_driver(davinci_mcasp_driver);
  1073. MODULE_AUTHOR("Steve Chen");
  1074. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  1075. MODULE_LICENSE("GPL");