barrier.h 2.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. #ifndef __ASM_BARRIER_H
  2. #define __ASM_BARRIER_H
  3. #ifndef __ASSEMBLY__
  4. #include <asm/outercache.h>
  5. #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
  6. #if __LINUX_ARM_ARCH__ >= 7 || \
  7. (__LINUX_ARM_ARCH__ == 6 && defined(CONFIG_CPU_32v6K))
  8. #define sev() __asm__ __volatile__ ("sev" : : : "memory")
  9. #define wfe() __asm__ __volatile__ ("wfe" : : : "memory")
  10. #define wfi() __asm__ __volatile__ ("wfi" : : : "memory")
  11. #endif
  12. #if __LINUX_ARM_ARCH__ >= 7
  13. #define isb(option) __asm__ __volatile__ ("isb " #option : : : "memory")
  14. #define dsb(option) __asm__ __volatile__ ("dsb " #option : : : "memory")
  15. #define dmb(option) __asm__ __volatile__ ("dmb " #option : : : "memory")
  16. #elif defined(CONFIG_CPU_XSC3) || __LINUX_ARM_ARCH__ == 6
  17. #define isb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c5, 4" \
  18. : : "r" (0) : "memory")
  19. #define dsb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
  20. : : "r" (0) : "memory")
  21. #define dmb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 5" \
  22. : : "r" (0) : "memory")
  23. #elif defined(CONFIG_CPU_FA526)
  24. #define isb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c5, 4" \
  25. : : "r" (0) : "memory")
  26. #define dsb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
  27. : : "r" (0) : "memory")
  28. #define dmb(x) __asm__ __volatile__ ("" : : : "memory")
  29. #else
  30. #define isb(x) __asm__ __volatile__ ("" : : : "memory")
  31. #define dsb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
  32. : : "r" (0) : "memory")
  33. #define dmb(x) __asm__ __volatile__ ("" : : : "memory")
  34. #endif
  35. #ifdef CONFIG_ARCH_HAS_BARRIERS
  36. #include <mach/barriers.h>
  37. #elif defined(CONFIG_ARM_DMA_MEM_BUFFERABLE) || defined(CONFIG_SMP)
  38. #define mb() do { dsb(); outer_sync(); } while (0)
  39. #define rmb() dsb()
  40. #define wmb() do { dsb(st); outer_sync(); } while (0)
  41. #else
  42. #define mb() barrier()
  43. #define rmb() barrier()
  44. #define wmb() barrier()
  45. #endif
  46. #ifndef CONFIG_SMP
  47. #define smp_mb() barrier()
  48. #define smp_rmb() barrier()
  49. #define smp_wmb() barrier()
  50. #else
  51. #define smp_mb() dmb(ish)
  52. #define smp_rmb() smp_mb()
  53. #define smp_wmb() dmb(ishst)
  54. #endif
  55. #define smp_store_release(p, v) \
  56. do { \
  57. compiletime_assert_atomic_type(*p); \
  58. smp_mb(); \
  59. ACCESS_ONCE(*p) = (v); \
  60. } while (0)
  61. #define smp_load_acquire(p) \
  62. ({ \
  63. typeof(*p) ___p1 = ACCESS_ONCE(*p); \
  64. compiletime_assert_atomic_type(*p); \
  65. smp_mb(); \
  66. ___p1; \
  67. })
  68. #define read_barrier_depends() do { } while(0)
  69. #define smp_read_barrier_depends() do { } while(0)
  70. #define set_mb(var, value) do { var = value; smp_mb(); } while (0)
  71. #define smp_mb__before_atomic() smp_mb()
  72. #define smp_mb__after_atomic() smp_mb()
  73. #endif /* !__ASSEMBLY__ */
  74. #endif /* __ASM_BARRIER_H */