|
|
@@ -92,6 +92,7 @@ struct sdhci_am654_driver_data {
|
|
|
#define IOMUX_PRESENT (1 << 0)
|
|
|
#define FREQSEL_2_BIT (1 << 1)
|
|
|
#define STRBSEL_4_BIT (1 << 2)
|
|
|
+#define DLL_PRESENT (1 << 3)
|
|
|
};
|
|
|
|
|
|
static void sdhci_am654_set_clock(struct sdhci_host *host, unsigned int clock)
|
|
|
@@ -181,6 +182,20 @@ static void sdhci_am654_set_clock(struct sdhci_host *host, unsigned int clock)
|
|
|
}
|
|
|
}
|
|
|
|
|
|
+void sdhci_j721e_4bit_set_clock(struct sdhci_host *host, unsigned int clock)
|
|
|
+{
|
|
|
+ struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
|
|
|
+ struct sdhci_am654_data *sdhci_am654 = sdhci_pltfm_priv(pltfm_host);
|
|
|
+ int val, mask;
|
|
|
+
|
|
|
+ mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
|
|
|
+ val = (1 << OTAPDLYENA_SHIFT) |
|
|
|
+ (sdhci_am654->otap_del_sel << OTAPDLYSEL_SHIFT);
|
|
|
+ regmap_update_bits(sdhci_am654->base, PHY_CTRL4, mask, val);
|
|
|
+
|
|
|
+ sdhci_set_clock(host, clock);
|
|
|
+}
|
|
|
+
|
|
|
static void sdhci_am654_set_power(struct sdhci_host *host, unsigned char mode,
|
|
|
unsigned short vdd)
|
|
|
{
|
|
|
@@ -233,7 +248,7 @@ static const struct sdhci_pltfm_data sdhci_am654_pdata = {
|
|
|
|
|
|
static const struct sdhci_am654_driver_data sdhci_am654_drvdata = {
|
|
|
.pdata = &sdhci_am654_pdata,
|
|
|
- .flags = IOMUX_PRESENT | FREQSEL_2_BIT | STRBSEL_4_BIT,
|
|
|
+ .flags = IOMUX_PRESENT | FREQSEL_2_BIT | STRBSEL_4_BIT | DLL_PRESENT,
|
|
|
};
|
|
|
|
|
|
struct sdhci_ops sdhci_j721e_8bit_ops = {
|
|
|
@@ -256,8 +271,31 @@ static const struct sdhci_pltfm_data sdhci_j721e_8bit_pdata = {
|
|
|
|
|
|
static const struct sdhci_am654_driver_data sdhci_j721e_8bit_drvdata = {
|
|
|
.pdata = &sdhci_j721e_8bit_pdata,
|
|
|
+ .flags = DLL_PRESENT,
|
|
|
+};
|
|
|
+
|
|
|
+struct sdhci_ops sdhci_j721e_4bit_ops = {
|
|
|
+ .get_max_clock = sdhci_pltfm_clk_get_max_clock,
|
|
|
+ .get_timeout_clock = sdhci_pltfm_clk_get_max_clock,
|
|
|
+ .set_uhs_signaling = sdhci_set_uhs_signaling,
|
|
|
+ .set_bus_width = sdhci_set_bus_width,
|
|
|
+ .set_power = sdhci_am654_set_power,
|
|
|
+ .set_clock = sdhci_j721e_4bit_set_clock,
|
|
|
+ .write_b = sdhci_am654_write_b,
|
|
|
+ .reset = sdhci_reset,
|
|
|
};
|
|
|
|
|
|
+static const struct sdhci_pltfm_data sdhci_j721e_4bit_pdata = {
|
|
|
+ .ops = &sdhci_j721e_4bit_ops,
|
|
|
+ .quirks = SDHCI_QUIRK_INVERTED_WRITE_PROTECT |
|
|
|
+ SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12,
|
|
|
+ .quirks2 = SDHCI_QUIRK2_PRESET_VALUE_BROKEN,
|
|
|
+};
|
|
|
+
|
|
|
+static const struct sdhci_am654_driver_data sdhci_j721e_4bit_drvdata = {
|
|
|
+ .pdata = &sdhci_j721e_4bit_pdata,
|
|
|
+ .flags = IOMUX_PRESENT,
|
|
|
+};
|
|
|
static int sdhci_am654_init(struct sdhci_host *host)
|
|
|
{
|
|
|
struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
|
|
|
@@ -271,26 +309,28 @@ static int sdhci_am654_init(struct sdhci_host *host)
|
|
|
mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
|
|
|
regmap_update_bits(sdhci_am654->base, PHY_CTRL4, mask, 0x0);
|
|
|
|
|
|
- /* Configure DLL TRIM */
|
|
|
- mask = DLL_TRIM_ICP_MASK;
|
|
|
- val = sdhci_am654->trm_icp << DLL_TRIM_ICP_SHIFT;
|
|
|
-
|
|
|
- /* Configure DLL driver strength */
|
|
|
- mask |= DR_TY_MASK;
|
|
|
- val |= sdhci_am654->drv_strength << DR_TY_SHIFT;
|
|
|
- regmap_update_bits(sdhci_am654->base, PHY_CTRL1, mask, val);
|
|
|
-
|
|
|
- regmap_read(sdhci_am654->base, PHY_STAT1, &val);
|
|
|
- if (~val & CALDONE_MASK) {
|
|
|
- /* Calibrate IO lines */
|
|
|
- regmap_update_bits(sdhci_am654->base, PHY_CTRL1,
|
|
|
- PDB_MASK, PDB_MASK);
|
|
|
- ret = regmap_read_poll_timeout(sdhci_am654->base,
|
|
|
- PHY_STAT1, val,
|
|
|
- val & CALDONE_MASK,
|
|
|
- 1, 20);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ if (sdhci_am654->flags & DLL_PRESENT) {
|
|
|
+ /* Configure DLL TRIM */
|
|
|
+ mask = DLL_TRIM_ICP_MASK;
|
|
|
+ val = sdhci_am654->trm_icp << DLL_TRIM_ICP_SHIFT;
|
|
|
+
|
|
|
+ /* Configure DLL driver strength */
|
|
|
+ mask |= DR_TY_MASK;
|
|
|
+ val |= sdhci_am654->drv_strength << DR_TY_SHIFT;
|
|
|
+ regmap_update_bits(sdhci_am654->base, PHY_CTRL1, mask, val);
|
|
|
+
|
|
|
+ regmap_read(sdhci_am654->base, PHY_STAT1, &val);
|
|
|
+ if (~val & CALDONE_MASK) {
|
|
|
+ /* Calibrate IO lines */
|
|
|
+ regmap_update_bits(sdhci_am654->base, PHY_CTRL1,
|
|
|
+ PDB_MASK, PDB_MASK);
|
|
|
+ ret = regmap_read_poll_timeout(sdhci_am654->base,
|
|
|
+ PHY_STAT1, val,
|
|
|
+ val & CALDONE_MASK,
|
|
|
+ 1, 20);
|
|
|
+ if (ret)
|
|
|
+ return ret;
|
|
|
+ }
|
|
|
}
|
|
|
|
|
|
/* Enable pins by setting IO mux to 0 */
|
|
|
@@ -315,40 +355,42 @@ static int sdhci_am654_get_of_property(struct platform_device *pdev,
|
|
|
int drv_strength;
|
|
|
int ret;
|
|
|
|
|
|
- ret = device_property_read_u32(dev, "ti,trm-icp",
|
|
|
- &sdhci_am654->trm_icp);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
-
|
|
|
ret = device_property_read_u32(dev, "ti,otap-del-sel",
|
|
|
&sdhci_am654->otap_del_sel);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
- ret = device_property_read_u32(dev, "ti,driver-strength-ohm",
|
|
|
- &drv_strength);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ if (sdhci_am654->flags & DLL_PRESENT) {
|
|
|
+ ret = device_property_read_u32(dev, "ti,trm-icp",
|
|
|
+ &sdhci_am654->trm_icp);
|
|
|
+ if (ret)
|
|
|
+ return ret;
|
|
|
+
|
|
|
+ ret = device_property_read_u32(dev, "ti,driver-strength-ohm",
|
|
|
+ &drv_strength);
|
|
|
+ if (ret)
|
|
|
+ return ret;
|
|
|
|
|
|
- switch (drv_strength) {
|
|
|
- case 50:
|
|
|
- sdhci_am654->drv_strength = DRIVER_STRENGTH_50_OHM;
|
|
|
- break;
|
|
|
- case 33:
|
|
|
- sdhci_am654->drv_strength = DRIVER_STRENGTH_33_OHM;
|
|
|
- break;
|
|
|
- case 66:
|
|
|
- sdhci_am654->drv_strength = DRIVER_STRENGTH_66_OHM;
|
|
|
- break;
|
|
|
- case 100:
|
|
|
- sdhci_am654->drv_strength = DRIVER_STRENGTH_100_OHM;
|
|
|
- break;
|
|
|
- case 40:
|
|
|
- sdhci_am654->drv_strength = DRIVER_STRENGTH_40_OHM;
|
|
|
- break;
|
|
|
- default:
|
|
|
- dev_err(dev, "Invalid driver strength\n");
|
|
|
- return -EINVAL;
|
|
|
+ switch (drv_strength) {
|
|
|
+ case 50:
|
|
|
+ sdhci_am654->drv_strength = DRIVER_STRENGTH_50_OHM;
|
|
|
+ break;
|
|
|
+ case 33:
|
|
|
+ sdhci_am654->drv_strength = DRIVER_STRENGTH_33_OHM;
|
|
|
+ break;
|
|
|
+ case 66:
|
|
|
+ sdhci_am654->drv_strength = DRIVER_STRENGTH_66_OHM;
|
|
|
+ break;
|
|
|
+ case 100:
|
|
|
+ sdhci_am654->drv_strength = DRIVER_STRENGTH_100_OHM;
|
|
|
+ break;
|
|
|
+ case 40:
|
|
|
+ sdhci_am654->drv_strength = DRIVER_STRENGTH_40_OHM;
|
|
|
+ break;
|
|
|
+ default:
|
|
|
+ dev_err(dev, "Invalid driver strength\n");
|
|
|
+ return -EINVAL;
|
|
|
+ }
|
|
|
}
|
|
|
|
|
|
device_property_read_u32(dev, "ti,strobe-sel", &sdhci_am654->strb_sel);
|
|
|
@@ -367,6 +409,10 @@ static const struct of_device_id sdhci_am654_of_match[] = {
|
|
|
.compatible = "ti,j721e-sdhci-8bit",
|
|
|
.data = &sdhci_j721e_8bit_drvdata,
|
|
|
},
|
|
|
+ {
|
|
|
+ .compatible = "ti,j721e-sdhci-4bit",
|
|
|
+ .data = &sdhci_j721e_4bit_drvdata,
|
|
|
+ },
|
|
|
{ /* sentinel */ }
|
|
|
};
|
|
|
|